

# **GENERAL DESCRIPTION**

The 870211 is a high performance ÷1/÷2 Differential-to-LVCMOS/ LVTTL Clock Generator and a member of the family of High Performance Clock Solutions from IDT. The CLK, nCLK pair can accept most standard differential input levels. Guaranteed partto-part skew characteristics make the 870211 ideal for those clock distribution applications demanding well defined performance and repeatability.

## **F**EATURES

- Two single-ended LVCMOS/LVTTL outputs
- One differential CLK, nCLK input pair
- CLK, nCLK pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL
- Maximum output frequency: 250MHz
- Additive phase jitter, RMS: 0.18ps (typical)
- Output skew: 50ps (maximum)
- Part-to-part skew: 450ps (maximum)
- Propagation delay: 3.4ns (maximum)
- Full 3.3V or 2.5V operating supply
- -40°C to 85°C ambient operating temperature
- Available in lead-free (RoHS 6) package

# BLOCK DIAGRAM



# **PIN ASSIGNMENT**

|   | _ |     |
|---|---|-----|
| 1 | 8 |     |
| 2 | 7 | Q0  |
| 3 | 6 | _Q1 |
| 4 | 5 | GND |
|   | 2 | 36  |

870211

8-Lead SOIC 3.90mm x 4.90mm x 1.375mm package body M Package Top View

#### TABLE 1. PIN DESCRIPTIONS

| Number | Name  | Ту     | уре      | Description                                                                                                                                                                                                                |
|--------|-------|--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | CLK   | Input  | Pulldown | Non-inverting differential clock input.                                                                                                                                                                                    |
| 2      | nCLK  | Input  | Pullup   | Inverting differential clock input.                                                                                                                                                                                        |
| 3      | MR    | Input  | Pulldown | Active High Master Reset. When logic HIGH, the internal dividers are reset causing the outputs to go low. When logic LOW, the internal dividers and the outputs are enabled. LVCMOS / LVTTL interface levels. See Table 3. |
| 4      | F_SEL | Input  | Pulldown | Selects divider value for Qx outputs as described in Table 3.<br>LVCMOS / LVTTL interface levels.                                                                                                                          |
| 5      | GND   | Power  |          | Power supply ground.                                                                                                                                                                                                       |
| 6      | Q1    | Output |          | Singled-ended output. LVCMOS/LVTTL interface levels.                                                                                                                                                                       |
| 7      | Q0    | Output |          | Singled-ended output. LVCMOS/LVTTL interface levels.                                                                                                                                                                       |
| 8      | V     | Power  |          | Positive supply pin.                                                                                                                                                                                                       |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

### TABLE 2. PIN CHARACTERISTICS

| Symbol                   | Parameter                     | Test Conditions          | Minimum | Typical | Maximum | Units |
|--------------------------|-------------------------------|--------------------------|---------|---------|---------|-------|
| C                        | Input Capacitance             |                          |         | 4       |         | pF    |
| <u> </u>                 | Power Dissipation Capacitance | V <sub>DD</sub> = 3.465V |         | 24      |         | pF    |
| C <sub>PD</sub> (per out | (per output)                  | V <sub>DD</sub> = 2.625V |         | 16      |         | pF    |
| R                        | Input Pullup Resistor         |                          |         | 51      |         | kΩ    |
|                          | Input Pulldown Resistor       |                          |         | 51      |         | kΩ    |
| R                        | Output Impedance              | V <sub>DD</sub> = 3.465V |         | 9       |         | Ω     |

# RENESAS

### TABLE 3. FUNCTION TABLE

| MR | F_SEL | Divide Value              |
|----|-------|---------------------------|
| 1  | Х     | Reset: Q0, Q1 outputs low |
| 0  | 0     | ÷1                        |
| 0  | 1     | ÷2                        |





## ABSOLUTE MAXIMUM RATINGS

| Supply Voltage, $V_{dd}$                                                                                               | 4.6V                          |
|------------------------------------------------------------------------------------------------------------------------|-------------------------------|
| Inputs, V                                                                                                              | -0.5V to V_{_{\rm DD}}+ 0.5 V |
| Outputs, $V_{o}$                                                                                                       | -0.5V to $V_{_{DD}}$ + 0.5V   |
| Package Thermal Impedance, $\boldsymbol{\theta}_{_{\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!$ | 103°C/W (0 lfpm)              |
| Storage Temperature, $T_{_{STG}}$                                                                                      | -65°C to 150°C                |

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

### Table 4A. Power Supply DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , TA = -40°C to 85°C

| Symbol          | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|-------------------------|-----------------|---------|---------|---------|-------|
| V               | Positive Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| l <sub>DD</sub> | Power Supply Current    |                 |         |         | 60      | mA    |

### Table 4B. Power Supply DC Characteristics, $V_{_{DD}}$ = 2.5V±5%, TA = -40°C to 85°C

| Symbol  | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|---------|-------------------------|-----------------|---------|---------|---------|-------|
| V       | Positive Supply Voltage |                 | 2.375   | 2.5     | 2.625   | V     |
| l<br>DD | Power Supply Current    |                 |         |         | 35      | mA    |

### TABLE 4C. LVCMOS/LVTTL DC CHARACTERISTICS, $V_{_{DD}} = 3.3V \pm 5\%$ , TA = -40°C to 85°C

| Symbol          | Parameter                   | Test Conditions                        | Minimum | Typical | Maximum               | Units |
|-----------------|-----------------------------|----------------------------------------|---------|---------|-----------------------|-------|
| V               | Input High Voltage          |                                        | 1.3     |         | V <sub>DD</sub> + 0.3 | V     |
| V               | Input Low Voltage           |                                        | -0.3    |         | 0.7                   | V     |
| I.              | Input High Current          | $V_{DD} = V_{N} = 3.465V$              |         |         | 150                   | μA    |
| <b>I</b>        | Input Low Current           | $V_{_{DD}} = 3.465 V, V_{_{IN}} = 0 V$ | -5      |         |                       | μA    |
| V <sub>oh</sub> | Output High Voltage; NOTE 1 | V <sub>DD</sub> = 3.465V               | 2.6     |         |                       | V     |
| V               | Output Low Voltage; NOTE 1  | V <sub>DD</sub> = 3.465V or 2.625V     |         |         | 0.5                   | V     |

NOTE 1: Outputs terminated with  $50\Omega$  to V<sub>DD</sub>/2. See Parameter Measurement Information section, "3.3V Output Load Test Circuit" diagram.

### **TABLE 4D. LVCMOS/LVTTL DC CHARACTERISTICS,** $V_{DD} = 2.5V \pm 5\%$ , TA = -40°C to 85°C

| Symbol          | Parameter                   | Test Conditions                      | Minimum | Typical | Maximum               | Units |
|-----------------|-----------------------------|--------------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage          |                                      | 1.1     |         | V <sub>DD</sub> + 0.3 | V     |
| V               | Input Low Voltage           |                                      | -0.3    |         | 0.5                   | V     |
| I <sub>IH</sub> | Input High Current          | $V_{_{DD}} = V_{_{IN}} = 2.625V$     |         |         | 150                   | μA    |
| I <sub>L</sub>  | Input Low Current           | $V_{_{DD}} = 2.625V, V_{_{IN}} = 0V$ | -5      |         |                       | μA    |
| V <sub>oh</sub> | Output High Voltage; NOTE 1 | V <sub>DD</sub> = 2.625V             | 1.8     |         |                       | V     |
| V <sub>ol</sub> | Output Low Voltage; NOTE 1  | V <sub>DD</sub> = 2.625V             |         |         | 0.5                   | V     |

NOTE 1: Outputs terminated with 50 $\Omega$  to V<sub>DD</sub>/2. See Parameter Measurement Information section,

"2.5V Output Load Test Circuit" diagram.

| Symbol          | Parameter                  |            | Test Conditions                                          | Minimum   | Typical | Maximum                | Units |
|-----------------|----------------------------|------------|----------------------------------------------------------|-----------|---------|------------------------|-------|
|                 | Input High Current         | CLK        | $V_{_{DD}} = V_{_{IN}} = 3.465 V \text{ or } 2.625 V$    |           |         | 150                    | μA    |
| н               |                            | nCLK       | $V_{DD} = V_{N} = 3.465 V \text{ or } 2.625 V$           |           |         | 5                      | μA    |
|                 | Input Low Current          | CLK        | $V_{_{DD}} = 3.465$ V or 2.625V, $V_{_{IN}} = 0$ V       | -5        |         |                        | μA    |
| I.              |                            | nCLK       | V <sub>DD</sub> = 3.465V or 2.625V, V <sub>IN</sub> = 0V | -150      |         |                        | μA    |
| V <sub>PP</sub> | Peak-to-Peak Input Voltage |            |                                                          | 0.15      |         | 1.3                    | V     |
| V               | Common Mode Inpu<br>NOTE 1 | t Voltage; |                                                          | GND + 0.5 |         | V <sub>DD</sub> - 0.85 | V     |

| TABLE 4E. DIFFERENTIAL DC CHARACTERISTICS, V | = 3.3V±5% | ог V <sub></sub> = 2.5V±5%, Та = -40°С то 85°С |
|----------------------------------------------|-----------|------------------------------------------------|
|----------------------------------------------|-----------|------------------------------------------------|

NOTE 1: Common mode voltage is defined as  $V_{\mu}$ .

## Table 5A. AC Characteristics, $V_{_{DD}}$ = 3.3V±5%, TA = -40°C to 85°C

| Symbol                          | Parameter                                                                         |           | Test Conditions                             | Minimum | Typical | Maximum | Units |
|---------------------------------|-----------------------------------------------------------------------------------|-----------|---------------------------------------------|---------|---------|---------|-------|
| f <sub>_MAX</sub>               | Output Frequency                                                                  |           |                                             |         |         | 250     | MHz   |
| t <sub>PD</sub>                 | Propagation Delay;<br>NOTE 1                                                      | CLK to Qx |                                             | 2.1     |         | 3.4     | ns    |
| <i>t</i> jit                    | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter Sec-<br>tion |           | 250MHz, Integration Range:<br>12kHz – 20MHz |         | 0.18    |         | ps    |
| tsk(pp)                         | Part-to-Part Skew; NOTE 2, 3                                                      |           |                                             |         |         | 450     | ps    |
| <i>t</i> sk(o)                  | Output Skew; NOTE 3                                                               | , 4       |                                             |         |         | 50      | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                                                             |           | 20% to 80%                                  | 250     |         | 700     | ps    |
|                                 | odc Output Duty Cycle;                                                            |           | Fout ≤ 133MHz                               | 45      |         | 55      | %     |
| Juc                             |                                                                                   | NOTE 5    | Fout > 133MHz                               | 40      |         | 60      | %     |

NOTE 1: Measured from the differential input crossing point to the output at V \_\_\_\_/2. NOTE 2: Defined as skew between outputs on different devices operating at the same supply voltages

and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at V\_/2.

NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 4: Defined as skew between outputs at the same supply voltage and with equal load conditions.

NOTE 5: Output Duty Cycle assuming 50% input duty cycle.

| TABLE 5B. AC CHARACTERISTICS, $V_{DD} = 2.5V \pm 5\%$ , TA = -40°C to 85° | °C |
|---------------------------------------------------------------------------|----|
|---------------------------------------------------------------------------|----|

| Symbol                          | Parameter                                                                         |        | Test Conditions                             | Minimum | Typical | Maximum | Units |
|---------------------------------|-----------------------------------------------------------------------------------|--------|---------------------------------------------|---------|---------|---------|-------|
| f <sub>_MAX</sub>               | Output Frequency                                                                  |        |                                             |         |         | 250     | MHz   |
| t <sub>PD</sub>                 | Propagation Delay;<br>NOTE 1                                                      |        |                                             | 2.7     |         | 3.4     | ns    |
| <i>t</i> jit                    | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter Sec-<br>tion |        | 250MHz, Integration Range:<br>12kHz – 20MHz |         | 0.3     |         | ps    |
| <i>t</i> sk(pp)                 | Part-to-Part Skew; NOTE 2, 3                                                      |        |                                             |         |         | 450     | ps    |
| <i>t</i> sk(o)                  | Output Skew; NOTE 3                                                               | , 4    |                                             |         |         | 25      | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                                                             |        | 20% to 80%                                  | 250     |         | 700     | ps    |
| odc                             | Output Duty Cycle;                                                                |        | Fout ≤ 133MHz                               | 45      |         | 55      | %     |
|                                 |                                                                                   | NOTE 5 | Fout > 133MHz                               | 40      |         | 60      | %     |

For NOTES, please see above Table 5A.

# Additive Phase Jitter

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels

(dBm) or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



OFFSET FROM CARRIER FREQUENCY (HZ)



# **PARAMETER MEASUREMENT INFORMATION**

# **APPLICATION** INFORMATION

### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS

*Figure 1* shows how the differential input can be wired to accept single ended levels. The reference voltage V\_REF =  $V_{DD}/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio

of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and V<sub>DD</sub> = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609.



FIGURE 1. SINGLE ENDED SIGNAL DRIVING DIFFERENTIAL INPUT

### **R**ECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS

#### INPUTS:

#### LVCMOS CONTROL PINS

All control pins have internal pullups or pulldowns; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

#### **OUTPUTS:**

#### LVCMOS OUTPUTS

All unused LVCMOS output can be left floating. There should be no trace attached.

## DIFFERENTIAL CLOCK INPUT INTERFACE

The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both signals must meet the  $V_{PP}$  and  $V_{CMR}$  input requirements. Figures 2A to 2E show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only.

Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 2A*, the input termination applies for IDT HiPerClockS LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.



FIGURE 2A. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY IDT HIPERCLOCKS LVHSTL DRIVER



FIGURE 2C. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER



FIGURE 2E. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER WITH AC COUPLE



FIGURE 2B. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER



FIGURE 2D. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVDS DRIVER

# **R**ELIABILITY INFORMATION

# TABLE 6. $\boldsymbol{\theta}_{_{JA}} \text{vs.}$ Air Flow Table for 8 Lead SOIC

|                                              | 0       | 200     | 500    |
|----------------------------------------------|---------|---------|--------|
| Single-Layer PCB, JEDEC Standard Test Boards | 123°C/W | 110°C/W | 99°C/W |
| Multi-Layer PCB, JEDEC Standard Test Boards  | 103°C/W | 94°C/W  | 89°C/W |

#### TRANSISTOR COUNT

The transistor count for 870211 is: 414

# RENESAS

PACKAGE OUTLINE - M SUFFIX FOR 8 LEAD SOIC



TABLE 7. PACKAGE DIMENSIONS

| 0////201 | Millin     | neters  |  |
|----------|------------|---------|--|
| SYMBOL   | MINIMUN    | MAXIMUM |  |
| N        | 8          |         |  |
| A        | 1.35       | 1.75    |  |
| A1       | 0.10       | 0.25    |  |
| В        | 0.33       | 0.51    |  |
| С        | 0.19       | 0.25    |  |
| D        | 4.80       | 5.00    |  |
| E        | 3.80       | 4.00    |  |
| е        | 1.27 BASIC |         |  |
| н        | 5.80       | 6.20    |  |
| h        | 0.25       | 0.50    |  |
| L        | 0.40       | 1.27    |  |
| α        | 0°         | 8°      |  |

Reference Document: JEDEC Publication 95, MS-012

### TABLE 8. ORDERING INFORMATION

| Part/Order Number | Marking  | Package                 | Shipping Packaging | Temperature    |
|-------------------|----------|-------------------------|--------------------|----------------|
| 87021AMILF        | 87021AIL | 8 lead "Lead Free" SOIC | Tube               | -40°C to +85°C |
| 87021AMILFT       | 87021AIL | 8 lead "Lead Free" SOIC | Tape and Reel      | -40°C to +85°C |

# RENESAS

| REVISION HISTORY SHEET |       |              |                                                                                                                                                                                                                                                                                                                |          |  |
|------------------------|-------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|
| Rev                    | Table | Page         | Description of Change                                                                                                                                                                                                                                                                                          | Date     |  |
| В                      | T2    | 2            | Pin Characteristics Table - added R <sub>out</sub> row.                                                                                                                                                                                                                                                        | 8/26/08  |  |
| В                      | Т8    | 1<br>1<br>12 | Removed ICS from the part numbers where needed.<br>General Description - Removed the ICS chip and HiPerClockS.<br>Features Section - Removed reference to lead free packages.<br>Ordering Information - removed quantity from tape and reel. Deleted LF note<br>below the table.<br>Updated header and footer. | 1-26-16  |  |
| В                      | 8     | 12           | Changed Shipping Packaging from "Tray" to "Tube".                                                                                                                                                                                                                                                              | 9-2-2021 |  |

#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/