

# Integrated, Precision Battery Sensor for **Automotive Systems**

# ADuCM330WFS/ADuCM331WFS

**Data Sheet** 

#### **FEATURES**

**High precision ADCs** Dual-channel, simultaneous sampling IADC 20-bit  $\Sigma$ - $\Delta$  (minimizes range switching) VADC/TADC 20-bit  $\Sigma$ - $\Delta$ Programmable ADC conversion rate from 4 Hz to 8 kHz On-chip ±5 ppm/°C voltage reference **Current channel** Fully differential, buffered input Programmable gain (from 4 to 512) ADC absolute input range: -200 mV to +300 mV Digital comparator with current accumulator feature Voltage channel Buffered, on-chip attenuator for 12 V battery input **Temperature channel** External and on-chip temperature sensor options Microcontroller ARM Cortex-M3 32-bit processor 16.384 MHz precision oscillator with 1% accuracy (high precision) Serial wire debug (SWD) port supporting code download and debug Automotive gualified integrated LIN transceiver LIN 2.2A-compatible slave, 100 kbaud fast download option SAE J2602-compatible slave Low electromagnetic emissions **High electromagnetic immunity** 

Memory

96 kB programmable Flash/EE memory (ADuCM330WFS), ECC 128 kB programmable Flash/EE memory (ADuCM331WFS), FCC 10 kB SRAM, ECC 4 kB data Flash/EE memory, ECC 10,000 cycle Flash/EE endurance 20 year Flash/EE retention In circuit download via SWD and LIN **On-chip peripherals** SPI **GPIO port General-purpose timer** Wake-up timer Watchdog timer On-chip, power-on reset Power Operates directly from 12 V battery supply Power consumption, 8 mA typical (16 MHz) at  $T_A = -40^{\circ}C$ to +115°C Low power monitor mode Package and temperature range 6 mm × 6 mm, 32-lead LFCSP Fully specified for -40°C to +115°C operation; additional specifications for 115°C to 125°C AEC-Q100 gualified for automotive applications Developed for use in ISO 26262 applications for ASIL **Capability B** 

#### **APPLICATIONS**

Battery sensing and management for automotive and light mobility vehicles

Lead acid battery measurement for power supplies in industrial and medical domains

#### Document Feedback

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

# TABLE OF CONTENTS

| Features                                    | 1 |
|---------------------------------------------|---|
| Applications                                | 1 |
| Revision History                            | 2 |
| Functional Block Diagram                    |   |
| General Description                         |   |
| Specifications                              | 5 |
| Absolute Maximum Ratings                    |   |
| Thermal Resistance                          |   |
| ESD Caution                                 |   |
| Pin Configuration and Function Descriptions |   |

#### **REVISION HISTORY**

| 4/2020—Rev. C to Rev. D |    |
|-------------------------|----|
| Changes to Table 1      | 6  |
| Changes to Figure 2     | 13 |
| Changes to Table 4      | 14 |

#### 8/2019—Rev. B to Rev. C

| Change to Features Section                 | 1  |
|--------------------------------------------|----|
| Changes to Figure 1                        | 3  |
| Changes to General Description Section     |    |
| Changes to Table 1                         | 5  |
| Changes to Figure 2 and Table 4            | 13 |
| Changes to General Recommendations Section | 16 |

#### 6/2019—Rev. A to Rev. B

| Change to Features Section             | 1 |
|----------------------------------------|---|
| Changes to General Description Section | 4 |
| Changes to Table 110                   | 0 |
| Changes to Ordering Guide 1'           | 7 |

| Terminology                         | 15 |
|-------------------------------------|----|
| Applications Information            | 16 |
| Design Guidelines                   | 16 |
| Power and Ground Recommendations    | 16 |
| Exposed Pad Thermal Recommendations | 16 |
| General Recommendations             | 16 |
| Outline Dimensions                  | 17 |
| Ordering Guide                      | 17 |
| Automotive Products                 | 17 |

#### 2/2019—Rev. 0 to Rev. A

| Added ADuCM330WFS                                 | Universal |
|---------------------------------------------------|-----------|
| Changes to Features Section                       | 1         |
| Changes to Figure 1                               | 3         |
| Changes to General Description Section            | 4         |
| Changes to Flash/EE Memory Parameter, Table 1     | 8         |
| Added Note 14, Table 1; Renumbered Sequentially   |           |
| Changes to Thermal Resistance Section and Table 3 |           |
| Changes to Ordering Guide                         | 17        |

12/2018—Revision 0: Initial Version

## FUNCTIONAL BLOCK DIAGRAM



### **GENERAL DESCRIPTION**

The ADuCM330WFS/ADuCM331WFS are fully integrated, 8 kHz data acquisition systems that incorporate dual, high performance, multichannel, Σ-Δ analog-to-digital converters (ADCs), a 32-bit ARM<sup>®</sup> Cortex<sup>™</sup>-M3 processor, and flash. The ADuCM330WFS has 96 kB Flash/EE memory, and the ADuCM331WFS has 128 kB Flash/EE memory. Both devices have 4 kB data flash. Error correction code (ECC) is available on all flash and SRAM memories.

The ADuCM330WFS/ADuCM331WFS are complete system solutions for battery monitoring in 12 V automotive applications.

The ADuCM330WFS/ADuCM331WFS integrate all features required to precisely and intelligently monitor, process, and diagnose 12 V battery parameters including battery current, voltage, and temperature over a wide range of operating conditions.

Minimizing external system components, the devices are powered directly from a 12 V battery. On-chip, low dropout (LDO) regulators generate the supply voltage for two integrated  $\Sigma$ - $\Delta$  ADCs. The ADCs precisely measure battery current, voltage, and temperature to characterize the state of the health and the charge of the car battery.

The devices operate from an on-chip, 16.384 MHz high frequency oscillator that supplies the system clock that is routed through a programmable clock divider, from which the core clock operating frequency is generated. The devices also contain a 32.768 kHz oscillator for low power operation.

The analog subsystem consists of an ADC with a programmable gain amplifier (PGA) that allows the monitoring of various current and voltage ranges. The analog subsystem also includes an on-chip precision reference.

The ADuCM330WFS/ADuCM331WFS integrate a range of on-chip peripherals that can be configured under core software

control as required in the application. These peripherals include a serial port interface (SPI) serial input/output communication controller, six general-purpose input/output (GPIO) pins, one general-purpose timer, a wake-up timer, and a watchdog timer. See the ADuCM330WFS/ADuCM331WFS Hardware Reference Manual for more information.

The ADuCM330WFS/ADuCM331WFS are designed to operate in battery-powered applications where low power operation is critical. The microcontroller core can be configured in normal operating mode, resulting in an overall system current consumption of 18.5 mA when all peripherals are active. The devices can also be configured in a number of low power operating modes under direct program control, consuming <100  $\mu$ A.

The ADuCM330WFS/ADuCM331WFS include a local interconnect network (LIN) physical interface for single-wire, high voltage communications in automotive environments. The LIN transceiver is compliant to LIN 2.2A and Society of Automotive Engineers (SAE) J2602-2.

The devices operate from an external 3.6 V to 19 V (on VDD, Pin 26) voltage supply and are specified over the  $-40^{\circ}$ C to  $+115^{\circ}$ C temperature range, with additional typical specifications at  $+115^{\circ}$ C to  $+125^{\circ}$ C.

The information in this data sheet is relevant for Silicon Revision P60.

The ADuCM330WFS/ADuCM331WFS are developed for use in ISO 26262 applications for Automotive Safety Integrity Level Capability B.

The ADuCM330WFS/ADuCM331WFS are low electromagnetic emissions and high electromagnetic immunity devices.

Multifunction pin names may be referenced by the relevant function only.

Table 1.

## **SPECIFICATIONS**

VDD = 3.6 V to 19 V, ARM Cortex-M3 processor frequency ( $f_{FCLK}$ ) = 16.384 MHz, clock divider bits (CD) = 0, normal mode, and voltage reference ( $V_{REF}$ ) = 1.2 V (internal), unless otherwise stated. Typical values noted reflect the approximate parameter mean at  $T_A = 25^{\circ}$ C under nominal conditions, unless otherwise stated. Safe operation of the device is not guaranteed outside the temperature range of  $T_A = -40^{\circ}$ C to +115°C or outside the specified VDD supply range. Parameters specified in the 115°C to 125°C temperature range of operation are functional within this range but with degraded performance.

#### $T_{A} = -40^{\circ}C \text{ to } +115^{\circ}C$ $T_A = +115^{\circ}C \text{ to } +125^{\circ}C^1$ Min Parameter **Test Conditions/Comments** Min Тур Max Тур Max Unit ADC SPECIFICATIONS Conversion Rate<sup>1</sup> ADC normal operating mode, chop off 4 8000 Hz 2000 ADC normal operating mode, chop on 4 Hz 1 Hz ADC low power mode, chop on 656 **Current Channel** (IIN+/IIN-Only) No Missing Codes<sup>1</sup> Valid for all ADC update rates and ADC 20 Bits modes ADCFLT = 0x10001, 0x08101, 0x00007 -200 ±10 +200 ±80 ppm of Integral Nonlinearity FSR (INL)<sup>1, 2</sup> Offset Error<sup>1, 3, 4</sup> -100+100 LSBs Chop off, gain = 4, 8, or 16, external±24 short, after user system calibration at 25°C, 1 LSB = (2.28/gain) μV Chop off, gain = 32 or 64, external short, -160 ±48 +160 LSBs after user system calibration at 25°C, $1 LSB = (2.28/gain) \mu V$ Chop off, gain = 512, external short, -1400 +1400 LSBs ±60 after user system calibration at 25°C, $1 LSB = (2.28/gain) \mu V$ Chop on, external short, low power mode, -300 +250 ±250 nV ±50 gain = 64 or 512, processor powered down Chop on, external short, after user -0.65 +0.65 ±0.1 μV system calibration at $25^{\circ}$ C, VDD = 19 V Offset Error Drift<sup>1, 2, 5</sup> Chop off, gain of 4 to 64, normal mode LSB/°C ±0.48 Chop on ±5 ±5 nV/°C Total Gain Error<sup>1, 3, 4, 6</sup> Factory calibrated at a gain of 8, -0.5 ±0.1 +0.5±0.15 % PGASCALE = 0b01, normal mode Low power mode ±0.2 ±0.2 $^{-1}$ +1% Gain Drift<sup>1,7</sup> ±3 ±3 ppm/°C PGA Gain Mismatch ±0.1 ±0.1 % Error Output Noise<sup>1,8</sup> Register PGASCALE, Bits[11:10] = 0x3 μV rms Gain = 64, ADCFLT = 0x08101 0.80 1.3 1.2 Gain = 64, ADCFLT = 0x00007 0.75 µV rms 1.1 Gain = 32, ADCFLT = 0x08101 1.00 1.5 1.3 µV rms Gain = 32, ADCFLT = 0x00007 0.80 1.2 µV rms Gain = 16, ADCFLT = 0x08101 1.50 2.6 2.0 µV rms μV rms Gain = 16, ADCFLT = 0x00007 1.10 1.9 Gain = 8, ADCFLT = 0x08101 2.10 4.1 2.5 µV rms Gain = 8, ADCFLT = 0x00007 1.60 2.4 µV rms Gain = 4, ADCFLT = 0x08101 3.40 5.1 4.0 μV rms Gain = 4, ADCFLT = 0x00007 2.60 3.9 μV rms

#### Rev. D | Page 5 of 17

|                                                   |                                                                                                                           | T <sub>A</sub> = | = -40°C to + | 115°C | <b>T</b> <sub>A</sub> = + |       |     |               |
|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------|--------------|-------|---------------------------|-------|-----|---------------|
| Parameter                                         | Test Conditions/Comments                                                                                                  | Min              | Тур          | Мах   | Min                       | Тур   | Max | Unit          |
|                                                   | Gain = 64, ADCFLT = 0x10001                                                                                               |                  | 1.55         | 2.0   |                           | 1.85  |     | μV rms        |
|                                                   | Gain = 32, ADCFLT = 0x10001                                                                                               |                  | 1.6          | 2.3   |                           | 2.0   |     | μV rms        |
|                                                   | Gain = 16, ADCFLT = 0x10001                                                                                               |                  | 1.8          | 2.5   |                           | 2.1   |     | μV rms        |
|                                                   | Gain = 8, ADCFLT = 0x10001                                                                                                |                  | 2.5          | 3.5   |                           | 3.0   |     | μV rms        |
|                                                   | Gain = 4, ADCFLT = 0x10001                                                                                                |                  | 4.3          | 6.5   |                           | 5.0   |     | μV rms        |
|                                                   | ADC low power mode, 221 Hz update<br>rate, chop enabled, gain = 64                                                        |                  | 0.6          | 0.9   |                           | 0.8   |     | μV rms        |
| Voltage Channel <sup>1, 9</sup>                   |                                                                                                                           |                  |              |       |                           |       |     |               |
| No Missing Codes                                  | Valid at all ADC update rates                                                                                             | 20               |              |       |                           |       |     | Bits          |
| INL                                               | From 6 V to 18 V, ADCFLT = 0x10001,<br>0x08101, 0x00007                                                                   | -350             | ±10          | +350  |                           | ±150  |     | ppm of<br>FSR |
| Offset Error <sup>3,4</sup>                       | Chop off, 1 LSB = 27.4 $\mu$ V, after two-point calibration                                                               | -160             | ±16          | +160  |                           |       |     | LSB           |
|                                                   | Chop on, after two-point calibration,<br>offset measured using 0 V differential<br>into voltage ADC (VADC) auxiliary pins | -16              | ±4.8         | +16   |                           | ±4.8  |     | LSB           |
| Offset Error Drift⁵                               | Chop off                                                                                                                  |                  | ±0.48        |       |                           | ±1    |     | LSB/°C        |
| Total Gain Error <sup>3,4,6</sup>                 | After user system calibration at 25°C, includes resistor mismatch                                                         | -0.25            | ±0.06        | +0.25 |                           | ±0.1  |     | %             |
|                                                   | $T_{A} = -25^{\circ}C \text{ to } +65^{\circ}C$                                                                           | -0.15            | ±0.03        | +0.15 |                           |       |     | %             |
| Gain Drift <sup>7</sup>                           | Includes resistor mismatch drift                                                                                          |                  | ±3           |       |                           | ±3    |     | ppm/°         |
| Output Noise <sup>10</sup>                        | 10 Hz update rate, chop on                                                                                                |                  | 50           |       |                           |       |     | μV rms        |
| ·                                                 | ADCFLT = 0x00007                                                                                                          |                  | 180          | 270   |                           |       |     | μV rms        |
|                                                   | From 6 V to 18 V, ADCFLT = 0x08101                                                                                        |                  | 280          | 350   |                           | 300   |     | μV rms        |
|                                                   | ADCFLT = 0x10001                                                                                                          |                  | 400          | 500   |                           | 470   |     | μV rms        |
| Temperature Channel <sup>1</sup>                  |                                                                                                                           |                  |              |       |                           |       |     |               |
| No Missing Codes                                  | Valid at all ADC update rates                                                                                             | 20               |              |       |                           |       |     | Bits          |
| INL                                               | ADCFLT = 0x10001, 0x08101, 0x00007                                                                                        | -60              | ±10          | +60   |                           | ±15   |     | ppm of<br>FSR |
| Offset Error <sup>3, 11</sup>                     | Chop off, 1 LSB = $1.14 \mu$ V (unipolar mode), after two-point calibration                                               | -160             | ±48          | +160  |                           |       |     | LSB           |
| Offset Error <sup>3</sup>                         | Chop on                                                                                                                   | -80              | +16          | +80   |                           | ±16   |     | LSB           |
| Offset Error Drift                                | Chop off                                                                                                                  |                  | ±0.48        |       |                           | ±0.48 |     | LSB/°C        |
| Total Gain Error <sup>3, 11</sup>                 |                                                                                                                           | -0.25            | ±0.06        | +0.25 |                           | ±0.10 |     | %             |
| Gain Drift <sup>7</sup>                           |                                                                                                                           |                  | 3            |       |                           | 3     |     | ppm/°         |
| Output Noise                                      | 1 kHz update rate, ADCFLT = 0x00007                                                                                       |                  | 7.5          | 11.25 |                           | 10    |     | μV rms        |
| ADC SPECIFICATIONS,<br>ANALOG INPUT               | PGASCALE, Bits[11:10] = 0x3                                                                                               |                  |              |       |                           |       |     |               |
| Current Channel <sup>1</sup>                      |                                                                                                                           |                  |              |       |                           |       |     |               |
| Absolute Input<br>Voltage Range                   | Applies to both IIN+ and IIN-                                                                                             | -200             |              | +300  |                           |       |     | mV            |
| Differential Input<br>Voltage Range <sup>12</sup> | Range = V <sub>REF</sub> /gain, limited by absolute<br>input voltage range                                                |                  | ±1.2/gain    |       |                           |       |     | V             |
| Input Leakage<br>Current <sup>13</sup>            |                                                                                                                           | -3               |              | +3    |                           | ±0.2  |     | nA            |
| Input Offset Current <sup>13</sup>                |                                                                                                                           |                  | 0.2          | 0.6   | 1                         | 0.4   |     | nA            |
| Voltage Channel                                   |                                                                                                                           |                  |              |       |                           |       |     |               |
| Absolute Input<br>Voltage Range <sup>1</sup>      | Voltage ADC specifications are valid in this range                                                                        | 6                |              | 19    |                           |       |     | V             |
| Input Voltage<br>Range <sup>1</sup>               |                                                                                                                           |                  | 0 to 28.8    |       |                           |       |     | V             |

# **Data Sheet**

|                                                                |                                                                          | T <sub>A</sub> = | = -40°C to + | $T_A = +$ |     |     |     |                |
|----------------------------------------------------------------|--------------------------------------------------------------------------|------------------|--------------|-----------|-----|-----|-----|----------------|
| Parameter                                                      | Test Conditions/Comments                                                 | Min              | Тур          | Мах       | Min | Тур | Max | Unit           |
| VBAT Input Current                                             | VBAT = 18 V                                                              | 5                | 9            | 13        |     | 11  |     | μA             |
| Temperature Channel                                            | $V_{REF}^{14} = AVDD18$ and GND_SW                                       |                  |              |           |     |     |     |                |
| Absolute Input<br>Voltage Range <sup>1, 15</sup>               |                                                                          | 100              |              | 1500      |     |     |     | mV             |
| Input Voltage Range <sup>1</sup>                               |                                                                          |                  | 0 to 1.4     |           |     |     |     | v              |
| VTEMP Input                                                    |                                                                          |                  | 2.5          | 10        |     | 3.5 |     | nA             |
|                                                                |                                                                          |                  | 2.5          | 10        |     | 5.5 |     | 117 (          |
| VOLTAGE REFERENCE                                              |                                                                          |                  |              |           |     |     |     |                |
| Internal Reference                                             |                                                                          |                  | 1.2          |           |     | 1.2 |     | v              |
| Power-Up Time <sup>1</sup>                                     |                                                                          |                  | 0.5          |           |     | 0.5 |     | ms             |
|                                                                | Measured at $T_A = 25^{\circ}C$                                          | -0.15            | 0.0          | +0.15     |     | 0.0 |     | %              |
| Temperature                                                    |                                                                          | -20              | ±5           | +20       |     | ±8  |     | ppm/%          |
| Coefficient <sup>1, 16</sup>                                   |                                                                          | 20               |              | 120       |     | _0  |     | PP/            |
| Long-Term Stability <sup>17</sup>                              |                                                                          |                  | 100          |           |     |     |     | ppm/<br>1000 H |
| RESISTIVE ATTENUATOR                                           |                                                                          |                  |              |           |     |     |     |                |
| Divider Ratio                                                  |                                                                          |                  | 24           |           |     |     |     |                |
| Resistor Mismatch Drift                                        | Implicit in the voltage channel gain error                               |                  | ±3           |           |     |     |     | ppm/%          |
|                                                                | specification                                                            |                  |              |           |     |     |     | [P]P           |
| ADC GROUND SWITCH                                              |                                                                          |                  |              |           |     |     |     |                |
| Resistor to Ground                                             |                                                                          | 45               | 60           | 75        |     |     |     | kΩ             |
| TEMPERATURE SENSOR <sup>1, 18</sup>                            | Processor in hibernate mode,<br>ADCFLT = chop on                         |                  |              |           |     |     |     |                |
| Accuracy                                                       | $T_{A} = 115^{\circ}C$ to $125^{\circ}C$                                 | -3.5             | ±1           | +3.5      |     | ±1  |     | °C             |
|                                                                | $T_A = -40^{\circ}C \text{ to } +115^{\circ}C$                           | -3               | ±1           | +3        |     |     |     | °C             |
|                                                                | $T_{A} = -25^{\circ}C \text{ to } +85^{\circ}C$                          | -2.5             | ±0.5         | +2.5      |     |     |     | °C             |
|                                                                | $T_A = -10^{\circ}C$ to $+55^{\circ}C$                                   | -2               | ±0.5         | +2        |     |     |     | °C             |
| ADC DIAGNOSTICS <sup>1</sup>                                   |                                                                          |                  |              |           |     |     |     |                |
| AVDD18/136                                                     | SM101                                                                    | 12               |              | 14        |     | 13  |     | mV             |
| Accuracy <sup>2, 19</sup>                                      |                                                                          |                  |              |           |     |     |     |                |
| Current Channel                                                | SM102                                                                    |                  |              |           |     |     |     |                |
| Diagnostic Current                                             |                                                                          | 35               | 50           | 65        |     |     |     | μA             |
| Diagnostic Current                                             |                                                                          | -5               | ±0.5         | +5        |     |     |     | μA             |
| Matching                                                       |                                                                          |                  |              |           |     |     |     |                |
| Internal Electrostatic<br>Discharge (ESD)<br>Resistor Matching |                                                                          | -120             |              | +120      |     |     |     | Ω              |
| Voltage Channel                                                |                                                                          |                  |              |           |     |     |     |                |
| Input Test Voltage<br>(V <sub>BE</sub> )                       | SM91-VBE                                                                 | 525              | 700          | 875       |     |     |     | mV             |
| Voltage Attenuator<br>Current Source<br>Accuracy               | SM92, differential voltage increase on the attenuator when current is on | 2.4              |              | 3.2       |     | 2.8 |     | v              |
| Diagnostic Attenuator                                          |                                                                          |                  |              |           |     |     |     |                |
| Divider Ratio                                                  |                                                                          |                  | 48           |           |     |     |     |                |
| POWER-ON RESET (POR) <sup>1</sup>                              | Refers to voltage at the VDD pin                                         |                  |              |           |     |     |     |                |
| POR Trip Level                                                 | SM8                                                                      | 2.9              | 3.1          | 3.4       |     | 3.3 |     | V              |
| POR Hysteresis                                                 |                                                                          |                  | 0.1          |           |     |     |     | v              |
| LOW VOLTAGE FLAG                                               |                                                                          |                  |              |           |     |     |     |                |
| Low Voltage Flag Level                                         | Refers to voltage at the VDD pin                                         | 2.6              | 2.75         | 3.00      |     |     |     | v              |

|                                                     |                                                               | T <sub>A</sub> = | = <b>-40°C to</b> + | -115°C | $T_A = +$ |      |     |        |
|-----------------------------------------------------|---------------------------------------------------------------|------------------|---------------------|--------|-----------|------|-----|--------|
| Parameter                                           | Test Conditions/Comments                                      | Min              | Тур                 | Мах    | Min       | Тур  | Max | Unit   |
| WATCHDOG TIMER                                      |                                                               |                  |                     |        |           |      |     |        |
| Shortest Timeout<br>Period                          | 32,768 Hz clock with a prescaler of 1                         |                  | 122                 |        |           | 122  |     | μs     |
| Longest Timeout<br>Period                           | 32,768 Hz clock with a prescaler of 4096                      |                  | 8192                |        |           | 8192 |     | sec    |
| SRAM SIZE                                           |                                                               |                  | 10                  |        |           |      |     | kB     |
| FLASH/EE MEMORY                                     |                                                               |                  |                     |        |           |      |     |        |
| Program Flash Size                                  | ADuCM330WFS                                                   |                  | 96                  |        |           |      |     | kB     |
|                                                     | ADuCM331WFS                                                   |                  | 128                 |        |           |      |     | kB     |
| Data Flash Size                                     |                                                               |                  | 4                   |        |           |      |     | kB     |
| Endurance <sup>20</sup>                             |                                                               | 10,000           |                     |        |           |      |     | Cycles |
| Data Retention <sup>21</sup>                        |                                                               | 20               |                     |        |           |      |     | Years  |
| LOGIC INPUTS <sup>1</sup>                           |                                                               |                  |                     |        |           |      |     |        |
| Input Voltage                                       |                                                               |                  |                     |        |           |      |     |        |
| Low (V <sub>INL</sub> )                             |                                                               |                  |                     | 0.4    |           |      |     | V      |
| High (V <sub>INH</sub> )                            |                                                               | 2.0              |                     |        |           |      |     | V      |
| LOGIC OUTPUTS <sup>1</sup>                          | All logic outputs measured with ±1 mA<br>load                 |                  |                     |        |           |      |     |        |
| Output Voltage                                      |                                                               |                  |                     |        |           |      |     |        |
| High (Vон)                                          |                                                               | 33VDD            |                     |        |           |      |     | V      |
|                                                     |                                                               | - 0.4            |                     |        |           |      |     |        |
| Low (Vol)                                           |                                                               |                  |                     | 0.4    |           |      |     | V      |
| DIGITAL INPUTS <sup>1</sup>                         | All digital inputs except RESET, SWDIO, and SWCLK             |                  |                     |        |           |      |     |        |
| Logic 1 Input Current<br>(Leakage Current)          | $V_{INH} = 3.3 V$                                             | -10              | ±1                  | +10    |           |      |     | μA     |
| Logic 0 Input Current<br>(Leakage Current)          | $V_{INL} = 0 V$                                               | -10              | ±1                  | +10    |           |      |     | μA     |
| Input Capacitance                                   |                                                               |                  | 10                  |        |           |      |     | pF     |
| ON-CHIP OSCILLATORS                                 |                                                               |                  |                     |        |           |      |     |        |
| Low Frequency<br>Oscillator                         |                                                               |                  | 32,768              |        |           |      |     | Hz     |
| Accuracy                                            |                                                               | -30              | ±5                  | +30    |           |      |     | %      |
|                                                     | After a calibration from high frequency oscillator            | -6               |                     | +6     |           |      |     | %      |
| High Frequency<br>Oscillator                        |                                                               |                  | 16.384              |        |           |      |     | MHz    |
| Accuracy (Calibration<br>Function) <sup>1, 22</sup> |                                                               | -0.75            | ±0.5                | +0.75  |           |      |     | %      |
| High Precision<br>Mode                              |                                                               | -1               |                     | +1     |           |      |     | %      |
| Low Precision<br>Mode                               |                                                               | -3               |                     | +3     |           |      |     | %      |
| PROCESSOR START-UP<br>TIME <sup>1</sup>             |                                                               |                  |                     |        |           |      |     |        |
| At Power-On                                         | Includes kernel power-on execution time, VDD drops to <0.8 V  |                  | 18                  |        |           |      |     | ms     |
| Brownout                                            | VDD drops below power-on reset<br>voltage but not below 0.8 V |                  | 1.15                |        |           |      |     | ms     |
| After Reset Event                                   | Includes kernel power-on execution time                       |                  | 1.25                |        |           |      |     | ms     |
| Wake-Up from LIN                                    |                                                               |                  | 0.15                |        |           |      |     | ms     |

# **Data Sheet**

|                                                                             |                                                                              | T <sub>A</sub> = | -40°C to - | +115°C         | $T_A = +$ |     |     |          |
|-----------------------------------------------------------------------------|------------------------------------------------------------------------------|------------------|------------|----------------|-----------|-----|-----|----------|
| Parameter                                                                   | Test Conditions/Comments                                                     | Min              | Тур        | Max            | Min       | Тур | Max | Unit     |
| LIN INPUT/OUTPUT                                                            |                                                                              |                  |            |                |           |     |     |          |
| GENERAL <sup>1</sup><br>Baud Rate                                           |                                                                              | 1000             |            | 20,000         |           |     |     | Bits/sec |
| VDD                                                                         | Supply voltage range for which the LIN                                       | 6                |            | 20,000<br>19   |           |     |     | V        |
| VDD                                                                         | interface is functional                                                      | 0                |            | 19             |           |     |     | v        |
| LIN Comparator                                                              |                                                                              |                  | 38         | 90             |           |     |     | μs       |
| Response Time                                                               |                                                                              |                  |            |                |           |     |     |          |
| LIN DC PARAMETERS                                                           |                                                                              |                  |            |                |           |     |     |          |
| Current Limit for                                                           | VBUS = VBAT (maximum)                                                        | 40               |            | 200            |           |     |     | mA       |
| Driver when LIN Bus<br>is in Dominant State                                 |                                                                              |                  |            |                |           |     |     |          |
| (I <sub>LIN DOM MAX</sub> )                                                 |                                                                              |                  |            |                |           |     |     |          |
| Driver Off (ILIN_PAS_REC) <sup>1</sup>                                      | $6.0 \text{ V} < \text{voltage of LIN bus} (V_{BUS}) < 19 \text{ V},$        |                  |            | 20             |           |     |     | μA       |
|                                                                             | $VDD = input leakage voltage (V_{LIN}) -$                                    |                  |            |                |           |     |     |          |
|                                                                             | 0.7 V                                                                        |                  |            |                |           |     |     |          |
| Input Leakage Current                                                       | $V_{LIN} = 0 V$ , VBAT = 12 V, driver off                                    | -1               |            |                |           |     |     | mA       |
| at Receiver<br>(ILIN_PAS_DOM) <sup>1</sup>                                  |                                                                              |                  |            |                |           |     |     |          |
| Control Unit                                                                | $Ground = VDD, 0V < V_{LIN} < 19V, VBAT =$                                   | -1               |            | +1             |           |     |     | mA       |
| <b>Disconnected from</b>                                                    | 12V                                                                          |                  |            |                |           |     |     |          |
| Ground (ILIN_NO_GND) <sup>1, 23</sup>                                       |                                                                              |                  |            |                |           |     |     |          |
| VBAT Disconnected                                                           | $VDD = ground$ , $0 V < V_{BUS} < 19 V$                                      |                  |            | 30             |           |     |     | μΑ       |
| (I <sub>BUS_NO_BAT</sub> ) <sup>1</sup>                                     |                                                                              |                  |            | 0.4 ×          |           |     |     | V        |
| LIN Receiver Dominant<br>State (V <sub>LIN DOM</sub> ) <sup>1</sup>         | VDD > 6.0 V                                                                  |                  |            | 0.4 ×<br>VDD   |           |     |     | V        |
| LIN Receiver Recessive                                                      | VDD > 6.0 V                                                                  | 0.6 ×            |            | 100            |           |     |     | v        |
| State (V <sub>LIN_REC</sub> ) <sup>1</sup>                                  |                                                                              | VDD              |            |                |           |     |     |          |
| LIN Receiver Threshold                                                      | $V_{\text{LIN}_{CNT}} =$ (receiver threshold of recessive to                 | 0.475×           | 0.5 ×      | 0.525 ×        |           |     |     | V        |
| Center (VLIN_CNT) <sup>1</sup>                                              | dominant bus edge (V <sub>TH_DOM</sub> ) + receiver                          | VDD              | VDD        | VDD            |           |     |     |          |
|                                                                             | threshold of dominant to recessive bus edge $(V_{TH_{REC}})/2$ , VDD > 6.0 V |                  |            |                |           |     |     |          |
| LIN Receiver Threshold                                                      | $V_{HYS} = V_{TH_REC} - V_{TH_DOM}$                                          |                  |            | 0.175 ×        |           |     |     | v        |
| Hysteresis (V <sub>HYS</sub> ) <sup>1</sup>                                 |                                                                              |                  |            | VDD            |           |     |     |          |
| LIN Dominant Output                                                         | VDD = 6.0 V                                                                  |                  |            |                |           |     |     |          |
| Voltage                                                                     |                                                                              |                  |            |                |           |     |     |          |
| (V <sub>LIN_DOM_DRV_LOSUP</sub> ) <sup>1</sup>                              |                                                                              |                  |            | 1.2            |           |     |     | N        |
| $\begin{aligned} R_L &= 500 \ \Omega \\ R_L &= 1000 \ \Omega \end{aligned}$ |                                                                              | 0.6              |            | 1.2            |           |     |     | V        |
| LIN Dominant Output                                                         | VDD = 19V                                                                    | 0.6              |            |                |           |     |     | V        |
| Voltage                                                                     |                                                                              |                  |            |                |           |     |     |          |
| (V <sub>LIN_DOM_DRV_HISUP</sub> ) <sup>1</sup>                              |                                                                              |                  |            |                |           |     |     |          |
| $R_L=500\;\Omega$                                                           |                                                                              |                  |            | 2              |           |     |     | V        |
| $R_L=1000\;\Omega$                                                          |                                                                              | 0.8              |            |                |           |     |     | V        |
| LIN Recessive Output                                                        |                                                                              | 0.8×             |            |                |           |     |     | V        |
| Voltage (VLIN_RECESSIVE) <sup>1</sup><br>VBAT Shift <sup>1,23</sup>         |                                                                              | VDD              |            | 0115           |           |     |     |          |
| VDAT SHIL                                                                   |                                                                              | 0                |            | 0.115 ×<br>VDD |           |     |     | V        |
| Ground Shift <sup>1,23</sup>                                                |                                                                              | 0                |            | 0.115 ×        |           |     |     | v        |
|                                                                             |                                                                              | -                |            | VDD            |           |     |     |          |
| <b>Slave Termination</b>                                                    |                                                                              | 20               | 30         | 47             |           | 30  |     | kΩ       |
| Resistance (R <sub>SLAVE</sub> )                                            |                                                                              |                  |            |                |           |     |     |          |
| Voltage Drop at the<br>Serial Diode                                         |                                                                              | 0.4              | 0.7        | 1              |           |     |     | V        |
| (V <sub>serial_diode</sub> ) <sup>1</sup>                                   |                                                                              |                  |            |                |           |     |     |          |
| ( V SERIAL_DIODE)                                                           |                                                                              |                  |            |                | 1         |     |     | L        |

|                                                                                               |                                                                                                                                                                                                                                                                                                                             | T <sub>A</sub> : | = -40°C to | +115°C | $T_A = +$ |      |     |      |
|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------|--------|-----------|------|-----|------|
| Parameter                                                                                     | Test Conditions/Comments                                                                                                                                                                                                                                                                                                    | Min              | Тур        | Мах    | Min       | Тур  | Max | Unit |
| LIN AC PARAMETERS <sup>1</sup>                                                                | Bus load conditions (C <sub>BUS</sub>   R <sub>BUS</sub> ): 1 nF  1 k $\Omega$ or 6.8 nF  660 $\Omega$ or 10 nF  500 $\Omega$                                                                                                                                                                                               |                  |            |        |           |      |     |      |
| Duty Cycle 1 (D1)                                                                             | Threshold recessive maximum<br>$(TH_{REC(MAX)}) = 0.744 \times VBAT$ , threshold<br>dominant maximum $(TH_{DOM(MAX)}) =$<br>$0.581 \times VBAT$ , supply voltage at<br>transceiver $(V_{SUP}) = 6.0 \text{ V to } 19 \text{ V}$ , t <sub>BIT</sub> =<br>$50 \mu$ s, D1 = t <sub>BUS_REC(MIN)</sub> /(2 × t <sub>BIT</sub> ) | 0.396            |            |        |           |      |     |      |
| Duty Cycle 2 (D2)                                                                             | $ \begin{array}{l} Threshold recessive minimum (TH_{REC(MIN)}) = \\ 0.284 \times VBAT, threshold dominant \\ minimum (TH_{DOM(MIN)}) = 0.422 \times VBAT, \\ V_{SUP} = 6.0 V to 19 V, t_{BIT} = 50 \ \mu s, D2 = \\ t_{BUS\_REC(MAX)}/(2 \times t_{BIT}) \end{array} $                                                      |                  |            | 0.581  |           |      |     |      |
| Duty Cycle 3 (D3) <sup>23</sup>                                                               | $\begin{split} TH_{\text{REC}(MAX)} &= 0.778 \times VBAT, TH_{\text{DOM}(MAX)} = \\ 0.616 \times VBAT, VDD &= 6.0 \text{ V to } 19 \text{ V, } t_{\text{BIT}} = \\ 96 \ \mu\text{s}, D3 &= t_{\text{BUS}\_\text{REC}(MIN)} / (2 \times t_{\text{BIT}}) \end{split}$                                                         | 0.417            |            |        |           |      |     |      |
| Duty Cycle 4 (D4) <sup>23</sup>                                                               | $TH_{REC(MIN)} = 0.389 \times VBAT, TH_{DOM(MIN)} = 0.251 \times VBAT, VDD = 6.0 V to 19 V, t_{BIT} = 96 \ \mu s, D4 = t_{BUS\_REC(MAX)}/(2 \times t_{BIT})$                                                                                                                                                                |                  |            | 0.590  |           |      |     |      |
| Propagation Delay of Receiver $(t_{RX_PD})^{23}$                                              |                                                                                                                                                                                                                                                                                                                             |                  |            | 6      |           |      |     | μs   |
| Symmetry of Receiver<br>Propagation Delay<br>Rising Edge (t <sub>RX_SYM</sub> ) <sup>23</sup> | With respect to falling edge ( $t_{RX_SYM} =$<br>propagation delay rising edge ( $t_{RX_PDR}$ ) –<br>propagation delay falling edge ( $t_{RX_PDF}$ ))                                                                                                                                                                       | -2               |            | +2     |           |      |     | μs   |
| POWER REQUIREMENTS                                                                            |                                                                                                                                                                                                                                                                                                                             |                  |            |        |           |      |     |      |
| Power Supply Voltages                                                                         |                                                                                                                                                                                                                                                                                                                             |                  |            |        |           |      |     |      |
| VDD (Pin 26)                                                                                  |                                                                                                                                                                                                                                                                                                                             | 3.6              |            | 19     |           |      |     | V    |
| DVDD33 (Pin 21)                                                                               |                                                                                                                                                                                                                                                                                                                             | 3.2              | 3.35       | 3.5    |           | 3.3  |     | V    |
| AVDD18 (Pin 19)                                                                               |                                                                                                                                                                                                                                                                                                                             | 1.83             | 1.88       | 1.93   |           | 1.88 |     | V    |
| DVDD18 (Pin 22)                                                                               |                                                                                                                                                                                                                                                                                                                             | 1.83             | 1.88       | 1.93   |           | 1.88 |     | V    |
| POWER CONSUMPTION                                                                             |                                                                                                                                                                                                                                                                                                                             |                  | _          |        |           | _    |     |      |
| Supply Current (I <sub>DD</sub> )<br>Processor, Normal<br>Mode <sup>24</sup>                  | Clock Divider Setting 0 (CD0) (peripheral<br>clock (PCLK) = 16 MHz), 16 MHz 1% mode,<br>ADCs off, reference buffer off, executing<br>code from program flash                                                                                                                                                                |                  | 8          | 17     |           | 9    |     | mA   |
|                                                                                               | Clock Divider Setting 1 (CD1) (PCLK =<br>8 MHz), 16 MHz 1% mode, ADCs off,<br>reference buffer off, executing code from<br>program flash                                                                                                                                                                                    |                  | 6          |        |           | 7    |     | mA   |
|                                                                                               | CD0 (PCLK = 16 MHz), 16 MHz 1% mode,<br>ADCs on, reference buffer on, executing<br>code from program flash                                                                                                                                                                                                                  |                  | 9.5        | 18.5   |           | 10   |     | mA   |
| I <sub>DD</sub> Processor, Powered<br>Down                                                    | Precision oscillator off, ADC off, external<br>LIN master pull-up resistor present,<br>measured with wake-up and watchdog<br>timers clocked from low power<br>oscillator, maximum value is at 105°C, and<br>VDD = 18 V                                                                                                      |                  | 55         | 100    |           |      |     | μA   |
| I <sub>DD</sub> LIN                                                                           |                                                                                                                                                                                                                                                                                                                             |                  | 500        |        |           |      |     | μA   |
| I <sub>DD</sub> Current Channel<br>ADC (IADC)                                                 | Gain = 4, 8, or 16                                                                                                                                                                                                                                                                                                          |                  | 700        |        |           |      |     | μA   |
|                                                                                               | Gain = 32 or 64                                                                                                                                                                                                                                                                                                             |                  | 800        |        |           |      |     | μA   |
|                                                                                               | Low power mode, gain = 64                                                                                                                                                                                                                                                                                                   |                  | 350        |        |           |      |     | μA   |

|                                                                              |                              | $T_A = -40^{\circ}C \text{ to } +115^{\circ}C$ |     |     | $T_A = +$ | 115°C to | +125°C1 |      |
|------------------------------------------------------------------------------|------------------------------|------------------------------------------------|-----|-----|-----------|----------|---------|------|
| Parameter                                                                    | Test Conditions/Comments     | Min                                            | Тур | Max | Min       | Тур      | Max     | Unit |
| IDD ADC Temperature<br>and Voltage<br>Channel 1 (ADC1)<br>Voltage ADC (VADC) |                              |                                                | 550 |     |           |          |         | μA   |
| I <sub>DD</sub> Internal Reference<br>(1.2 V)                                |                              |                                                | 150 |     |           |          |         | μΑ   |
| I <sub>DD</sub> High Frequency<br>Oscillator                                 | Reduction from 1% to 3% mode |                                                | 50  |     |           |          |         | μΑ   |

<sup>1</sup> Guaranteed by design, but not production tested.

<sup>2</sup> Valid for PGA current ADC gain settings of 4, 8, 16, 32, and 64.

<sup>3</sup> These specifications include temperature drift.

<sup>4</sup> A system calibration removes this error at a given temperature (and at a given gain for the current channel).

<sup>5</sup> The offset error drift is included in the offset error. This typical specification is an indicator of the offset error due to temperature drift. This typical value is the mean of the temperature drift characterization data distribution.

<sup>6</sup> Includes internal reference temperature drift.

<sup>7</sup> The gain drift is included in the total gain error. This parameter is an indicator of the gain error due to the temperature drift in the ADC. The typical value of this parameter is the mean of the temperature drift characterization data distribution.

<sup>8</sup> For data rates of 4 kHz and 8 kHz with a PGA gain = 32 or greater, allow 10 ms settling time after ADC Current Channel 0 (ADC0) wakes up from power-down mode.

<sup>9</sup> Voltage channel specifications include resistive attenuator input stage, unless otherwise stated.

<sup>10</sup> RMS noise is referred to voltage attenuator input. For example, at an ADC data output frequency (f<sub>ADC</sub>) = 1 kHz, the typical rms noise at the ADC input is 7.5 μV. Scaling by the attenuator (1:24) yields these input referred noise figures.

<sup>11</sup> Valid after an initial self calibration.

<sup>12</sup> It is possible to extend the ADC input range by up to 10% by modifying the factory set value of the gain calibration register or using system calibration. This approach can also be used to reduce the ADC input range (LSB size).

<sup>13</sup> Valid for a differential input less than 10 mV.

<sup>14</sup> The reference voltage,  $V_{REF}$ , for the ADC is provided by the signal pair, AVDD18 and GND\_SW.

<sup>15</sup> The absolute value of the voltage of VTEMP and GND\_SW must be 100 mV (minimum) for accurate operation of the temperature ADC (T<sub>ADC</sub>).

<sup>16</sup> Measured using the box method.

<sup>17</sup> The long-term stability specification is accelerated and noncumulative. The drift in subsequent 1000 hour periods is significantly lower than in the first 1000 hour period. <sup>18</sup> Die temperature.

<sup>19</sup> Valid after an initial self gain calibration.

<sup>20</sup> Endurance is qualified to 10,000 cycles, as per JEDEC Standard 22 Method A117 and measured at -40°C, +25°C, and +115°C. Typical endurance at 25°C is 100,000 cycles.

<sup>21</sup> Data retention lifetime equivalent at junction temperature (T<sub>J</sub>) = 85°C, as per JEDEC Standard 22 Method A117. Data retention lifetime derates with junction temperature.

<sup>22</sup> Measured with LIN communication active.

<sup>23</sup> Not production tested but are supported by LIN compliance testing.

<sup>24</sup> Typical additional supply current consumed during Flash/EE memory programming is 3 mA, and typical additional supply current consumed during erase cycles is 1 mA.

## **ABSOLUTE MAXIMUM RATINGS**

The ADuCM330WFS/ADuCM331WFS operate directly from the 12 V battery supply and is fully specified over the -40°C to +115°C temperature range, unless otherwise noted.

#### Table 2.

| Parameter                                   | Rating                   |  |  |
|---------------------------------------------|--------------------------|--|--|
| AGND to DGND to VSS to IO_VSS               | –0.3 V to +0.3 V         |  |  |
| VBAT to AGND                                | –22 V to +40 V           |  |  |
| VDD to VSS                                  | –0.3 V to +40 V          |  |  |
| LIN to IO_VSS                               | –18 V to +40 V           |  |  |
| Digital Input and Output Voltage to<br>DGND | –0.3 V to DVDD33 + 0.3 V |  |  |
| ADC Inputs to AGND                          | -0.3 V to AVDD18 + 0.3 V |  |  |
| ESD Rating                                  |                          |  |  |
| Human Body Model (HBM) Rating <sup>1</sup>  | HBM-ADI0082              |  |  |
| All Pins Except LIN and VBAT                | ±2.0 kV                  |  |  |
| LIN                                         | ±6 kV                    |  |  |
| VBAT                                        | ±4 kV                    |  |  |
| IEC 61000-4-2                               |                          |  |  |
| LIN and VBAT                                | ±8 kV                    |  |  |
| Storage Temperature Range                   | –55°C to +150°C          |  |  |
| Junction Temperature                        |                          |  |  |
| Transient                                   | 150°C                    |  |  |
| Continuous                                  | 130°C                    |  |  |
| Lead Temperature                            |                          |  |  |
| Soldering Reflow <sup>2</sup>               | 260°C                    |  |  |
| Lifetime <sup>3</sup>                       |                          |  |  |
| Normal Mode                                 |                          |  |  |
| At –40°C                                    | 480 Hours                |  |  |
| At 23°C                                     | 1600 Hours               |  |  |
| At 60°C                                     | 5200 Hours               |  |  |
| At 85°C                                     | 640 Hours                |  |  |
| At 105°C                                    | 80 Hours                 |  |  |
| Standby Mode                                |                          |  |  |
| At –40°C                                    | 12,648 Hours             |  |  |
| At 25°C                                     | 60,000 Hours             |  |  |
| At 50°C                                     | 50,000 Hours             |  |  |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Close attention to PCB thermal design is required.

 $\theta_{JA}$  is the natural convection junction to ambient thermal resistance measured in a one cubic foot sealed enclosure.  $\theta_{JC}$  is the junction to case thermal resistance.

#### Table 3. Thermal Resistance

| Package Type          | θ」Α | θις | Unit |
|-----------------------|-----|-----|------|
| CP-32-15 <sup>1</sup> | 40  | 15  | °C/W |

<sup>1</sup> Test Condition 1: thermal impedance simulated values are based on JEDEC 4-layer test board.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

<sup>1</sup> Based on ANSI/ESD STM5.1-2007.

<sup>2</sup> JEDEC Standard J-STD-020.

<sup>3</sup> Using an activation energy of 0.7 eV, verified using high temperature

operating life (HTOL) at 125°C for 1000 hours.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. Pin Configuration

#### **Table 4. Pin Function Descriptions**

| Pin No. | Mnemonic                         | Type <sup>1</sup> | Description                                                                                                                                                                                                                                                                                                                           |  |  |
|---------|----------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1       | RESET                            | I                 | Reset Input. Active low. This pin has an internal pull-up resistor to 33VDD.                                                                                                                                                                                                                                                          |  |  |
| 2       | SWDIO                            | I/O               | ARM Cortex-M3 Processor Debug Data Input and Output. At power-on, this output is disabled and pulled high via an internal pull-up resistor. This pin can be left unconnected when not in use.                                                                                                                                         |  |  |
| 3       | SWCLK                            | I                 | ARM Cortex-M3 Processor Debug Clock Input. This is an input only pin and has an internal pull-up resistor. This pin can be left unconnected when not in use.                                                                                                                                                                          |  |  |
| 4       | GPIO0/CS/LIN_RX                  | I/O               | General-Purpose Input/Output 0 (GPIO0). By default, this pin is configured as an input. The pin has an internal 25 kΩ pull-up resistor to 33VDD and can be left unconnected when not in use.                                                                                                                                          |  |  |
|         |                                  |                   | Chip Select ( $\overline{CS}$ ). When configured, this pin also operates the SPI chip select input.                                                                                                                                                                                                                                   |  |  |
|         |                                  |                   | Local Interconnect Network Receiver (LIN_RX). This pin can be configured as the receiver pin for LIN frames in external transceiver mode.                                                                                                                                                                                             |  |  |
| 5       | GPIO1/SCLK/LIN_TX                | I/O               | General-Purpose Input/Output 1 (GPIO1). By default, this pin is configured as an input. This pin is used by the kernel in external mode. See the ADuCM330WFS/ADuCM331WFS Hardware Reference Manual for more information. The pin has an internal 25 k $\Omega$ pull-up resistor to 33VDD and can be left unconnected when not in use. |  |  |
|         |                                  |                   | Serial Clock Input (SCLK). When configured, this pin operates the SPI serial clock input.                                                                                                                                                                                                                                             |  |  |
|         |                                  |                   | Local Interconnect Network Transmitter (LIN_TX). This pin can be configured as the transmitter pin for LIN frames in external transceiver mode.                                                                                                                                                                                       |  |  |
| 6       | GPIO2/MISO                       | I/O               | General-Purpose Input/Output 2 (GPIO2). By default, this pin is configured as an input. The pin has an internal 25 k $\Omega$ pull-up resistor to 33VDD and can be left unconnected when not in use.                                                                                                                                  |  |  |
|         |                                  |                   | Master Input/Slave Output (MISO). When configured, this pin also operates the SPI master input/slave output.                                                                                                                                                                                                                          |  |  |
| 7       | GPIO3/IRQ0/MOSI/<br>LC_TX/LIN_TX | I/O               | General-Purpose Input/Output 3 (GPIO3). By default, this pin is configured as an input. This pin is used by the kernel in external mode. See the ADuCM330WFS/ADuCM331WFS Hardware Reference Manual for more information. The pin has an internal 25 k $\Omega$ pull-up resistor to 33VDD and can be left unconnected when not in use. |  |  |
|         |                                  |                   | Interrupt Request (IRQ0). This pin can also be configured as the External Interrupt Request 0.                                                                                                                                                                                                                                        |  |  |
|         |                                  |                   | Master Output/Slave Input (MOSI). This pin can be configured as an SPI master output/slave input pin.                                                                                                                                                                                                                                 |  |  |
|         |                                  |                   | LIN Conformance Transmitter (LC_TX). This pin can be connected to the LIN physical transmitter for LIN conformance testing.                                                                                                                                                                                                           |  |  |
|         |                                  |                   | Local Interconnect Network Transmitter (LIN_TX). This pin can also be connected as the transmitter pin for LIN frames in external transceiver mode.                                                                                                                                                                                   |  |  |

| Pin No.    | Mnemonic                           | Type <sup>1</sup> | Description                                                                                                                                                                                                                                                                                                                            |  |  |  |
|------------|------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 8          | GPIO4/IRQ1/LC_RX/<br>ECLKIN/LIN_RX | I/O               | General-Purpose Input/Output 4 (GPIO4). By default, this pin is configured as an input. This pin is used by the kernel in external mode. See the ADuCM330WFS/ADuCM331WFS Hardware Reference Manual for more information. The pin has an internal 25 k $\Omega$ pull-up resistor to 33VDD and can be left unconnected when not in use.  |  |  |  |
|            |                                    |                   | Interrupt Request (IRQ1). This pin can be configured as the External Interrupt Request 1.                                                                                                                                                                                                                                              |  |  |  |
|            |                                    |                   | LIN Conformance Receiver (LC_RX). This pin can be connected to the LIN physical receiver for LIN conformance testing.                                                                                                                                                                                                                  |  |  |  |
|            |                                    |                   | External Clock (ECLKIN). This pin can be configured as the external clock input.                                                                                                                                                                                                                                                       |  |  |  |
|            |                                    |                   | Local Interconnect Network Receiver (LIN_RX). This pin can be configured as the receiving pin for LIN frames in external transceiver mode.                                                                                                                                                                                             |  |  |  |
| 9          | GND_SW                             | I                 | Switch to Internal Analog Ground Reference. This pin is the negative input for the external temperature channel.                                                                                                                                                                                                                       |  |  |  |
| 10         | VTEMP                              | I                 | External Pin for Negative Temperature Coefficient (NTC)/Positive Temperature Coefficient (PTC) Temperature Measurement.                                                                                                                                                                                                                |  |  |  |
| 11         | IIN+_AUX                           | S                 | Auxiliary Positive Differential Input Pin. If not used, connect this pin to AGND.                                                                                                                                                                                                                                                      |  |  |  |
| 12         | IIN+                               | I                 | Positive Differential Input for Current Channel.                                                                                                                                                                                                                                                                                       |  |  |  |
| 13         | IIN–                               | I                 | Negative Differential Input for Current Channel.                                                                                                                                                                                                                                                                                       |  |  |  |
| 14         | IINAUX                             | S                 | Auxiliary Negative Differential Input Pin. If not used, connect this pin to AGND.                                                                                                                                                                                                                                                      |  |  |  |
| 15         | VINP_AUX                           | S                 | Auxiliary Input Voltage Positive Channel. If not used, connect this pin to AGND.                                                                                                                                                                                                                                                       |  |  |  |
| 16         | VINM_AUX                           | S                 | Auxiliary Input Voltage Negative Channel. If not used, connect this pin to AGND.                                                                                                                                                                                                                                                       |  |  |  |
| 17         | VREF                               | S                 | Voltage Reference Pin. Connect this pin via a 470 nF capacitor to ground. This pin can also be used to input an external voltage reference. This pin cannot be used to supply an external circuit.                                                                                                                                     |  |  |  |
| 18         | AGND                               | S                 | Ground Reference for On-Chip Precision Analog Circuits.                                                                                                                                                                                                                                                                                |  |  |  |
| 19         | AVDD18                             | S                 | Supply from Analog LDO. Do not connect this pin to a low impedance external circuit. <sup>2</sup>                                                                                                                                                                                                                                      |  |  |  |
| 20         | 33VDD                              | S                 | 3.3 V Supply. Connect to DVDD33. Do not connect this pin to a low impedance external circuit. <sup>2</sup>                                                                                                                                                                                                                             |  |  |  |
| 21         | DVDD33                             | S                 | 3.3 V Supply. Connect to 33VDD. Do not connect this pin to a low impedance external circuit. <sup>2</sup>                                                                                                                                                                                                                              |  |  |  |
| 22         | DVDD18                             | S                 | 1.8 V Supply. Do not connect this pin to a low impedance external circuit. <sup>2</sup>                                                                                                                                                                                                                                                |  |  |  |
| 23, 25, 31 | DGND                               | S                 | Ground Reference for On-Chip Digital Circuits.                                                                                                                                                                                                                                                                                         |  |  |  |
| 24         | DNC                                |                   | Do Not Connect. This pin is internally connected. Therefore, do not externally connect to this pin.                                                                                                                                                                                                                                    |  |  |  |
| 26         | VDD                                | S                 | Battery Power Supply for On-Chip Regulator.                                                                                                                                                                                                                                                                                            |  |  |  |
| 27         | VBAT                               | S                 | Battery Voltage Input to Resistor Divider.                                                                                                                                                                                                                                                                                             |  |  |  |
| 28         | LIN                                | I/O               | Local Interconnect Network Physical Interface Input/Output.                                                                                                                                                                                                                                                                            |  |  |  |
| 29         | IO_VSS                             | S                 | Ground Reference for LIN.                                                                                                                                                                                                                                                                                                              |  |  |  |
| 30         | VSS                                | S                 | Ground Reference. This pin is the ground reference for the internal voltage regulators.                                                                                                                                                                                                                                                |  |  |  |
| 32         | GPIO5/LC_TX/LIN_TX                 | I/O               | General-Purpose Input/Output 5 (GPIO5). By default, this pin is configured as an input. This pin is checked by the kernel on every reset. See the ADuCM330WFS/ADuCM331WFS Hardware Reference Manual for more information. The pin has an internal 25 k $\Omega$ pull-up resistor to 33VDD and can be left unconnected when not in use. |  |  |  |
|            |                                    |                   | LIN Conformance Transmitter (LC_TX). This pin can be connected to the LIN physical                                                                                                                                                                                                                                                     |  |  |  |
|            |                                    |                   | transmitter for LIN conformance testing.                                                                                                                                                                                                                                                                                               |  |  |  |
|            |                                    |                   | Local Interconnect Network Transmitter (LIN_TX). This pin can be configured as the transmitter pin for LIN frames in external transceiver mode.                                                                                                                                                                                        |  |  |  |
|            | EPAD                               |                   | Exposed Pad. It is recommended that the exposed pad be soldered to ground for thermal reasons.                                                                                                                                                                                                                                         |  |  |  |

<sup>1</sup> I is input, I/O is input/output, and S is supply. <sup>2</sup> Using the 1.8 V or 3.3 V supply to power an external circuit can have POR, electromagnetic compliance (EMC), and self heating implications. Device evaluation and testing completed without an external load attached.

### TERMINOLOGY

#### **Conversion Rate**

The conversion rate specifies the rate at which an output result is available from the ADC after the ADC has settled.

The  $\Sigma$ - $\Delta$  conversion techniques used on this device mean that, although the ADC front-end signal is oversampled at a relatively high sample rate, a subsequent digital filter is used to decimate the output. Use of a digital filter provides a valid 20-bit data conversion result at output rates from 4 Hz to 8 kHz.

When software switches from one input to another on the same ADC, the digital filter must first be cleared and then allowed to average a new result. Depending on the configuration of the ADC and the type of filter, this averaging can require multiple conversion cycles.

#### Integral Nonlinearity (INL)

INL is the maximum deviation of any code from a straight line passing through the endpoints of the transfer function. The endpoints of the transfer function are zero scale, which is a point ½ LSB below the first code transition, and full scale, which is a point ½ LSB above the last code transition (111...110 to 111...111). The error is expressed as a percentage of full scale.

Positive INL is the deviation from a straight line through  $\frac{1}{2}$  LSB above midscale code transition to  $\frac{1}{2}$  LSB above the last code transition.

Negative INL is the deviation from a straight line from a point  $\frac{1}{2}$  LSB below the first code transition to a point  $\frac{1}{2}$  LSB above the midscale code transition.

#### No Missing Codes

No missing codes is a measure of the differential nonlinearity of the ADC. The error is expressed in bits and specifies the number of codes (ADC results) as  $2^N$  bits, where N equals no missing codes, guaranteed to occur through the full ADC input range.

#### **Offset Error**

Offset error is the deviation of the first code transition ADC input voltage from the ideal first code transition.

#### **Offset Error Drift**

Offset error drift is the variation in absolute offset error with respect to temperature. This error is expressed as LSB/°C or nV/°C.

#### **Gain Error**

Gain error is a measure of the span error of the ADC. It is a measure of the difference between the measured and the ideal span between any two points in the transfer function.

#### **Output Noise**

The output noise is specified as the standard deviation (or  $1\times\Sigma$ ) of ADC output code distribution collected when the ADC input voltage is at a dc voltage. It is expressed as  $\mu V$  rms or nV rms. The output, or rms noise, is used to calculate the effective resolution of the ADC as defined by the following equation, measured in bits:

#### *Effective Resolution* = log<sub>2</sub>(*Full-Scale Range/rms Noise*)

The peak-to-peak noise is defined as the deviation of codes that fall within  $6.6 \times \Sigma$  of the distribution of ADC output codes collected when the ADC input voltage is at dc. The peak-to-peak noise is therefore calculated as  $6.6 \times$  the rms noise.

The peak-to-peak noise can be used to calculate the ADC noise free code resolution for which there is no code flicker within a  $6.6 \times \Sigma$  limit as defined by the following equation, measured in bits:

Noise Free Code Resolution =  $log_2(Full-Scale Range/Peak$ to-Peak Noise)

### APPLICATIONS INFORMATION design guidelines

Before starting design and layout of the ADuCM330WFS/ ADuCM331WFS on a PCB, it is recommended that the designer become familiar with the following guidelines that describe any special circuit considerations and layout requirements needed.

#### POWER AND GROUND RECOMMENDATIONS

Place capacitors that are connecting to the ADuCM330WFS/ ADuCM331WFS as close to the pins of the device as possible, with minimal trace length.

Capacitors connected to the 33VDD, AVDD18, and DVDD18 pins must have a low equivalent series resistance (ESR) rating.

All components must be rated accordingly to the temperature range expected by the application.

#### **EXPOSED PAD THERMAL RECOMMENDATIONS**

It is required that the exposed pad on the underside of the ADuCM330WFS/ADuCM331WFS be connected to ground to achieve the best electrical and thermal performance. It is recommended that the user connect an exposed continuous copper plane on the PCB to the ADuCM330WFS/ADuCM331WFS exposed pad, and that the copper plane have several vias to achieve the lowest possible resistive thermal path for heat dissipation to flow through the bottom of the PCB. It is recommended that these vias be solder filled or plugged.

#### **GENERAL RECOMMENDATIONS**

It is highly recommended to use the schematic given with the component values shown in Figure 3. The component values shown in Figure 3 were chosen from the characterization tests and evaluated for optimum performance of the ADuCM330WFS/ADuCM331WFS.

Configure the GPIOs as inputs with pull-up resistors enabled to obtain the lowest possible current consumption in shutdown mode.

Set the ARM Cortex-M3 processor clock speed to the minimum required to meet the application requirements.



Figure 3. External Components Recommended for Proper Operation

# **OUTLINE DIMENSIONS**



#### **ORDERING GUIDE**

| Model <sup>1, 2</sup> | Temperature Range <sup>3</sup> | Program Flash/<br>Data Flash/SRAM | Package Description                              | Package<br>Option |
|-----------------------|--------------------------------|-----------------------------------|--------------------------------------------------|-------------------|
| ADuCM330WFSBCPZ-RL    | -40°C to +115°C                | 96 kB/4 kB/10 kB                  | 32-Lead Lead Frame Chip Scale Package [LFCSP]    | CP-32-15          |
| ADuCM331WFSBCPZ-RL    | -40°C to +115°C                | 128 kB/4 kB/10 kB                 | 32-Lead Lead Frame Chip Scale Package [LFCSP]    | CP-32-15          |
| EVAL-ADUCM331QSPZ     |                                |                                   | Socketed Evaluation Board with Switches and LEDs |                   |

 $^{1}$  Z = RoHS Compliant Part.

 $^{2}$  W = Qualified for Automotive Applications.

<sup>3</sup> The ADuCM330WFS/ADuCM331WFS are functional but have degraded performance at temperatures from 115°C to 125°C.

### **AUTOMOTIVE PRODUCTS**

The ADuCM330WFS and ADuCM331WFS models are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. Note that these automotive models may have specifications that differ from the commercial model; therefore, designers should review the Specifications section of this data sheet carefully. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices, Inc., account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models.

©2018–2020 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D17188-4/20(D)



www.analog.com

Rev. D | Page 17 of 17