

FCH041N65F\_F085

# N-Channel SuperFET II FRFET MOSFET

# **650 V, 76 A, 41 m**Ω

## **Features**

- Typical  $R_{DS(on)}$  = 34 m $\Omega$  at  $V_{GS}$  = 10 V,  $I_D$  = 38 A
- Typical Q<sub>q(tot)</sub> = 234 nC at V<sub>GS</sub> = 10V, I<sub>D</sub> = 38 A
- UIS Capability
- Qualified to AEC Q101
- RoHS Compliant

## Description

SuperFET® II MOSFET is Fairchild Semiconductor's brand-new high voltage super-junction (SJ) MOSFET family that is utilizing charge balance technology for outstanding low on-resistance and lower gate charge performance. This technology is tailored to minimize conduction loss, provide superior switching performance, dv/dt rate and higher avalanche energy. Consequently SuperFETII is very well suited for the Soft switching and Hard Switching topologies like High Voltage Full Bridge and Half Bridge DC-DC, Interleaved Boost PFC, Boost PFC for HEV-EV automotive.

SuperFET II FRFET® MOSFET's optimized body diode reverse recovery performance can remove additional component and improve system reliability.



For current package drawing, please refer to the Fairchild website at https://www.fairchildsemi.com/package-drawings/TO/ TO247A03.pdf

## Application

- Automotive On Board Charger
- Automotive DC/DC converter for HEV



Units

November 2014 FCH041N65F\_F085 N-Channel SuperFET II FRFET MOSFET

| Symbol           | Parameter                                                 | Ratings                        |           |  |
|------------------|-----------------------------------------------------------|--------------------------------|-----------|--|
| V <sub>DSS</sub> | Drain to Source Voltage                                   |                                | 650       |  |
| V <sub>GS</sub>  | Gate to Source Voltage                                    |                                | ±20       |  |
|                  |                                                           | T <sub>C</sub> = 25°C          | 76        |  |
| I <sub>D</sub>   | Drain Current - Continuous (V <sub>GS</sub> =10) (Note 1) | $T_{C}^{\circ} = 100^{\circ}C$ | 24        |  |
|                  | Pulsed Drain Current                                      |                                | See Fig 4 |  |
| E <sub>AS</sub>  | Single Pulse Avalanche Rating                             | (Note 2)                       | 2025      |  |
| dv/dt            | MOSFET dv/dt                                              |                                | 100       |  |
| uv/ul            | Peak Diode Recovery dv/dt                                 | (Note 3)                       | 50        |  |
| D.               | Power Dissipation                                         |                                | 595       |  |

## Maximum Ratings T<sub>C</sub> = 25°C unless otherwise noted

| V <sub>DSS</sub>                  | Drain to Source Voltage                                   | 650                    | V         |       |
|-----------------------------------|-----------------------------------------------------------|------------------------|-----------|-------|
| V <sub>GS</sub>                   | Gate to Source Voltage                                    | ±20                    | V         |       |
|                                   |                                                           | T <sub>C</sub> = 25°C  | 76        | Α     |
| I <sub>D</sub>                    | Drain Current - Continuous (V <sub>GS</sub> =10) (Note 1) | T <sub>C</sub> = 100°C | 24        | Α     |
|                                   | Pulsed Drain Current                                      |                        | See Fig 4 | А     |
| E <sub>AS</sub>                   | Single Pulse Avalanche Rating                             | (Note 2)               | 2025      | mJ    |
| dv/dt                             | MOSFET dv/dt                                              |                        | 100       | V/ns  |
| uv/ut                             | Peak Diode Recovery dv/dt                                 | (Note 3)               | 50        | v/115 |
| D                                 | Power Dissipation                                         |                        | 595       | W     |
| P <sub>D</sub> Derate Above 25°C  |                                                           |                        | 4.76      | W/ºC  |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Temperature                         | -55 to + 150           | °C        |       |
| $R_{\theta JC}$                   | Maximum Thermal Resistance Junction to Case               | 0.21                   | °C/W      |       |
| $R_{\theta JA}$                   | Maximum Thermal Resistance Junction to Ambie              | 40                     | °C/W      |       |

## **Package Marking and Ordering Information**

| Device Marking | Device          | Package | Reel Size | Tape Width | Quantity |
|----------------|-----------------|---------|-----------|------------|----------|
| FCH041N65F     | FCH041N65F_F085 | TO-247  | -         | -          | 30       |

Notes:

1: Current is limited by bondwire configuration.

2: Starting T<sub>J</sub> = 25°C, L = 18mH, I<sub>AS</sub> = 15A, V<sub>DD</sub> = 100V during inductor charging and V<sub>DD</sub> = 0V during time in avalanche. 3: I<sub>SD</sub> ≤ 38A, di/dt ≤ 200 A/us, V<sub>DD</sub> ≤ 380V, starting T<sub>J</sub> = 25°C.

4:  $\vec{R}_{0JA}$  is the sum of the junction-to-case and case-to-ambient thermal resistance, where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>0JC</sub> is guaranteed by design, while R<sub>0JA</sub>is determined by the board design. The maximum rating presented here is based on mounting on a 1 in<sup>2</sup> pad of 2oz copper.

| Symbol                                                       | Parameter                                           | Test Conditions                                                                 | Min | Тур      | Max      | Units    |
|--------------------------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------------------------|-----|----------|----------|----------|
| Off Cha                                                      | racteristics                                        |                                                                                 |     |          |          |          |
| B <sub>VDSS</sub>                                            | Drain to Source Breakdown Voltage                   | I <sub>D</sub> = 250μA, V <sub>GS</sub> = 0V                                    | 650 | -        | -        | V        |
| 1                                                            | Drain to Source Leakage Current                     | $V_{DS}$ =650V, $T_{J}$ = 25°C                                                  | -   | -        | 10       | μA       |
| IDSS                                                         | Dialitito Source Leakage Current                    | $V_{GS} = 0V$ $T_J = 150^{\circ}C(Note 5)$                                      | -   | -        | 1        | mA       |
| I <sub>GSS</sub>                                             | Gate to Source Leakage Current                      | $V_{GS} = \pm 20V$                                                              | -   | -        | ±100     | nA       |
| V <sub>GS(th)</sub>                                          | Gate to Source Threshold Voltage                    | $V_{GS} = V_{DS}, I_D = 250 \mu A$                                              | 3.0 | -        | 5.0      | ۷        |
| On Cha                                                       | racteristics                                        |                                                                                 |     |          |          |          |
| r <sub>DS(on)</sub>                                          | Drain to Source On Resistance                       | $I_D = 38A,$ $T_J = 25^{\circ}C$<br>$V_{GS} = 10V$ $T_J = 150^{\circ}C(Note 5)$ | -   | 34<br>80 | 41<br>96 | mΩ<br>mΩ |
| C <sub>iss</sub>                                             | C Characteristics                                   | V <sub>DS</sub> = 25V, V <sub>GS</sub> = 0V,                                    | -   | 10200    | 13566    | pF       |
| C <sub>oss</sub>                                             | Output Capacitance                                  | $v_{\rm DS} = 23 v, v_{\rm GS} = 0 v,$<br>= 1 MHz                               | -   | 10529    | 14004    | pF       |
| C <sub>rss</sub>                                             | Reverse Transfer Capacitance                        |                                                                                 | -   | 227      | -        | pF       |
| C <sub>oss(eff)</sub>                                        | Effective Output Capacitance                        | $V_{DS}$ = 0V to 520V, $V_{GS}$ = 0V                                            | -   | 843      | -        | pF       |
| R <sub>g</sub>                                               | Gate Resistance                                     | f = 1MHz                                                                        | -   | 0.5      | -        | Ω        |
|                                                              | Total Gate Charge                                   | N/ 0001/                                                                        | -   | 234      | 304      | nC       |
| Q <sub>g(ToT)</sub>                                          | -                                                   |                                                                                 |     |          |          | -        |
| Q <sub>g(ToT)</sub><br>Q <sub>g(th)</sub>                    | Threshold Gate Charge                               | $V_{DD} = 380V$                                                                 | -   | 17       | 22       | nC       |
| Q <sub>g(ToT)</sub><br>Q <sub>g(th)</sub><br>Q <sub>gs</sub> | Threshold Gate Charge<br>Gate to Source Gate Charge | $V_{DD} = 380V$<br>- $I_D = 38A$<br>- $V_{GS} = 10V$                            | -   | 17<br>50 | - 22     | nC<br>nC |

# **Switching Characteristics**

| t <sub>on</sub>     | Turn-On Time        |                                               | - | 94  | 207 | ns |
|---------------------|---------------------|-----------------------------------------------|---|-----|-----|----|
| t <sub>d(on)</sub>  | Turn-On Delay Time  |                                               | - | 55  | -   | ns |
| t <sub>r</sub>      | Rise Time           | V <sub>DD</sub> = 380V, I <sub>D</sub> = 38A, | - | 39  | -   | ns |
| t <sub>d(off)</sub> | Turn-Off Delay Time | $V_{GS} = 10V, R_G = 4.7\Omega$               | - | 183 | -   | ns |
| t <sub>f</sub>      | Fall Time           |                                               | - | 8   | -   | ns |
| t <sub>off</sub>    | Turn-Off Time       |                                               | - | 191 | 402 | ns |

## **Drain-Source Diode Characteristics**

| $V_{SD}$        | Source to Drain Diode Voltage | I <sub>SD</sub> = 38A, V <sub>GS</sub> = 0V          | - | -   | 1.2 | V  |
|-----------------|-------------------------------|------------------------------------------------------|---|-----|-----|----|
| T <sub>rr</sub> | Reverse Recovery Time         | I <sub>F</sub> = 38A, dI <sub>SD</sub> /dt = 100A/μs | - | 235 | -   | ns |
| Q <sub>rr</sub> | Reverse Recovery Charge       | V <sub>DD</sub> = 480V                               | - | 2.0 | -   | μC |

## Notes:

5: The maximum value is specified by design at  $T_J$  = 150°C. Product is not tested to this condition in production.



FCH041N65F\_F085 N-Channel SuperFET II FRFET MOSFET



FCH041N65F\_F085 N-Channel SuperFET II FRFET MOSFET



FCH041N65F\_F085 N-Channel SuperFET II FRFET MOSFET



FCH041N65F\_F085 Rev. B1

www.fairchildsemi.com





NOTES: UNLESS OTHERWISE SPECIFIED.

- A. PACKAGE REFERENCE: JEDEC TO-247, ISSUE E, VARIATION AB, DATED JUNE, 2004.B. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD
- FLASH, AND TIE BAR EXTRUSIONS.
- C. ALL DIMENSIONS ARE IN MILLIMETERS.
- D. DRAWING CONFORMS TO ASME Y14.5 1994

DOES NOT COMPLY JEDEC STANDARD VALUE F. DRAWING FILENAME: MKT-TO247A03\_REV03



\* Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. TO OBTAIN THE LATEST, MOST UP-TO-DATE DATASHEET AND PRODUCT INFORMATION, VISIT OUR WEBSITE AT <u>HTTP://WWW.FAIRCHILDSEMI.COM</u>, FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### **AUTHORIZED USE**

Unless otherwise specified in this data sheet, this product is a standard commercial product and is not intended for use in applications that require extraordinary levels of quality and reliability. This product may not be used in the following applications, unless specifically approved in writing by a Fairchild officer: (1) automotive or other transportation, (2) military/aerospace, (3) any safety critical application – including life critical medical equipment – where the failure of the Fairchild product reasonably would be expected to result in personal injury, death or property damage. Customer's use of this product is automative of this Authorized Use policy. In the event of an unauthorized use of Fairchild's product, Fairchild accepts no liability in the event of product failure. In other respects, this product shall be subject to Fairchild's Worldwide Terms and Conditions of Sale, unless a separate agreement has been signed by both Parties.

### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Terms of Use

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

### **PRODUCT STATUS DEFINITIONS**

| Definition of Terms      |                       |                                                                                                                                                                                                     |  |  |  |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                          |  |  |  |
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |  |  |  |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |  |  |  |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |  |  |  |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |  |  |  |

Rev. 177