



[Sample &](#page-35-0)  $\frac{1}{2}$  Buy





[Reference](http://www.ti.com/tool/TIPD169?dcmp=dsproject&hqs=rd) Design



### **[OPA625,](http://www.ti.com/product/opa625?qgpn=opa625) [OPA2625](http://www.ti.com/product/opa2625?qgpn=opa2625)**

SBOS688A –APRIL 2015–REVISED OCTOBER 2015

# **OPAx625 High-Bandwidth, High-Precision, Low THD+N, 16-Bit and 18-Bit Analog-to-Digital Converter (ADC) Drivers**

- -
	-
	-
	-
	-
	-
	-
	-
- -
	-
- - Ultrafast Transition from Low-Power to High-
- - Low Distortion: –122 dBc for HD2 and –140 dBc for HD3 at 100 kHz **Device Information[\(1\)](#page-0-0)**
	- $-$  Input Common-Mode Range Includes Negative
	- Rail-to-Rail Output
	- Wide Temperature Range: Fully Specified from  $\frac{1}{1}$  For all available packages, see the package option addendum at the end of the data sheet.  $-40^{\circ}$ C to  $+125^{\circ}$ C

# <span id="page-0-2"></span><span id="page-0-0"></span>**2 Applications**

- Precision SAR ADC Drivers
- **Precision Voltage Reference Buffers In the SAR ADC, f<sub>IN</sub> = 10-kHz, 1-MSPS FFT**
- Programmable Logic Controllers
- Test and Measurement Equipment
- Power-Sensitive Data Acquisition Systems





# <span id="page-0-1"></span>**1 Features 3 Description**

High-Drive Mode:<br>
1 The OPAx625 family of operational amplifiers are<br>
excellent 16-bit and 18-bit, high-precision, SAR ADC excellent 16-bit and 18-bit, high-precision, SAR ADC<br>Adivers with low THD and noise that allow for a<br>unique power-scalable solution. This family of devices unique power-scalable solution. This family of devices 16-Bit Settling at 4-V Step: 280 ns<br>
Law Velters Naise: 0.5 pV/s/Le at 10 kHz<br>
settling time of 280 ns that enables a true 16-bit  $-$  Low Voltage Noise: 2.5 nV/ $\sqrt{Hz}$  at 10 kHz effective number of bits (ENOB). With a high dc<br>  $-$  Low Output Impedance: 1 Ω at 1 MHz effective number of bits (ENOB). With a high dc precision of only 100 μV offset voltage, a wide gain-– Offset Voltage: ±100 μV (max) bandwidth product of 120 MHz, and a low wideband<br>Offect Voltage Drift: ±2 uV/°C (max) noise of 2.5 nV/ $\sqrt{Hz}$ , this family is optimized for - Offset Voltage Drift: ±3 μV/<sup>ο</sup>C (max)<br>- Low Quiescent Current: 2 mA (typ) driving high-throughput, high-resolution SAR ADCs,<br>such as the ADS88xx family of SAR ADCs, such as the [ADS88xx](http://www.ti.com/sitesearch/docs/universalsearch.tsp?searchTerm=ads88#linkId=2) family of SAR ADCs.

Low-Power Mode:<br>
- GBW: 1 MHz extending the Sand Low-Rower and Jow-power in the innovative low-power drive and low-power. In the innovative low-power – Low Quiescent Current: 270 µA (typ) mode, the OPAx625 tracks the input signal allowing Fower-Scalable Features: the device to transition from low-power mode to high-<br>drive mode at 16-bit ENOB within 170 ns.

Drive Mode: 170 ns The OPAx625 family is available in 6-pin SOT and 10-pin VSSOP packages and is specified for<br>High AC and DC Precision: operation from –40°C to +125°C.





**EXAS STRUMENTS** 

# **Table of Contents**





# **4 Revision History**

# <span id="page-1-0"></span>Changes from Original (April 2015) to Revision A **Page Page Page Page Page** • Changed OPA2625 from product preview to production data; added OPA2625 specifications to data sheet ..................... [1](#page-0-1) • Changed MODE B pin description options for V+ and V– ..................................................................................................... [3](#page-2-1) • Added crosstalk parameter to *Electrical Characteristics* table .............................................................................................. [5](#page-4-2) • Added crosstalk parameter to *Electrical Characteristics* table .............................................................................................. [8](#page-7-1) • Changed short-circuit current value from 150 mA to 80 mA in *Electrical Characteristics* table............................................. [9](#page-8-0) • Changed short-circuit current value from 100 mA to 50 mA in *Electrical Characteristics* table........................................... [10](#page-9-1) • Added OPA2625 data to [Figure 12](#page-12-0) ..................................................................................................................................... [13](#page-12-1) • Added [Figure 24](#page-14-0) ................................................................................................................................................................... [15](#page-14-1) • Deleted "18" from several typical characteristic figure titles (typo) ..................................................................................... [19](#page-18-0)



# <span id="page-2-0"></span>**5 Pin Configuration and Functions**





### **Pin Functions: OPA625**



#### **Pin Functions: OPA2625**

<span id="page-2-1"></span>

SBOS688A –APRIL 2015–REVISED OCTOBER 2015 **[www.ti.com](http://www.ti.com)**

# <span id="page-3-0"></span>**6 Specifications**

## <span id="page-3-1"></span>**6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) $<sup>(1)</sup>$ </sup>



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) For input voltages beyond the power-supply rails, voltage or current must be limited.

### <span id="page-3-2"></span>**6.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# <span id="page-3-3"></span>**6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



# <span id="page-4-0"></span>**6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, [SPRA953.](http://www.ti.com/lit/pdf/spra953)

# <span id="page-4-1"></span>**6.5 Electrical Characteristics High-Drive Mode**

at T<sub>A</sub> = 25°C, V+ = 5 V, V- = 0 V, MODE pin connected to V- pin, V<sub>COM</sub> = V<sub>O</sub> = 2.5 V, gain (G) = 1, R<sub>F</sub> = 1 kΩ, C<sub>F</sub> = 2.7 pF,  $C_{\text{\tiny{LOAD}}}$  = 20 pF, and R<sub>LOAD</sub> = 2 kΩ connected to 2.5 V (unless otherwise noted)



<span id="page-4-2"></span>Copyright © 2015, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SBOS688A&partnum=OPA625)* 5



SBOS688A –APRIL 2015–REVISED OCTOBER 2015 **[www.ti.com](http://www.ti.com)**

## **Electrical Characteristics High-Drive Mode (continued)**

at T<sub>A</sub> = 25°C, V+ = 5 V, V- = 0 V, MODE pin connected to V- pin, V<sub>COM</sub> = V<sub>O</sub> = 2.5 V, gain (G) = 1, R<sub>F</sub> = 1 kΩ, C<sub>F</sub> = 2.7 pF,  $C_{\text{LOAD}}$  = 20 pF, and R<sub>LOAD</sub> = 2 kΩ connected to 2.5 V (unless otherwise noted)





### <span id="page-6-0"></span>**6.6 Electrical Characteristics Low-Power Mode**



SBOS688A –APRIL 2015–REVISED OCTOBER 2015 **[www.ti.com](http://www.ti.com)**

# <span id="page-7-0"></span>**6.7 Electrical Characteristics High-Drive Mode**

at T<sub>A</sub> = +25°C, V+ = 2.7 V, V− = 0 V, V<sub>MODE</sub> = 0 V, V<sub>COM</sub> = V<sub>O</sub> = 1.35 V, gain (G) = 1, R<sub>F</sub> = 1 kΩ, C<sub>F</sub> = 2.7 pF, C<sub>LOAD</sub> = 20 pF, and R<sub>LOAD</sub> = 1 kΩ connected to 1.35 V (unless otherwise noted)

<span id="page-7-1"></span>



### **Electrical Characteristics High-Drive Mode (continued)**

at T<sub>A</sub> = +25°C, V+ = 2.7 V, V− = 0 V, V<sub>MODE</sub> = 0 V, V<sub>COM</sub> = V<sub>O</sub> = 1.35 V, gain (G) = 1, R<sub>F</sub> = 1 kΩ, C<sub>F</sub> = 2.7 pF, C<sub>LOAD</sub> = 20 pF, and R<sub>LOAD</sub> = 1 kΩ connected to 1.35 V (unless otherwise noted)

<span id="page-8-0"></span>

SBOS688A –APRIL 2015–REVISED OCTOBER 2015 **[www.ti.com](http://www.ti.com)**

ĪEXAS<br>INSTRUMENTS

# <span id="page-9-0"></span>**6.8 Electrical Characteristics Low-Power Mode**

at T<sub>A</sub> = +25°C, V+ = 2.7 V, V− = 0 V, V<sub>MODE</sub> = 2.7 V, V<sub>COM</sub> = V<sub>O</sub> = 1.35V, gain (G) = 1, R<sub>F</sub> = 1 kΩ, C<sub>F</sub> = 2.7 pF, C<sub>LOAD</sub> = 20 pF, and R<sub>LOAD</sub> = 1 kΩ connected to 1.35 V (unless otherwise noted)

<span id="page-9-1"></span>



### <span id="page-10-0"></span>**6.9 Switching Characteristics**

at T<sub>A</sub> = 25°C, V+ = 5 V, V- = 0 V, MODE pin connected to V- pin, gain (G) = 1 , V<sub>COM</sub> = V<sub>O</sub> = 2.5 V, C<sub>LOAD</sub> = 20 pF, and R<sub>LOAD</sub> = 1 kΩ connected to 2.5 V (unless otherwise noted)





**Figure 1. Switching Characteristics Timing Diagram**

**[OPA625](http://www.ti.com/product/opa625?qgpn=opa625), [OPA2625](http://www.ti.com/product/opa2625?qgpn=opa2625)**

SBOS688A –APRIL 2015–REVISED OCTOBER 2015 **[www.ti.com](http://www.ti.com)**

## <span id="page-11-0"></span>**6.10 Typical Characteristics**

At T<sub>A</sub> = 25°C, V+ = 5 V, V- = 0 V, MODE = V-, V<sub>COM</sub> = V<sub>O</sub> = 2.5 V, gain (G) = 2, R<sub>F</sub> = 1 kΩ, C<sub>F</sub>= 2.7 pF, C<sub>LOAD</sub>= 20 pF, and  $R_{LOAD} = 2 k\Omega$  connected to 2.5 V (unless otherwise noted)



Texas



### **Typical Characteristics (continued)**



<span id="page-12-1"></span><span id="page-12-0"></span>



#### **[OPA625](http://www.ti.com/product/opa625?qgpn=opa625), [OPA2625](http://www.ti.com/product/opa2625?qgpn=opa2625)**

SBOS688A –APRIL 2015–REVISED OCTOBER 2015 **[www.ti.com](http://www.ti.com)**

## **Typical Characteristics (continued)**

<span id="page-13-1"></span><span id="page-13-0"></span>



## **Typical Characteristics (continued)**

<span id="page-14-1"></span><span id="page-14-0"></span>



#### **[OPA625](http://www.ti.com/product/opa625?qgpn=opa625), [OPA2625](http://www.ti.com/product/opa2625?qgpn=opa2625)**

SBOS688A –APRIL 2015–REVISED OCTOBER 2015 **[www.ti.com](http://www.ti.com)**

## **Typical Characteristics (continued)**





### **Typical Characteristics (continued)**



#### **[OPA625](http://www.ti.com/product/opa625?qgpn=opa625), [OPA2625](http://www.ti.com/product/opa2625?qgpn=opa2625)**

SBOS688A –APRIL 2015–REVISED OCTOBER 2015 **[www.ti.com](http://www.ti.com)**

**STRUMENTS** 

**EXAS** 

## **Typical Characteristics (continued)**





### **Typical Characteristics (continued)**

<span id="page-18-0"></span>

#### **[OPA625](http://www.ti.com/product/opa625?qgpn=opa625), [OPA2625](http://www.ti.com/product/opa2625?qgpn=opa2625)**

SBOS688A –APRIL 2015–REVISED OCTOBER 2015 **[www.ti.com](http://www.ti.com)**

**STRUMENTS** 

**EXAS** 

## **Typical Characteristics (continued)**





### **Typical Characteristics (continued)**





#### **[OPA625](http://www.ti.com/product/opa625?qgpn=opa625), [OPA2625](http://www.ti.com/product/opa2625?qgpn=opa2625)**

SBOS688A –APRIL 2015–REVISED OCTOBER 2015 **[www.ti.com](http://www.ti.com)**

## **Typical Characteristics (continued)**





# <span id="page-22-0"></span>**7 Parameter Measurement Information**

### <span id="page-22-1"></span>**7.1 DC Parameter Measurements**

The circuit shown in [Figure 64](#page-22-2) is used to measure the dc input offset related parameters of the OPAx625. Input offset voltage, power supply rejection ratio, common mode rejection ratio and open loop gain can be measured with this circuit. The basic test procedure requires setting the inputs (the power-supply voltage,  $V_S$ , and the common-mode voltage,  $\sf{V}_{CM}$ ), to the desired values.  $\sf{V}_O$  is set to the desired value by adjusting the loop-drive voltage while measuring  $V_0$ . After all inputs are configured, measure the input offset at the  $V_x$  measurement point. Calculate the input offset voltage by dividing the measured result by 101. Changing the voltages on the various inputs changes the input offset voltage. The input parameters can be measured according to the relationships illustrated in [Equation 1](#page-22-3) through [Equation 5.](#page-22-4)





<span id="page-22-4"></span><span id="page-22-3"></span><span id="page-22-2"></span>
$$
V_{OS} = \frac{V_X}{101}
$$
\n
$$
V_{OSDrit} = \frac{\Delta V_{OS}}{\Delta Temperature}
$$
\n
$$
PSRR = \frac{\Delta V_{OS}}{\Delta V_{SUPPLY}}
$$
\n
$$
CMRR = \frac{\Delta V_{OS}}{\Delta V_{CM}}
$$
\n
$$
AOL = \frac{\Delta V_O}{\Delta V_{OS}}
$$
\n(3)\n(4)

**[OPA625](http://www.ti.com/product/opa625?qgpn=opa625), [OPA2625](http://www.ti.com/product/opa2625?qgpn=opa2625)**

### <span id="page-23-0"></span>**7.2 Transient Parameter Measurements**

The circuit shown in [Figure 65](#page-23-2) is used to measure the transient response of the OPAx625. Configure  $V_+$ ,  $V_-$ , R<sub>ISO</sub>, R<sub>LOAD</sub>, and C<sub>LOAD</sub> as desired. Monitor the input and output voltages on an oscilloscope or other signal analyzer. Use this circuit to measure large-signal and small-signal transient response, slew rate, overshoot, and capacitive-load stability.



**Figure 65. Pulse-Response Measurement Circuit**

### <span id="page-23-2"></span><span id="page-23-1"></span>**7.3 AC Parameter Measurements**

The circuit shown in [Figure 66](#page-23-3) is used to measure the ac parameters of the OPAx625. Configure  $V_+$ ,  $V_-$ , and  $C_{\text{LOAD}}$  as desired. The [THS4271](http://www.ti.com/product/ths4271) are used to buffer the input and output of the OPAx625 to prevent loading by the gain phase analyzer. Monitor the input and output voltages on a gain phase analyzer. Use this circuit to measure the gain bandwidth product, and open-loop gain versus frequency versus capacitive load.



<span id="page-23-3"></span>**Figure 66. AC-Parameters Measurement Circuit**



#### <span id="page-24-0"></span>**7.4 Noise Parameter Measurements**

The circuit shown in [Figure 67](#page-24-1) is used to measure the voltage noise of the OPAx625. Configure V+, V-, and  $C_{\text{LOAD}}$  as desired.



**Figure 67. Voltage Noise Measurement Circuit**

<span id="page-24-1"></span>The circuit shown in [Figure 68](#page-24-2) is used to measure the current noise of the OPAx625. Configure V+, V- and  $C_{\text{LOAD}}$  as desired.



**Figure 68. Current Noise Measurement Circuit**

<span id="page-24-2"></span>The circuit shown in [Figure 69](#page-24-3) is used to measure the OPAx625 0.1-Hz to 10-Hz voltage noise. Configure V+,  $V_{-}$ , and  $C_{\text{LOAD}}$  as desired.



<span id="page-24-3"></span>**Figure 69. 0.1-Hz to 10-Hz Voltage-Noise Measurement Circuit**



# <span id="page-25-0"></span>**8 Detailed Description**

### <span id="page-25-1"></span>**8.1 Overview**

The OPAx625 is a fast-settling, high slew rate, high-bandwidth, voltage-feedback operational amplifier. Low offset and low offset drift combine with the superior dynamic performance and very low output impedance, resulting in an amplifier suited for driving 16-bit SAR ADCs, and buffering precision voltage references in industrial applications. The OPAx625 is comprised of a low-noise input stage, a slew boost stage, and a rail-torail output stage. A mode bias select feature allows the OPAx625 to be configured in a high-drive mode and a low-power mode. High-drive mode is used when driving SAR ADCs during the ADC signal acquisition period. The OPAx625 is also configurable in low-power mode while the SAR ADC is converting the acquired signal, thus saving overall system power. To facilitate a fast transition from low-power mode to high-drive mode, the OPAx625 does not completely shut down while in low-power mode; rather, the device remains as an active amplifier with a lower bandwidth (1 MHz) and relaxed dc specifications.

## <span id="page-25-2"></span>**8.2 Functional Block Diagram**





#### <span id="page-26-0"></span>**8.3 Feature Description**

#### **8.3.1 SAR ADC Driver**

The OPAx625 is designed to drive precision (16-bit and 18-bit) SAR ADCs at sample rates up to 1 MSPS. The combination of low output impedance, low THD, low noise, and fast settling time make the OPAx625 the ideal choice for driving both the SAR ADC inputs, as well as the reference input to the ADC. Internal slew boost circuitry increases the slew rate as a function of the input signal magnitude, resulting in settling from a 4-V step input to 16-bit levels within 280 ns. Low output impedance (1 Ω at 1 MHz) ensures capacitive load stability with minimal overshoot.

#### **8.3.2 Electrical Overstress**

Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress (EOS). These questions tend to focus on the device inputs, but may involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them from accidental ESD events both before and during product assembly. Having a good understanding of this basic ESD circuitry and its relevance to an electrical overstress event is helpful. See [Figure 70](#page-26-1) for an illustration of the ESD circuits contained in the OPAx625. The ESD protection circuitry involves several current-steering diodes connected from the input and output pins and routed back to the internal power-supply lines, where the diodes meet at an absorption device or the power-supply ESD cell, internal to the operational amplifier. This protection circuitry is intended to remain inactive during normal circuit operation.



<span id="page-26-1"></span>**Figure 70. Simplified ESD Circuit**

#### **[OPA625](http://www.ti.com/product/opa625?qgpn=opa625), [OPA2625](http://www.ti.com/product/opa2625?qgpn=opa2625)**

SBOS688A –APRIL 2015–REVISED OCTOBER 2015 **[www.ti.com](http://www.ti.com)**



### <span id="page-27-0"></span>**8.4 Device Functional Modes**

The OPAx625 has two functional modes: high-drive and low-power. In low-power mode, the quiescent current of the OPAx625 is reduced to 270 µA (typ), and results in significantly lower bandwidth, higher noise, and lower output current drive. The OPAx625 transitions from low-power mode to high-drive mode in 170 ns.



**Figure 71. Simplified Timing Diagram: Power-Scaling Precision Signal Chain**

#### **8.4.1 High-Drive Mode**

Place the OPAx625 into high-drive mode by applying a logic level low to the MODE pin. The MODE pin can be driven by a general-purpose input/output (GPIO) from the system controller, from discrete logic gates, or can be connected directly to the V– pin. Do not leave the MODE pin floating. When driving the MODE pin from a microcontroller GPIO, make sure that the GPIO is not placed into a high-impedance state. Placing the GPIO into a high impedance state results in the MODE pin essentially floating, and is not recommended. Do not drive the MODE pin voltage below the voltage at the V– pin; see the [Absolute Maximum Ratings](#page-3-1) for the allowable voltage to drive the MODE pin. Use the MODE pin to force the OPAx625 in either the high-drive mode or the low-power mode. The OPAx625 has 120-MHz gain bandwidth, 2.5-nV/√Hz input-referred noise, and consumes just 2 mA of quiescent current in high-drive mode. In addition, the OPAx625 also has an offset voltage of 100 µV (max) and offset voltage drift of 1  $\mu$ V/°C (typ). This combination of high precision, high speed, and low noise makes this device suitable for use as an input driver for high-precision, high-throughput SAR ADCs such as [ADS88xx](http://www.ti.com/sitesearch/docs/universalsearch.tsp?searchTerm=ads88#linkId=2) family of SAR ADC, as shown in [Figure 73](#page-29-3).

In high-drive mode, the OPAx625 is fully specified as a wideband, low-noise, low-distortion precision amplifier. High-drive mode is the primary mode of operation of the OPAx625 when driving the inputs of a SAR ADC during the signal acquisition period just before the start of the conversion period. Placing the OPAx625 into the highdrive mode before the acquisition period is complete, and before the start of the conversion period, allows the OPAx625 to settle to the final value just prior to the conversion. When the ADC is converting the input signal, and therefore no longer acquiring the signal, place the OPAx625 into the low-power mode to reduce system power. Using low-power mode allows the OPAx625 power consumption to scale directly with the sample rate.

The OPAx625 is unique in that the switching between the modes occurs in 170 ns (typ). This fast switching is achieved by the architecture of the OPAx625 during low-power mode; see the *[Low-Power Mode](#page-28-0)* section for more information.



### **Device Functional Modes (continued)**

#### <span id="page-28-0"></span>**8.4.2 Low-Power Mode**

Place the OPAx625 low-power mode by applying a logic level high to the MODE pin. The MODE pin can be driven by a GPIO from the system controller, from discrete logic gates, or can be connected to directly to the V+ pin. Do not leave the MODE pin floating. When driving the MODE pin from a microcontroller GPIO, make sure that the GPIO is not placed into a high-impedance state. Placing the GPIO into a high-impedance state results in the MODE pin essentially floating, and is not recommended. Do not allow the MODE pin voltage to exceed the voltage at the V+ pin; see the [Absolute Maximum Ratings](#page-3-1) for the allowable voltage to drive the MODE pin.

In low-power mode, the OPAx625 is fully specified as a general-purpose operational amplifier. The MODE signal can be controlled so that the OPAx625 is placed in high-drive mode just before the ADC enters the acquisition phase. This configuration makes sure that the voltage on the antialiasing filter capacitor settles to the required precision before the acquisition period is complete. The power consumed by the OPAx625 scales with the throughput of the system when operated in this manner. This feature is extremely useful in power-critical applications and variable-throughput data acquisition systems.

The OPAx625 is unique in that the switching between the modes occurs in 170 ns (typ). This fast switching is achieved by the architecture of the OPAx625 during low-power mode. Most amplifiers in power-down or shutdown mode consume very minimal power, but are also not operating in a linear fashion. For example, the output of a typical amplifier, when disabled, can be placed into a high-impedance state, and thus unable to drive any load whatsoever. Switching from a shut-down state to a linear state requires charging internal capacitances and bias points to a level within the linear operating range. Typically, this switch can take several microseconds or longer. This problem is solved with the OPAx625. The OPAx625 operates as a linear operational amplifier in lowpower mode, and the output tracks the input signal, but with a lower bandwidth and slightly higher offset and noise. Switching from low-power mode to high-drive mode and settling to 16-bit levels occurs in 170 ns (typ) as a result of maintaining operation in a linear fashion throughout the duration of each mode. This configuration allows for dynamic power scaling, while still maintaining high throughput rates.



**Figure 72. Output Voltage when Mode Pin Changes High to Low**

Texas **INSTRUMENTS** 

# <span id="page-29-0"></span>**9 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### <span id="page-29-1"></span>**9.1 Application Information**

The OPAx625 is a precision, high-speed, voltage-feedback operational amplifier. Fast settling to 16-bit levels, low THD, and low noise make the OPAx625 suitable for driving SAR ADC inputs and buffering precision voltage references. With a wide power-supply voltage range from 2.7 V to 5.5 V, and operating from –40°C to +125°C, the OPAx625 is suitable for a variety of high-speed, industrial applications. The following sections show application information for the OPAx625. For simplicity, power-supply decoupling capacitors are not shown in these diagrams.

### <span id="page-29-2"></span>**9.2 Typical Applications**

#### **9.2.1 Single-Supply, 16-Bit, 1-MSPS SAR ADC Driver**



**Figure 73. Single-Supply, 16-Bit, 1-MSPS SAR ADC Driver**

#### <span id="page-29-3"></span>*9.2.1.1 Design Requirements*

SAR ADCs, such as the [ADS8860](http://www.ti.com/product/ads8860), use sampling capacitors on the data converter input. During the signal acquisition phase, these sampling capacitors are connected to the ADC analog input terminals, AINP and AINN, through a set of switches. After the acquisition period has elapsed, the internal sampling capacitors are disconnected from the input terminals and connected to the input of the ADC through a second set of switches, during this period the ADC is performing the analog-to-digital conversion. [Figure 74](#page-29-4) illustrates this architecture.

<span id="page-29-4"></span>

**Figure 74. Simplified SAR ADC Input**



#### **Typical Applications (continued)**

The SAR ADC inputs and sampling capacitors must be driven by the OPA625 to 16-bit levels within the acquisition time of the ADC. For the example illustrated in [Figure 73](#page-29-3), the OPA625 is used to drive the ADS8860 at a sample rate of 1 MSPS.

### *9.2.1.2 Detailed Design Procedure*

The circuit illustrated in [Figure 73](#page-29-3) consists of the SAR ADC driver, a low-pass filter and the SAR ADC. The SAR ADC driver circuit consists of an OPA625 configured in an inverting gain of 1. The filter consists of  $R_{FLT}$  and  $C_{FLT}$ , connected between the output of the OPA625 and input of the ADS8860. Selecting the proper values for each of these passive components is critical to obtain the best performance from the ADC. Capacitor  $C_{FLT}$  serves as a charge reservoir, providing the necessary charge to the ADC sampling capacitors. The dynamic load presented by the ADC creates a glitch on the filter capacitor,  $C_{FLT}$ . To minimize the magnitude of this glitch, choose a value for  $C_{FLT}$  large enough to maintain a glitch amplitude of less than 100 mV. Maintaining such a low glitch amplitude at the amplifier output makes sure that the amplifier remains in the linear operating region, and results in a minimum settling time. Using [Equation 6](#page-30-0), a 10-nF capacitor is selected for  $C_{FLT}$ .

$$
C_{FLT} \geq 15 \times C_{SH}
$$

(6)

<span id="page-30-0"></span>Connecting a 10-nF capacitor directly to the output of the OPA625 degrades the OPA625 phase margin and results in stability and settling-time problems. To properly drive the 10-nF capacitor, use a series resistor ( $R_{FLT}$ ) to isolate the capacitor,  $C_{FLT}$ , from the OPA625.  $R_{FLT}$  must be sized based upon several constraints. To determination a suitable value for  $R_{FLT}$ , consider the impact upon the THD due to the voltage divider effect from  $R_{FLT}$  reacting with the switch resistance (R<sub>SW</sub>) of the ADC input circuit, as well as the impact of the output impedance upon amplifier stability. In this example, 4.7-Ω resistors are selected. In this design example, [Figure 16](#page-13-0) can be used to estimate a suitable value for  $R_{ISO}$ .  $R_{ISO}$  represents the total resistance in series with  $C_{FLT}$ , and in this example is equivalent to 2  $\times$  R<sub>FLT</sub>.



### *9.2.1.3 Application Curves*

<span id="page-30-1"></span>[Figure 75](#page-30-1) illustrates the performance of the circuit shown in [Figure 73](#page-29-3).



4096-point FFT at 1 MSPS,  $f_{IN}$  = 10 kHz,  $V_{IN}$  = 1.5  $V_{RMS}$ 

**Figure 75. ADC Output FFT for [Figure 73](#page-29-3)**

#### **[OPA625](http://www.ti.com/product/opa625?qgpn=opa625), [OPA2625](http://www.ti.com/product/opa2625?qgpn=opa2625)**

SBOS688A –APRIL 2015–REVISED OCTOBER 2015 **[www.ti.com](http://www.ti.com)**



#### **9.2.2 Single-Supply, 16-Bit, 1-MSPS, Multiplexed, SAR ADC Driver**

In order to operate a high-resolution, 16-bit ADC at its maximum throughput, the full-scale voltage step must settle to better than 16-bit accuracy at the ADC inputs within the minimum specified acquisition time  $(t_{ACO})$ . This settling imposes very stringent requirements on the driver amplifier in terms of large-signal bandwidth, slew rate, and settling time. [Figure 76](#page-31-0) illustrates a typical multiplexed ADC driver application using the OPA625.



**Figure 76. Single-Supply, 16-Bit, 1-MSPS, Multiplexed, SAR ADC Driver**

#### <span id="page-31-0"></span>*9.2.2.1 Design Requirements*

To optimize this circuit for performance, this design does not allow any large signal input transients at the inputs of the driver circuit for a small quiet-time period  $(t_{QT})$  towards the end of the previous conversion. The input step voltage can appear anytime from the beginning of conversion (CONVST rising edge) until the elapse of a half cycle time (0.5 x t<sub>CYC</sub>). This timing constraint on the input step allows a minimum settling time of (t<sub>OT</sub> + t<sub>ACO</sub>) for the ADC input to settle within the required accuracy, in the worst-case scenario. This provides more time for the amplifier's output to slew and settle within the required accuracy before the next conversion starts. [Figure 77](#page-31-1) illustrates this timing sequence.



<span id="page-31-1"></span>**Figure 77. Timing Diagram for Input Signals**



#### *9.2.2.2 Detailed Design Procedure*

An ADC input driver circuit mainly consists of two parts: a driving amplifier and a fly-wheel RC filter. The amplifier is used for signal conditioning of the input voltage and its low output impedance provides a buffer between the signal source and the ADC input. The RC filter helps attenuate the sampling charge-injection from the switchedcapacitor input stage of the ADC as well as acts as an anti-aliasing filter to band-limit the wideband noise contributed by the front-end circuit. The design of the ADC input driver involves optimizing the bandwidth of the circuit, driven primarily by the following requirements:

- The  $R_{FLT}C_{FLT}$  filter bandwidth should be low to band-limit the noise fed into the input of the ADC thereby increasing the signal-to-noise ratio (SNR) of the system.
- The overall system bandwidth should be large enough to accommodate optimal settling of the input signal at the ADC input before the start of conversion.

<span id="page-32-0"></span> $C_{FLT}$  is chosen based upon [Equation 7](#page-32-0) .  $C_{FLT}$  is chosen to be 1 nF.

$$
C_{FLT} \ge 15 \times C_{SH}
$$

(7)

Connecting a 1-nF capacitor directly to the output of the OPA625 would degrade the OPA625 phase margin and result in stability and settling time problems. To properly drive the 1-nF capacitor, a series resistor,  $R_{FLT}$ , is used to isolate the capacitor,  $\tilde{C}_{F|T}$ , from the OPA625.  $R_{F|T}$  must be sized based upon several constraints. To determination a suitable value for  $R_{FIT}$ , the system designer must consider the impact upon the THD due to the voltage divider effect from  $R_{FIT}$  reacting with the switch resistance,  $R_{SW}$ , of the ADC input circuit as well as the impact of the output impedance upon amplifier stability. In this example 12.4-Ω resistors are selected. In this design example, [Figure 15](#page-13-1) can be used to estimate a suitable value for  $R_{\rm ISO}$ .  $R_{\rm ISO}$  represents the total resistance in series with C<sub>FLT</sub>, which in this example is equivalent to  $2 \times R_{FLT}$ .



For step-by-step design procedure, circuit schematics, bill of materials, printed circuit board (PCB) files, simulation results, and test results, refer to TI Precision Design, [TIDU012,](http://www.ti.com/lit/pdf/TIDU012) "Power-optimized 16-bit 1MSPS Data Acquisition Block for Lowest Distortion and Noise Reference Design".

# *9.2.2.3 Application Curves*

[Figure 78](#page-32-1) illustrates the performance of the circuit shown in [Figure 76](#page-31-0).

<span id="page-32-1"></span>



## <span id="page-33-0"></span>**10 Power Supply Recommendations**

The OPAx625 is specified for operation from 2.7 V to 5.5 V ( $\pm$ 1.35 V to  $\pm$ 2.75 V); many specifications apply from –40°C to +125°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the [Typical Characteristics](#page-11-0). Place bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more detailed information on bypass capacitor placement, see the *[Layout](#page-33-1)* section.

### **CAUTION**

Supply voltages larger than 6 V can cause permanent damage to the device. See to the *[Absolute Maximum Ratings](#page-3-1)* section.

# <span id="page-33-1"></span>**11 Layout**

## <span id="page-33-2"></span>**11.1 Layout Guidelines**

For best operational performance of the device, use good PCB layout practices, including:

- Use bypass capacitors to reduce the noise coupled from the power supply. Connect low ESR, ceramic, bypass capacitors between the power supply pins (V+ and V–) and the ground plane. Place the bypass capacitors as close to the device as possible with the 100-nF capacitor closest to the device, as indicated in [Figure 80](#page-34-1). For single-supply applications, bypass capacitors on the V– pin are not required.
- Separate grounding for analog and digital portions of the circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds paying attention to the flow of the ground current. For more detailed information refer to [SLOA089](http://www.ti.com/lit/pdf/SLOA089), *Circuit Board Layout Techniques*.
- In order to reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If it is not possible to keep them separate, it is much better to cross the sensitive trace perpendicular as opposed to in parallel with the noisy trace.
- Minimize parasitic coupling between +IN and OUT for best ac performance.
- Place the external components as close to the device as possible. As shown in [Figure 80](#page-34-1), keeping RF, CF, and RG close to the inverting input will minimize parasitic capacitance.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Cleaning the PCB following board assembly is recommended for best performance.
- Any precision integrated circuit may experience performance shifts due to moisture ingress into the plastic package. Following any aqueous PCB cleaning process, bake the PCB assembly to remove moisture introduced into the device packaging during the cleaning process. A low-temperature, post-cleaning bake at 85°C for 30 minutes is sufficient for most circumstances.



### <span id="page-34-0"></span>**11.2 Layout Example**



Power Supply

<span id="page-34-1"></span>

EXAS **NSTRUMENTS** 

# <span id="page-35-1"></span>**12 Device and Documentation Support**

### <span id="page-35-2"></span>**12.1 Device Support**

#### **12.1.1 Development Support**

#### *12.1.1.1 TINA-TI™ (Free Software Download)*

TINA™ is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI is a free, fully-functional version of the TINA software, preloaded with a library of macro models in addition to a range of both passive and active models. TINA-TI provides all the conventional dc, transient, and frequency domain analysis of SPICE, as well as additional design capabilities.

Available as a [free download](http://focus.ti.com/docs/toolsw/folders/print/tina-ti.html) from the Analog eLab Design Center, TINA-TI offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool.

#### *12.1.1.2 TI Precision Designs*

TI Precision Designs are available online at <http://www.ti.com/ww/en/analog/precision-designs/>. TI Precision Designs are analog solutions created by TI's precision analog applications experts and offer the theory of operation, component selection, simulation, complete PCB schematic and layout, bill of materials, and measured performance of many useful circuits.

#### <span id="page-35-3"></span>**12.2 Documentation Support**

#### **12.2.1 Related Documentation**

*16-Bit, 1MSPS Multiplexed Data Acquisition* Reference Design Guide, [TIDUAD9](http://www.ti.com/lit/pdf/TIDUAD9)

#### <span id="page-35-0"></span>**12.3 Related Links**

[Table 1](#page-35-5) lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

<span id="page-35-5"></span>

#### **Table 1. Related Links**

#### <span id="page-35-4"></span>**12.4 Community Resources**

The following links connect to TI community resources. Linked contents are provided *AS IS* by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of](http://www.ti.com/corp/docs/legal/termsofuse.shtml) [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**[TI E2E™ Online Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**[Design Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.



#### **[www.ti.com](http://www.ti.com)** SBOS688A –APRIL 2015–REVISED OCTOBER 2015

<span id="page-36-0"></span>E2E is a trademark of Texas Instruments.

TINA-TI is a trademark of Texas Instruments, Inc and DesignSoft, Inc.

TINA is a trademark of DesignSoft, Inc.

All other trademarks are the property of their respective owners.

#### <span id="page-36-1"></span>**12.6 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### <span id="page-36-2"></span>**12.7 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

## <span id="page-36-3"></span>**13 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**[OPA625,](http://www.ti.com/product/opa625?qgpn=opa625) [OPA2625](http://www.ti.com/product/opa2625?qgpn=opa2625)**



# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the  $\leq 1000$ ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# **PACKAGE OPTION ADDENDUM**

www.ti.com 10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

Texas<br>Instruments

# **TAPE AND REEL INFORMATION**





## **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





TEXAS<br>INSTRUMENTS

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 17-Jul-2020



\*All dimensions are nominal





# **PACKAGE OUTLINE**

# **DBV0006A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.
- 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
- 5. Refernce JEDEC MO-178.



# **EXAMPLE BOARD LAYOUT**

# **DBV0006A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **DBV0006A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.





# **PACKAGE OUTLINE**

# **DGS0010A VSSOP - 1.1 mm max height**

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA.



# **EXAMPLE BOARD LAYOUT**

# **DGS0010A VSSOP - 1.1 mm max height**

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **DGS0010A VSSOP - 1.1 mm max height**

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated