

## DABiC-5 32-Bit Serial Input Latched Sink Drivers

# **Last Time Buy**

This part is in production but has been determined to be LAST TIME BUY. This classification indicates that the product is obsolete and notice has been given. Sale of this device is currently restricted to existing customer applications. The device should not be purchased for new design applications because of obsolescence in the near future. Samples are no longer available.

Date of status change: November 1, 2010

Deadline for receipt of LAST TIME BUY orders: April 30, 2011

### **Recommended Substitutions:**

For existing customer transition, and for new customers or new applications, contact Allegro Sales.

NOTE: For detailed information on purchasing options, contact your local Allegro field applications engineer or sales representative.

Allegro MicroSystems, Inc. reserves the right to make, from time to time, revisions to the anticipated product life cycle plan for a product to accommodate changes in production capabilities, alternative product availabilities, or market demand. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringements of patents or other rights of third parties which may result from its use.



# DABiC-5 32-Bit Serial Input Latched Sink Drivers

#### **Features and Benefits**

- 3.3 to 5 V logic supply range
- To 10 MHz data input rate
- 30 V minimum output breakdown
- Darlington current-sink outputs
- Low-power CMOS logic and latches
- Schmitt trigger inputs for improved noise immunity

### **Applications:**

- Thermal printheads
- Multiplexed LED displays
- Incandescent lamps

Not to scale

### Package: 44-pin PLCC (suffix EP)



#### **Description**

Designed to reduce logic supply current, chip size, and system cost, the A6833 integrated circuit offers high-speed operation for thermal printers. These devices can also be used to drive multiplexed LED displays or incandescent lamps within their 125 mA peak output current rating. The combination of bipolar and MOS technologies gives the A6833 smart power IC an interface flexibility beyond the reach of standard buffers and power driver circuits.

This 32-bit drivers have bipolar open-collector NPN Darlington outputs, a CMOS data latch for each of the drivers, a 32-bit CMOS shift register, and CMOS control circuitry. The high-speed CMOS shift registers and latches allow operation with most microprocessor-based systems. Use of these drivers with TTL may require input pull-up resistors to ensure an input logic high. CMOS serial data outputs permit cascading for applications requiring additional drive lines.

The A6833 is supplied in a 44-lead plastic chip carrier (quad pack), intended for surface mounting on solder lands with 0.050 in. (1.27 mm) centers. These devices are lead (Pb) free, with 100% matte tin plated leadframes.

### **Functional Block Diagram**



# A6833

# DABiC-5 32-Bit Serial-Input Latched Sink Drivers

#### **Selection Guide**

| Part Number  | Packing             | Package     |
|--------------|---------------------|-------------|
| A6833SEPTR-T | 450 pieces per reel | 44-pin PLCC |



### **Absolute Maximum Ratings**

| Characteristic                | Symbol                 | Notes                                                                                                                                       | Rating                        | Unit |
|-------------------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------|
| Logic Supply Voltage          | V <sub>DD</sub>        |                                                                                                                                             | 7                             | V    |
| Input Voltage Range           | V <sub>IN</sub>        | Caution: CMOS devices have input-static protection, but are susceptible to damage when exposed to extremely high static-electrical charges. | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| Output Voltage                | V <sub>OUT</sub>       |                                                                                                                                             | 30                            | V    |
| Continuous Output Current     | I <sub>OUT</sub>       | Each output                                                                                                                                 | 125                           | mA   |
| Output Current Sink           | I <sub>OUT(sink)</sub> |                                                                                                                                             | 10                            | mA   |
| Package Power Dissipation     | P <sub>D</sub>         | Derate linearly to 0 W at 150°C                                                                                                             | 2.5                           | W    |
| Operating Ambient Temperature | T <sub>A</sub>         | Range S                                                                                                                                     | –20 to 85                     | °C   |
| Maximum Junction Temperature  | T <sub>J</sub> (max)   |                                                                                                                                             | 150                           | °C   |
| Storage Temperature           | T <sub>stg</sub>       |                                                                                                                                             | -55 to 150                    | °C   |



### **ELECTRICAL CHARACTERISTICS**<sup>1</sup> Unless otherwise noted: $T_A = 25$ °C, logic supply operating voltage $V_{dd} = 3.0 \, \text{V}$ to $5.5 \, \text{V}$

|                                      |                        |                                              | $V_{dd} = 3.3 V$ |        |      | '    |        |      |       |
|--------------------------------------|------------------------|----------------------------------------------|------------------|--------|------|------|--------|------|-------|
| Characteristic                       | Symbol                 | Test Conditions                              | Min.             | Тур.   | Max. | Min. | Тур.   | Max. | Units |
| Output Leakage Current               | I <sub>CEX</sub>       | V <sub>OUT</sub> = 30 V                      | -                | _      | 10   | _    | _      | 10   | μA    |
| Collector–Emitter Saturation         | \/                     | I <sub>OUT</sub> = 50 mA                     | _                | _      | 0.7  | _    | _      | 0.7  | V     |
| Voltage                              | V <sub>CE(SAT)</sub>   | I <sub>OUT</sub> = 100 mA                    | -                | -      | 1.0  | -    | -      | 1.0  | V     |
| Input Voltage                        | V <sub>IN(1)</sub>     |                                              | 2.2              | _      | -    | 3.3  | -      | _    | V     |
| Imput voltage                        | V <sub>IN(0)</sub>     |                                              | _                | _      | 1.1  | _    | _      | 1.7  | V     |
| Input Current                        | I <sub>IN(1)</sub>     | $V_{IN} = V_{DD}$                            | -                | < 0.01 | 1.0  | _    | < 0.01 | 1.0  | μA    |
| Imput Current                        | I <sub>IN(0)</sub>     | V <sub>IN</sub> = 0 V                        | -                | <-0.01 | -1.0 | _    | <-0.01 | -1.0 | μA    |
| Serial Data Output Voltage           | V <sub>OUT(1)</sub>    | I <sub>OUT</sub> = -200 μA                   | 2.8              | 3.05   | -    | 4.5  | 4.75   | _    | V     |
| Serial Data Output Voltage           | V <sub>OUT(0)</sub>    | I <sub>OUT</sub> = 200 μA                    | -                | 0.15   | 0.3  | -    | 0.15   | 0.3  | V     |
| Maximum Clock Frequency <sup>2</sup> | f <sub>c</sub>         |                                              | 10               | -      | -    | 10   | -      | _    | MHz   |
| Logic Supply Current                 | I <sub>DD(1)</sub>     | One output on, I <sub>OUT</sub> = 100 mA     | -                | _      | 2.0  | -    | _      | 2.0  | mA    |
| Logic Supply Current                 | I <sub>DD(0)</sub>     | All outputs off                              | -                | _      | 100  | -    | _      | 100  | μA    |
| Output Enable-to-Output Delay        | t <sub>dis(BQ)</sub>   | V <sub>CC</sub> = 50 V, R1 = 500 Ω, C1≤30 pF | -                | -      | 1.0  | _    | -      | 1.0  | μs    |
| Output Enable-to-Output Delay        | t <sub>en(BQ)</sub>    | V <sub>CC</sub> = 50 V, R1 = 500 Ω, C1≤30 pF | -                | -      | 1.0  | _    | -      | 1.0  | μs    |
| Strobe-to-Output Delay               | t <sub>p(STH-QL)</sub> | V <sub>CC</sub> = 50 V, R1 = 500 Ω, C1≤30 pF | -                | _      | 1.0  | -    | _      | 1.0  | μs    |
| Strobe-to-Output Delay               | t <sub>p(STH-QH)</sub> | V <sub>CC</sub> = 50 V, R1 = 500 Ω, C1≤30 pF | -                | _      | 1.0  | -    | _      | 1.0  | μs    |
| Output Fall Time                     | t <sub>f</sub>         | V <sub>CC</sub> = 50 V, R1 = 500 Ω, C1≤30 pF | _                | _      | 500  | -    | _      | 500  | ns    |
| Output Rise Time                     | t <sub>r</sub>         | V <sub>CC</sub> = 50 V, R1 = 500 Ω, C1≤30 pF | _                | _      | 500  | -    | _      | 500  | ns    |
| Clock-to-Serial Data Out Delay       | t <sub>p(CH-SQX)</sub> | I <sub>OUT</sub> = ±200 μA                   | _                | 50     | _    | -    | 50     | _    | ns    |

<sup>&</sup>lt;sup>1</sup>Positive (negative) current is defined as conventional current going into (coming out of) the specified device pin.

#### Truth Table

| Serial        | Serial         |                | Shift Register Contents |                |  |                  |                  |                  | Latch Contents  |                |                |                | Output               | Output Contents |                 |                |                |                |  |                  |                |
|---------------|----------------|----------------|-------------------------|----------------|--|------------------|------------------|------------------|-----------------|----------------|----------------|----------------|----------------------|-----------------|-----------------|----------------|----------------|----------------|--|------------------|----------------|
| Data<br>Input | Clock<br>Input | l .            | l <sub>2</sub>          | l <sub>3</sub> |  | I <sub>N-1</sub> | I <sub>N</sub>   | Data<br>Output   | Strobe<br>Input | l <sub>1</sub> | l <sub>2</sub> | I <sub>3</sub> | <br>I <sub>N-1</sub> | I <sub>N</sub>  | Enable<br>Input | I <sub>1</sub> | l <sub>2</sub> | l <sub>3</sub> |  | I <sub>N-1</sub> | I <sub>N</sub> |
| Н             | ۲              | Η              | $R_1$                   | $R_2$          |  | R <sub>N-2</sub> | R <sub>N-1</sub> | R <sub>N-1</sub> |                 |                |                |                |                      |                 |                 |                |                |                |  |                  |                |
| L             | ᅱ              | L              | $R_1$                   | $R_2$          |  | R <sub>N-2</sub> | R <sub>N-1</sub> | R <sub>N-1</sub> |                 |                |                |                |                      |                 |                 |                |                |                |  |                  |                |
| Х             | L              | R <sub>1</sub> | R <sub>2</sub>          | R <sub>3</sub> |  | R <sub>N-1</sub> | R <sub>N</sub>   | R <sub>N</sub>   |                 |                |                |                |                      |                 |                 |                |                |                |  |                  |                |
|               |                | Х              | Х                       | Х              |  | Х                | Х                | Х                | L               | R <sub>1</sub> | R <sub>2</sub> | R <sub>3</sub> | <br>R <sub>N-1</sub> | R <sub>N</sub>  |                 |                |                |                |  |                  |                |
|               |                | P <sub>1</sub> | P <sub>2</sub>          | P <sub>3</sub> |  | P <sub>N-1</sub> | $P_N$            | $P_N$            | Н               | P <sub>1</sub> | P <sub>2</sub> | P <sub>3</sub> | <br>P <sub>N-1</sub> | $P_N$           | Н               | P <sub>1</sub> | P <sub>2</sub> | P <sub>3</sub> |  | P <sub>N-1</sub> | $P_N$          |
|               |                |                |                         |                |  |                  |                  |                  |                 | Х              | Χ              | Χ              | <br>Х                | Χ               | L               | Н              | Н              | Н              |  | Н                | Н              |

L = Low Logic Level



<sup>&</sup>lt;sup>2</sup>Operation at a clock frequency greater than the specified minimum value is possible but not warranteed.

H = High Logic Level

X = Irrelevant

P = Present State R = Previous State

# Timing Requirements and Specifications

(Logic Levels are V<sub>DD</sub> and Ground)



| Key | Description                                            | Symbol              | Time (ns) |
|-----|--------------------------------------------------------|---------------------|-----------|
| Α   | Data Active Time Before Clock Pulse (Data Set-Up Time) | t <sub>su(D)</sub>  | 25        |
| В   | Data Active Time After Clock Pulse (Data Hold Time)    | t <sub>h(D)</sub>   | 25        |
| С   | Clock Pulse Width                                      | t <sub>w(CH)</sub>  | 50        |
| D   | Time Between Clock Activation and Strobe               | t <sub>su(C)</sub>  | 100       |
| Е   | Strobe Pulse Width                                     | t <sub>w(STH)</sub> | 50        |

NOTE: Timing is representative of a 10 MHz clock. Higher speeds may be attainable; operation at high temperatures will reduce the specified maximum clock frequency.

Serial Data present at the input is transferred to the shift register on the logical 0 to logical 1 transition of the CLOCK input pulse. On succeeding CLOCK pulses, the registers shift data information towards the SERIAL DATA OUTPUT. The SERIAL DATA must appear at the input prior to the rising edge of the CLOCK input waveform. Information present at any register is transferred to the respective

latch when the STROBE is high (serial-to-parallel conversion). The

latches will continue to accept new data as long as the STROBE is held high. Applications where the latches are bypassed (STROBE tied high) will require that the OUTPUT ENABLE input be low during serial data entry.

When the OUTPUT ENABLE input is low, the output sink drivers are disabled (OFF). The information stored in the latches is not affected by the OUTPUT ENABLE input. With the OUTPUT ENABLE input high, the outputs are controlled by the state of their respective latches.



### Pin-out Diagram



**Typical Input Circuit** 



Typical Output Driver





### Package EP, 44-pin PLCC





Copyright ©2003-2008, Allegro MicroSystems, Inc.

The products described here are manufactured under one or more U.S. patents or U.S. patents pending.

Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website:

www.allegromicro.com

