# **3.3 V 1:2 Fanout Differential LVPECL/LVDS to LVTTL Translator**

# Description

The MC100EPT26 is a 1:2 Fanout Differential LVPECL/LVDS to LVTTL translator. Because LVPECL (Positive ECL) or LVDS levels are used only +3.3 V and ground are required. The small outline 8-lead package and the 1:2 fanout design of the EPT26 makes it ideal for applications which require the low skew duplication of a signal in a tightly packed PC board.

The  $V_{BB}$  output allows the EPT26 to be used in a Single-Ended input mode. In this mode the  $V_{BB}$  output is tied to the  $\overline{D0}$  input for a non-inverting buffer or the D0 input for an inverting buffer. If used, the  $V_{BB}$  pin should be bypassed to ground with > 0.01  $\mu F$  capacitor. For a Single-Ended direct connection, use an external voltage reference source such as a resistor divider. Do not use  $V_{BB}$  for a Single-Ended direct connection or port to another device.

# Features

- 1.4 ns Typical Propagation Delay
- Maximum Frequency = > 275 MHz Typical
- The 100 Series Contains Temperature Compensation
- Operating Range:  $V_{CC} = 3.0 \text{ V}$  to 3.6 V with GND = 0 V
- 24 mA TTL outputs
- Q Outputs Will Default LOW with Inputs Open or at  $V_{\rm EE}$
- V<sub>BB</sub> Output
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant



# **ON Semiconductor®**

www.onsemi.com





<sup>=</sup> Pb-Free Package

(Note: Microdot may be in either location) \*For additional marking information, refer to Application Note <u>AND8002/D</u>.

# **ORDERING INFORMATION**

| Device          | Package                | Shipping†        |
|-----------------|------------------------|------------------|
| MC100EPT26DG    | SOIC-8 NB<br>(Pb-Free) | 98 Units/Tube    |
| MC100EPT26DR2G  | SOIC–8 NB<br>(Pb-Free) | 2500 Tape & Reel |
| MC100EPT26DTG   | TSSOP-8<br>(Pb-Free)   | 100 Tape & Reel  |
| MC100RPT26DTR2G | TSSOP-8<br>(Pb-Free)   | 2500 Tape & Reel |
| MC100EPT26MNR4G | DFN8<br>(Pb-Free)      | 1000 Tape & Reel |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, <u>BRD8011/D</u>.



# Table 1. PIN DESCRIPTION

| Pin             | Function                                                                                                                                                                                    |  |  |  |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Q0, Q1          | LVTTL Outputs                                                                                                                                                                               |  |  |  |
| D0**, D1**      | Differential LVPECL Inputs Pair                                                                                                                                                             |  |  |  |
| V <sub>CC</sub> | Positive Supply                                                                                                                                                                             |  |  |  |
| V <sub>BB</sub> | Output Reference Voltage                                                                                                                                                                    |  |  |  |
| GND             | Ground                                                                                                                                                                                      |  |  |  |
| NC              | No Connect                                                                                                                                                                                  |  |  |  |
| EP              | (DFN8 only) Thermal exposed pad must be con-<br>nected to a sufficient thermal conduit. Electric-<br>ally connect to the most negative supply (GND)<br>or leave unconnected, floating open. |  |  |  |

\*\* Pins will default to  $V_{CC}/2$  when left open.

| Figure 1. | 8-Lead | Pinout | and | Loaic | Diagram  |
|-----------|--------|--------|-----|-------|----------|
|           |        |        |     | 3     | - agrain |

| Value                                                  |  |  |  |  |  |
|--------------------------------------------------------|--|--|--|--|--|
| 50 kΩ                                                  |  |  |  |  |  |
| 50 kΩ                                                  |  |  |  |  |  |
| > 1.5 kV<br>> 100 V<br>> 2 kV                          |  |  |  |  |  |
| Pb-Free Pkg                                            |  |  |  |  |  |
| Level 1<br>Level 3<br>Level 1                          |  |  |  |  |  |
| UL 94 V-0 @ 0.125 in                                   |  |  |  |  |  |
| 117 Devices                                            |  |  |  |  |  |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test |  |  |  |  |  |
|                                                        |  |  |  |  |  |

### Table 2. ATTRIBUTES

1. For additional information, see Application Note AND8003/D.

#### **Table 3. MAXIMUM RATINGS**

| Symbol               | Parameter                                | Condition 1        | Condition 2            | Rating      | Unit |
|----------------------|------------------------------------------|--------------------|------------------------|-------------|------|
| V <sub>CC</sub>      | Positive Power Supply                    | GND = 0 V          |                        | 3.8         | V    |
| V <sub>IN</sub>      | Input Voltage                            | GND = 0 V          | $V_{I} \leq V_{CC}$    | 0 to 3.8    | V    |
| I <sub>BB</sub>      | V <sub>BB</sub> Sink/Source              |                    |                        | ±0.5        | mA   |
| T <sub>A</sub>       | Operating Temperature Range              |                    |                        | -40 to +85  | °C   |
| T <sub>stg</sub>     | Storage Temperature Range                |                    |                        | –65 to +150 | °C   |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | SOIC-8 NB<br>SOIC-8 NB | 190<br>130  | °C/W |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)    | Standard Board     | SOIC-8 NB              | 41 to 44    | °C/W |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | TSSOP-8<br>TSSOP-8     | 185<br>140  | °C/W |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)    | Standard Board     | TSSOP-8                | 41 to 44    | °C/W |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | DFN8<br>DFN8           | 129<br>84   | °C/W |
| T <sub>sol</sub>     | Wave Solder (Pb-Free)                    |                    |                        | 265         | °C   |
| $\theta_{JC}$        | Thermal Resistance (Junction-to-Case)    | (Note 1)           | DFN8                   | 35 to 40    | °C/W |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. JEDEC standard multilayer board - 2S2P (2 signal, 2 power)

# Table 4. PECL INPUT DC CHARACTERISTICS ( $V_{CC} = 3.3 \text{ V}$ ; GND = 0.0 V (Note 1))

|                 |                                                                 | <b>−40°C</b> |      | 25°C |              |      | 85°C |              |      |      |      |
|-----------------|-----------------------------------------------------------------|--------------|------|------|--------------|------|------|--------------|------|------|------|
| Symbol          | Characteristic                                                  | Min          | Тур  | Max  | Min          | Тур  | Max  | Min          | Тур  | Max  | Unit |
| V <sub>IH</sub> | Input HIGH Voltage (Single-Ended)                               | 2075         |      | 2420 | 2075         |      | 2420 | 2075         |      | 2420 | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single-Ended)                                | 1355         |      | 1675 | 1355         |      | 1675 | 1355         |      | 1675 | mV   |
| V <sub>BB</sub> | Output Voltage Reference                                        | 1775         | 1875 | 1975 | 1775         | 1875 | 1975 | 1775         | 1875 | 1975 | V    |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 2) | 1.2          |      | 3.3  | 1.2          |      | 3.3  | 1.2          |      | 3.3  | V    |
| I <sub>IH</sub> | Input HIGH Current                                              |              |      | 150  |              |      | 150  |              |      | 150  | μA   |
| IIL             | Input LOW Current<br>D<br>D                                     | -150<br>-150 |      |      | -150<br>-150 |      |      | -150<br>-150 |      |      | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

Input parameters vary 1:1 with V<sub>CC</sub>.
V<sub>IHCMR</sub> min varies 1:1 with GND, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

| Symbol           | Characteristic               | Condition                 | Min | Тур | Max  | Unit |
|------------------|------------------------------|---------------------------|-----|-----|------|------|
| V <sub>OH</sub>  | Output HIGH Voltage          | I <sub>OH</sub> = -3.0 mA | 2.4 |     |      | V    |
| V <sub>OL</sub>  | Output LOW Voltage           | I <sub>OL</sub> = 24 mA   |     |     | 0.5  | V    |
| I <sub>CCH</sub> | Power Supply Current         |                           | 10  | 25  | 35   | mA   |
| I <sub>CCL</sub> | Power Supply Current         |                           | 15  | 34  | 40   | mA   |
| I <sub>OS</sub>  | Output Short Circuit Current |                           | -50 |     | -150 | mA   |

Table 5. TTL OUTPUT DC CHARACTERISTICS ( $V_{CC} = 3.3 \text{ V}$ ; GND = 0.0 V;  $T_A = -40^{\circ}\text{C}$  to  $85^{\circ}\text{C}$ )

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

#### Table 6. AC CHARACTERISTICS (V<sub>CC</sub> = 3.0 V to 3.6 V; GND = 0.0 V (Note 1))

|                                                            |                                                                                    | -40°C      |                 |                 | 25°C       |                 |                 | 85°C       |                 |                 |      |
|------------------------------------------------------------|------------------------------------------------------------------------------------|------------|-----------------|-----------------|------------|-----------------|-----------------|------------|-----------------|-----------------|------|
| Symbol                                                     | Characteristic                                                                     | Min        | Тур             | Max             | Min        | Тур             | Max             | Min        | Тур             | Max             | Unit |
| f <sub>max</sub>                                           | Maximum Frequency (Figure 2)                                                       | 275        | 350             |                 | 275        | 350             |                 | 275        | 350             |                 | MHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub>                     | Propagation Delay to<br>Output Differential (Note 2)                               | 1.2<br>1.2 | 1.5<br>1.5      | 2.0<br>1.8      | 1.2<br>1.2 | 1.5<br>1.5      | 2.0<br>1.8      | 1.3<br>1.2 | 1.7<br>1.5      | 2.2<br>1.8      | ns   |
| t <sub>SK+ +</sub><br>t <sub>SK</sub><br>t <sub>SKPP</sub> | Within Device Skew + +<br>Within Device Skew – –<br>Device-to-Device Skew (Note 3) |            | 15<br>20<br>100 | 60<br>85<br>500 |            | 15<br>20<br>100 | 60<br>85<br>500 |            | 20<br>30<br>100 | 85<br>85<br>500 | ps   |
| t <sub>JITTER</sub>                                        | Random Clock Jitter (RMS) (Figure 2)<br>@ ≤ 200 MHz<br>@ > 200 MHz                 |            | 6<br>20         | 30<br>275       |            | 6<br>40         | 30<br>275       |            | 6<br>170        | 30<br>275       | ps   |
| V <sub>PP</sub>                                            | Input Voltage Swing (Differential Configuration)                                   | 150        | 800             | 1200            | 150        | 800             | 1200            | 150        | 800             | 1200            | mV   |
| t <sub>r</sub><br>t <sub>f</sub>                           | Output Rise/Fall Times       (0.8 V-2.0 V)     Q, Q                                | 330        | 600             | 950             | 330        | 600             | 950             | 330        | 650             | 950             | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Measured with a 750 mV 50% duty-cycle clock source.  $R_L$  = 500  $\Omega$  to GND and  $C_L$  = 20 pF to GND. Refer to Figure 3.

2. Reference (V<sub>CC</sub> = 3.3 V  $\pm$  5%; GND = 0 V)

3. Skews are measured between outputs under identical transitions.



Figure 2. Typical V<sub>OH</sub> / Jitter versus Frequency (25°C)



Figure 3. TTL Output Loading Used for Device Evaluation

#### **Resource Reference of Application Notes**

| AN1405/D  | - | ECL Clock Distribution Techniques           |
|-----------|---|---------------------------------------------|
| AN1406/D  | - | Designing with PECL (ECL at +5.0 V)         |
| AN1503/D  | - | ECLinPS <sup>™</sup> I/O SPiCE Modeling Kit |
| AN1504/D  | - | Metastability and the ECLinPS Family        |
| AN1568/D  | - | Interfacing Between LVDS and ECL            |
| AN1672/D  | - | The ECL Translator Guide                    |
| AND8001/D | - | Odd Number Counters Design                  |
| AND8002/D | - | Marking and Date Codes                      |
| AND8020/D | - | Termination of ECL Logic Devices            |
| AND8066/D | - | Interfacing with ECLinPS                    |
| AND8090/D | - | AC Characteristics of ECL Devices           |
|           |   |                                             |

ECLinPS is a trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.

# **ONSEM**<sup>1</sup>.



| DOCUMENT NUMBER:                                                                     | 98AON18658D                                                                                                 | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.                                                                                                                               |                           |  |  |
|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--|--|
| DESCRIPTION:                                                                         | DFN8, 2.0X2.0, 0.5MM PITCH                                                                                  |                                                                                                                                                                                                                                                                                                                 | PAGE 1 OF 1               |  |  |
| the right to make changes without furth<br>purpose, nor does <b>onsemi</b> assume as | ner notice to any products herein. <b>onsemi</b> make<br>ny liability arising out of the application or use | LLC dba <b>onsemi</b> or its subsidiaries in the United States and/or other cours<br>es no warranty, representation or guarantee regarding the suitability of its pr<br>of any product or circuit, and specifically disclaims any and all liability, inc<br>e under its patent rights nor the rights of others. | oducts for any particular |  |  |

# onsemí



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

# STYLES ON PAGE 2

| DOCUMENT NUMBER:                                                                     | 98ASB42564B                                                                                                | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.                                                                                                                                |                           |  |  |
|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--|--|
| DESCRIPTION:                                                                         | SOIC-8 NB                                                                                                  |                                                                                                                                                                                                                                                                                                                | PAGE 1 OF 2               |  |  |
| the right to make changes without furth<br>purpose, nor does <b>onsemi</b> assume ar | er notice to any products herein. <b>onsemi</b> make<br>ny liability arising out of the application or use | LLC dba <b>onsemi</b> or its subsidiaries in the United States and/or other cours<br>on owarranty, representation or guarantee regarding the suitability of its pr<br>of any product or circuit, and specifically disclaims any and all liability, incl<br>e under its patent rights nor the rights of others. | oducts for any particular |  |  |

#### SOIC-8 NB CASE 751-07 ISSUE AK

STYLE 1: PIN 1. EMITTER COLLECTOR 2. 3. COLLECTOR 4. EMITTER 5. EMITTER BASE 6. 7 BASE EMITTER 8. STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN DRAIN 4. GATE 5. 6. GATE SOURCE 7. 8. SOURCE STYLE 9: PIN 1. EMITTER, COMMON COLLECTOR, DIE #1 COLLECTOR, DIE #2 2. З. EMITTER, COMMON 4. 5. EMITTER, COMMON 6 BASE. DIE #2 BASE, DIE #1 7. 8. EMITTER, COMMON STYLE 13: PIN 1. N.C. 2. SOURCE 3 GATE 4. 5. DRAIN 6. DRAIN DRAIN 7. DRAIN 8. STYLE 17: PIN 1. VCC 2. V2OUT V10UT З. TXE 4. 5. RXE 6. VFF 7. GND 8. ACC STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3 CATHODE 3 CATHODE 4 4. 5. CATHODE 5 6. COMMON ANODE COMMON ANODE 7. 8. CATHODE 6 STYLE 25: PIN 1. VIN 2 N/C REXT З. 4. GND 5. IOUT IOUT 6. IOUT 7. 8. IOUT STYLE 29: BASE, DIE #1 PIN 1. 2 EMITTER, #1 BASE, #2 З. EMITTER, #2 4. 5 COLLECTOR, #2 COLLECTOR, #2 6.

STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 COLLECTOR, #2 3. COLLECTOR, #2 4 BASE, #2 5. EMITTER, #2 6. 7 BASE #1 EMITTER, #1 8. STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN SOURCE 4. SOURCE 5. 6. GATE GATE 7. 8. SOURCE STYLE 10: GROUND PIN 1. BIAS 1 OUTPUT 2. З. GROUND 4. 5. GROUND 6 BIAS 2 INPUT 7. 8. GROUND STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3 P-SOURCE P-GATE 4. P-DRAIN 5 6. P-DRAIN N-DRAIN 7. N-DRAIN 8. STYLE 18: PIN 1. ANODE ANODE 2. SOURCE 3. GATE 4. 5. DRAIN 6 DRAIN CATHODE 7. 8. CATHODE STYLE 22 PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3 COMMON CATHODE/VCC 4. I/O LINE 3 COMMON ANODE/GND 5. 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND STYLE 26: PIN 1. GND 2 dv/dt З. ENABLE 4. ILIMIT 5. SOURCE SOURCE 6. SOURCE 7. 8. VCC STYLE 30: DRAIN 1 PIN 1. DRAIN 1 2 GATE 2 З. SOURCE 2 4 SOURCE 1/DRAIN 2 SOURCE 1/DRAIN 2 5. 6.

7.

8. GATE 1

SOURCE 1/DRAIN 2

STYLE 3: PIN 1. DRAIN, DIE #1 DRAIN, #1 2. DRAIN, #2 З. DRAIN, #2 4. 5. GATE, #2 SOURCE, #2 6. 7 GATE #1 8. SOURCE, #1 STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS THIRD STAGE SOURCE GROUND З. 4. 5. DRAIN 6. GATE 3 SECOND STAGE Vd 7. FIRST STAGE Vd 8. STYLE 11: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. З. GATE 2 4. 5. DRAIN 2 6. DRAIN 2 DRAIN 1 7. 8. DRAIN 1 STYLE 15: PIN 1. ANODE 1 2. ANODE 1 3 ANODE 1 ANODE 1 4. 5. CATHODE, COMMON CATHODE, COMMON CATHODE, COMMON 6. 7. CATHODE, COMMON 8. STYLE 19: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. 3. GATE 2 4. 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 MIRROR 1 8. STYLE 23: PIN 1. LINE 1 IN COMMON ANODE/GND COMMON ANODE/GND 2. 3 LINE 2 IN 4. LINE 2 OUT 5. COMMON ANODE/GND COMMON ANODE/GND 6. 7. 8. LINE 1 OUT STYLE 27: PIN 1. ILIMIT 2 OVI 0 З. UVLO 4. INPUT+ 5. 6. SOURCE SOURCE SOURCE 7. 8 DRAIN

#### DATE 16 FEB 2011

STYLE 4: ANODE PIN 1. ANODE 2. ANODE З. 4. ANODE ANODE 5. 6. ANODE 7 ANODE COMMON CATHODE 8. STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 BASE #2 З. COLLECTOR, #2 4. COLLECTOR, #2 5. 6. EMITTER, #2 EMITTER, #1 7. 8. COLLECTOR, #1 STYLE 12: PIN 1. SOURCE SOURCE 2. 3. GATE 4. 5. DRAIN 6 DRAIN DRAIN 7. 8. DRAIN STYLE 16 EMITTER, DIE #1 PIN 1. 2. BASE, DIE #1 EMITTER DIE #2 3 BASE, DIE #2 4. 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 COLLECTOR, DIE #1 7. COLLECTOR, DIE #1 8. STYLE 20: PIN 1. SOURCE (N) GATE (N) SOURCE (P) 2. 3. 4. GATE (P) 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 24: PIN 1. BASE EMITTER 2. 3 COLLECTOR/ANODE COLLECTOR/ANODE 4. 5. CATHODE 6. CATHODE COLLECTOR/ANODE 7. COLLECTOR/ANODE 8. STYLE 28: 11. SW\_TO\_GND 2. DASIC OFF PIN 1. DASIC\_SW\_DET З. 4. GND 5. 6. V MON VBULK 7. VBULK 8 VIN

| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                                                                     | PAGE 2 OF 2 |  |  |  |
|                  |             |                                                                                                                                                                                     |             |  |  |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

7.

8

COLLECTOR, #1

COLLECTOR, #1





| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 98AON00236D | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | TSSOP 8     |                                                                                                                                                                                     | PAGE 1 OF 1 |
| ON Semiconductor and ()) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding<br>the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically<br>disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patter rights nor the |             |                                                                                                                                                                                     |             |

<sup>©</sup> Semiconductor Components Industries, LLC, 2019

rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales