

# **LPC2939**

# **ARM9 microcontroller with CAN, LIN, and USB**

**Rev. 03 — 7 April 2010 Product data sheet**

# **1. General description**

The LPC2939 combine an ARM968E-S CPU core with two integrated TCM blocks operating at frequencies of up to 125 MHz, Full-speed USB 2.0 Host/OTG/Device controller, CAN and LIN, 56 kB SRAM, 768 kB flash memory, external memory interface, three 10-bit ADCs, and multiple serial and parallel interfaces in a single chip targeted at consumer, industrial, medical, and communication markets. To optimize system power consumption, the LPC2939 has a very flexible Clock Generation Unit (CGU) that provides dynamic clock gating and scaling.

# **2. Features and benefits**

- ARM968E-S processor running at frequencies of up to 125 MHz maximum.
- Multilayer AHB system bus at 125 MHz with four separate layers.
- On-chip memory:
	- ◆ Two Tightly Coupled Memories (TCM), 32 kB Instruction (ITCM), 32 kB Data TCM (DTCM)
	- ◆ Two separate internal Static RAM (SRAM) instances; 32 kB SRAM and 16 kB SRAM
	- ◆ 8 kB ETB SRAM, also usable for code execution and data
	- ◆ 768 kB high-speed flash program memory
	- ◆ 16 kB true EEPROM, byte-erasable/programmable
- Dual-master, eight-channel GPDMA controller on the AHB multilayer matrix which can be used with the SPI interfaces and the UARTs, as well as for memory-to-memory transfers including the TCM memories
- External Static Memory Controller (SMC) with eight memory banks; up to 32-bit data bus; up to 24-bit address bus
- Serial interfaces:
	- USB 2.0 full-speed Host/OTG/Device controller with dedicated DMA controller and on-chip device PHY
	- ◆ Two-channel CAN controller supporting FullCAN and extensive message filtering
	- Two LIN master controllers with full hardware support for LIN communication. The LIN interface can be configured as UART to provide two additional UART interfaces.
	- ◆ Two 550 UARTs with 16-byte Tx and Rx FIFO depths, DMA support, modem control, and RS-485/EIA-485 (9-bit) support
	- ◆ Three full-duplex Q-SPIs with four slave-select lines; 16 bits wide; 8 locations deep; Tx FIFO and Rx FIFO
	- ◆ Two I<sup>2</sup>C-bus interfaces



- Other peripherals:
	- ◆ One 10-bit ADC with 5.0 V measurement range and eight input channels with conversion times as low as  $2.44$   $\mu$ s per channel
	- ◆ Two 10-bit ADCs, 8-channels each, with 3.3 V measurement range provide an additional 16 analog inputs with conversion times as low as 2.44 us per channel. Each channel provides a compare function to minimize interrupts.
	- Multiple trigger-start option for all ADCs: timer, PWM, other ADC, and external signal input
	- ◆ Four 32-bit timers each containing four capture-and-compare registers linked to I/Os
	- ◆ Four six-channel PWMs (Pulse-Width Modulators) with capture and trap functionality
	- Two dedicated 32-bit timers to schedule and synchronize PWM and ADC
	- Quadrature encoder interface that can monitor one external quadrature encoder
	- ◆ 32-bit watchdog with timer change protection, running on safe clock
- Up to 152 general-purpose I/O pins with programmable pull-up, pull-down, or bus keeper
- Vectored Interrupt Controller (VIC) with 16 priority levels
- Up to 22 level-sensitive external interrupt pins, including USB, CAN and LIN wake-up features
- Configurable clock-out pin for driving external system clocks
- **Processor wake-up from power-down via external interrupt pins and CAN or LIN** activity
- **Filexible Reset Generator Unit (RGU) able to control resets of individual modules**
- **Filexible Clock-Generation Unit (CGU) able to control clock frequency of individual** modules:
	- On-chip very low-power ring oscillator; fixed frequency of 0.4 MHz; always on to provide a Safe\_Clock source for system monitoring
	- On-chip crystal oscillator with a recommended operating range from 10 MHz to 25 MHz. PLL input range 10 MHz to 25 MHz.
	- ◆ On-chip PLL allows CPU operation up to a maximum CPU rate of 125 MHz
	- ◆ Generation of up to 11 base clocks
	- ◆ Seven fractional dividers
- Second, dedicated CGU with its own PLL generates USB clocks and a configurable clock output
- Highly configurable system Power Management Unit (PMU):
	- ◆ clock control of individual modules
	- allows minimization of system operating power consumption in any configuration
- Standard ARM test and debug interface with real-time in-circuit emulator
- Boundary-scan test supported
- ETM/ETB debug functions with 8 kB of dedicated SRAM also accessible for application code and data storage
- Dual power supply:
	- $\blacklozenge$  CPU operating voltage: 1.8 V  $\pm$  5 %
	- ♦ I/O operating voltage: 2.7 V to 3.6 V; inputs tolerant up to 5.5 V
- 208-pin LQFP package

 $\blacksquare$  -40 °C to +85 °C ambient operating temperature range

# **3. Ordering information**



# **3.1 Ordering options**

#### **Table 2. Part options**



# **4. Block diagram**



# **5. Pinning information**

# **5.1 Pinning**



# **5.2 Pin description**

# **5.2.1 General description**

The LPC2939 uses five ports: port 0 and port 1 with 32 pins, ports 2 with 28 pins each, port 3 with 16 pins, port 4 with 24 pins, and port 5 with 20 pins. The pin to which each function is assigned is controlled by the SFSP registers in the SCU. The functions combined on each port pin are shown in the pin description tables in this section.

# **5.2.2 LQFP208 pin assignment**



#### **Table 3. LQFP208 pin assignment**





#### $P4[12]$ /BLS0 64 $11$  GPIO 4, pin 12 EXTBUS BLS0 P2[1]/MAT2[1]/ TRAP2/D9 65<sup>[\[1\]](#page-12-0)</sup> GPIO 2, pin 1 TIMER2 MAT1 PWM TRAP2 EXTBUS D9 P5[12]/D24 66[\[1\]](#page-12-0) GPIO 5, pin 12 EXTBUS D24 - -  $V_{DD(IO)}$  67 3.3 V power supply for I/O P4[\[1\]](#page-12-0)/A9 68<sup>[1]</sup> GPIO 4, pin 1 EXTBUS A9 P3[10]/SDI2/ PMAT1[4]/ USB\_PWRD1 69<sup>[\[1\]](#page-12-0)</sup> GPIO 3, pin 10 SPI2 SDI PWM1 MAT4 USB PWRD1 V<sub>SS(CORE)</sub> 70 ground for core  $V_{DD(CORE)}$  71 1.8 V power supply for digital core P5[\[1\]](#page-12-0)/D9 72[1] GPIO 5, pin 1 EXTBUS D9 P3[11]/SCK2/ PMAT1[5]/USB\_LS1 73[\[1\]](#page-12-0) GPIO 3, pin 11 SPI2 SCK PWM1 MAT5 USB\_LS1 P4[17]/CS7/U1OUT2 74<sup>[\[1\]](#page-12-0)</sup> GPIO 4, pin 17 EXTBUS CS7 UART1 OUT2 P1[15]/CAP2[1]/ SCS0[0]/D1 75<sup>[\[1\]](#page-12-0)</sup> GPIO 1, pin 15 TIMER2 CAP1 SPI0 SCS0 EXTBUS D1 P4[9]/A23/DCD1 76[\[1\]](#page-12-0) GPIO4, pin 9 EXTBUS A23 UART1 DCD - $V_{SS(IO)}$  77 ground for I/O P5[9]/D21/DTR0 78[\[1\]](#page-12-0) GPIO 5, pin 9 EXTBUS D21 UART0 DTR -P1[14]/CAP2[0]/ SCS0[3]/D0 79<sup>[\[1\]](#page-12-0)</sup> GPIO 1, pin 14 TIMER2 CAP0 SPI0 SCS3 EXTBUS D0 P4[21]/ USB\_OVRCR2 80<sup>[\[1\]](#page-12-0)</sup> GPIO 4, pin 21 USB\_OVRCR2  $P1[13]$ /EI3/SCL1/ $\overline{WE}$  81 $\overline{11}$  GPIO 1, pin 13 EXTINT3 I<sup>2</sup>C1 SCL EXTBUS  $\overline{WE}$ P4[5]/A13 82<sup>[\[1\]](#page-12-0)</sup> GPIO 4, pin 5 EXTBUS A13 P1[12]/EI2/SDA1/OE 83<sup>[\[1\]](#page-12-0)</sup> GPIO 1, pin 12 EXTINT2 I<sup>2</sup>C1 SDA EXTBUS OE P5[5]/D17 84<sup>[\[1\]](#page-12-0)</sup> GPIO 5, pin 5 EXTBUS D17 - $V_{DD(IO)}$  85 3.3 V power supply for I/O P2[2]/MAT2[2]/ TRAP1/D10 86<sup>[\[1\]](#page-12-0)</sup> GPIO 2, pin 2 TIMER2 MAT2 PWM TRAP1 EXTBUS D10 P2[3]/MAT2[3]/ TRAP0/D11 87<sup>[\[1\]](#page-12-0)</sup> GPIO 2, pin 3 TIMER2 MAT3 PWM TRAP0 EXTBUS D11 P1[11]/SCK1/ SCL0/CS3 88[\[1\]](#page-12-0) GPIO 1, pin 11 SPI1 SCK I<sup>2</sup>C0 SCL EXTBUS CS3 P1[10]/SDI1/ SDA0/CS2  $89$ <sup>[\[1\]](#page-12-0)</sup> GPIO 1, pin 10 SPI1 SDI I<sup>2</sup>C0 SDA EXTBUS  $\overline{CS2}$ P3[12]/SCS1[0]/EI4/ USB\_SSPND1 90<sup>[\[1\]](#page-12-0)</sup> GPIO 3, pin 12 SPI1 SCS0 EXTINT4 USB\_SSPND1 V<sub>SS(CORE)</sub> 91 ground for digital core  $V_{DD(CORE)}$  92 1.8 V power supply for digital core P3[13]/SDO1/ EI5/IDX0 93<sup>[\[1\]](#page-12-0)</sup> GPIO 3, pin 13 SPI1 SDO EXTINT5 QEI0 IDX **Pin name Pin Description Function 0 (default) Function 1 Function 2 Function 3**



#### **Table 3. LQFP208 pin assignment** *…continued*

**Product data sheet 9 of 99** and Rev. 03 – 7 April 2010 **Product data sheet** 9 of 99





#### P0[13]/IN1[5]/ PMAT1[3]/A11 175<sup>[\[4\]](#page-12-3)</sup> GPIO 0, pin 13 ADC1 IN5 PWM1 MAT3 EXTBUS A11  $V_{DD(IO)}$  176 3.3 V power supply for I/O P4[11]/WE/CTS0 177L GPIO 4, pin 11 EXTBUS WE UART0 CTS P0[14]/IN1[6]/ PMAT1[4]/A12 178<sup>[\[4\]](#page-12-3)</sup> GPIO 0, pin 14 ADC1 IN6 PWM1 MAT4 EXTBUS A12 P5[11]/D23/DCD0 179<sup>[\[1\]](#page-12-0)</sup> GPIO 5, pin 11 EXTBUS D23 UART0 DCD P0[15]/IN1[7]/ PMAT1[5]/A13 180<sup>[\[4\]](#page-12-3)</sup> GPIO 0, pin 15 ADC1 IN7 PWM1 MAT5 EXTBUS A13 P4[23]/ USB\_PWRD2  $181$ <sup>[\[1\]](#page-12-0)</sup> GPIO 4, pin 23 USB PWRD2 -  $-$ P0[16]IN2[0]/ TXD0/A22 182<sup>[\[4\]](#page-12-3)</sup> GPIO 0, pin 16 ADC2 IN0 UART0 TXD EXTBUS A22 P4[7]/A21/DTR1 183[\[1\]](#page-12-0) GPIO 4, pin 7 EXTBUS A21 UART1 DTR - $V_{SS(IO)}$  184 ground for I/O P5[7]/D19/ U0OUT1 185<sup>[\[1\]](#page-12-0)</sup> GPIO 5, pin 7 EXTBUS D19 UART0 OUT1 P0[17]/IN2[1]/ RXD0/A23 186<sup>[\[4\]](#page-12-3)</sup> GPIO 0, pin 17 ADC2 IN1 UART0 RXD EXTBUS A23 P4[15]/BLS3 187[\[1\]](#page-12-0) GPIO 4, pin 15 EXTBUS BLS3 - - P5[15]/ USB\_UP\_LED1/ RTS1 188<sup>[\[1\]](#page-12-0)</sup> GPIO 5, pin 15 USB UP LED1 UART1 RTS -V<sub>DD(CORE)</sub> 189 1.8 V power supply for digital core V<sub>SS(CORE)</sub> 190 ground for digital core P2[16]/TXD1/ PCAP0[2]/BLS2 191<sup>[\[1\]](#page-12-0)</sup> GPIO 2, pin 16 UART1 TXD PWM0 CAP2 EXTBUS BLS2 P2[17]/RXD1/ PCAP1[0]/BLS3 192<sup>[\[1\]](#page-12-0)</sup> GPIO 2, pin 17 UART1 RXD PWM1 CAP0 EXTBUS BLS3  $V_{DD(10)}$  193 3.3 V power supply for I/O P0[18]/IN2[2]/ PMAT2[0]/A14 194<sup>[\[4\]](#page-12-3)</sup> GPIO 0, pin 18 ADC2 IN2 PWM2 MAT0 EXTBUS A14 P0[19]/IN2[3]/ PMAT2[1]/A15 195[\[4\]](#page-12-3) GPIO 0, pin 19 ADC2 IN3 PWM2 MAT1 EXTBUS A15 P3[4]/MAT3[2]/ PMAT2[4]/ TXDC1 196<sup>[\[1\]](#page-12-0)</sup> GPIO 3, pin 4 TIMER3 MAT2 PWM2 MAT4 CAN1 TXD P3[5]/MAT3[3]/ PMAT2[5]/ RXDC1 197<sup>[\[1\]](#page-12-0)</sup> GPIO 3, pin 5 TIMER3 MAT3 PWM2 MAT5 CAN1 RXD P2[18]/SCS2[1]/ PCAP1[1]/D16 198<sup>[\[1\]](#page-12-0)</sup> GPIO 2, pin 18 SPI2 SCS1 PWM1 CAP1 EXTBUS D16 P2[19]/SCS2[0]/ PCAP1[2]/D17 199<sup>[\[1\]](#page-12-0)</sup> GPIO 2, pin 19 SPI2 SCS0 PWM1 CAP2 EXTBUS D17 **Pin name Pin Description Function 0 (default) Function 1 Function 2 Function 3**



#### **Table 3. LQFP208 pin assignment** *…continued*

<span id="page-12-0"></span>[1] Bidirectional pad; analog port; plain input; 3-state output; slew rate control; 5 V tolerant; TTL with hysteresis; programmable pull-up / pull-down / repeater.

<span id="page-12-1"></span>[2] USB pad.

<span id="page-12-2"></span>[3] Analog pad; Analog I/O.

<span id="page-12-3"></span>[4] Analog I/O pad.

# **6. Functional description**

# **6.1 Architectural overview**

The LPC2939 consists of:

- **•** An ARM968E-S processor with real-time emulation support
- **•** An AMBA multilayer Advanced High-performance Bus (AHB) for interfacing to the on-chip memory controllers
- **•** Two DTL buses (an universal NXP interface) for interfacing to the interrupt controller and the Power, Clock and Reset Control SubSystem (PCRSS)
- **•** Three ARM Peripheral Buses (APB a compatible super set of ARM's AMBA advanced peripheral bus) for connection to on-chip peripherals clustered in subsystems
- **•** One ARM Peripheral Bus for event router and system control

The LPC2939 configures the ARM968E-S processor in little-endian byte order. All peripherals run at their own clock frequency to optimize the total system power consumption. The AHB-to-APB bridge used in the subsystems contains a write-ahead buffer one transaction deep. This implies that when the ARM968E-S issues a buffered write action to a register located on the APB side of the bridge, it continues even though the actual write may not yet have taken place. Completion of a second write to the same subsystem will not be executed until the first write is finished.

# **6.2 ARM968E-S processor**

The ARM968E-S is a general purpose 32-bit RISC processor, which offers high performance and very low power consumption. The ARM architecture is based on Reduced Instruction Set Computer (RISC) principles, and the instruction set and related decode mechanism are much simpler than those of microprogrammed Complex Instruction Set Computers (CISC). This simplicity results in a high instruction throughput and impressive real-time interrupt response from a small and cost-effective controller core.

Amongst the most compelling features of the ARM968E-S are:

- **•** Separate directly connected instruction and data Tightly Coupled Memory (TCM) interfaces
- **•** Write buffers for the AHB and TCM buses
- Enhanced 16 x 32 multiplier capable of single-cycle MAC operations and 16-bit fixedpoint DSP instructions to accelerate signal-processing algorithms and applications

Pipeline techniques are employed so that all parts of the processing and memory systems can operate continuously. The ARM968E-S is based on the ARMv5TE five-stage pipeline architecture. Typically, in a three-stage pipeline architecture, while one instruction is being executed its successor is being decoded and a third instruction is being fetched from memory. In the five-stage pipeline additional stages are added for memory access and write-back cycles.

The ARM968E-S processor also employs a unique architectural strategy known as THUMB, which makes it ideally suited to high-volume applications with memory restrictions or to applications where code density is an issue.

The key idea behind THUMB is that of a super-reduced instruction set. Essentially, the ARM968E-S processor has two instruction sets:

- **•** Standard 32-bit ARMv5TE set
- **•** 16-bit THUMB set

The THUMB set's 16-bit instruction length allows it to approach twice the density of standard ARM code while retaining most of the ARM's performance advantage over a traditional 16-bit controller using 16-bit registers. This is possible because THUMB code operates on the same 32-bit register set as ARM code.

THUMB code can provide up to 65 % of the code size of ARM, and 160 % of the performance of an equivalent ARM controller connected to a 16-bit memory system.

The ARM968E-S processor is described in detail in the ARM968E-S data sheet [Ref. 2.](#page-93-0)

# **6.3 On-chip flash memory system**

The LPC2939 includes a 768 kB flash memory system. This memory can be used for both code and data storage. Programming of the flash memory can be accomplished via the flash memory controller or the JTAG.

The flash controller also supports a 16 kB, byte-accessible on-chip EEPROM integrated on the LPC2939.

# **6.4 On-chip static RAM**

In addition to the two 32 kB TCMs the LPC2939 includes two static RAM memories: one of 32 kB and one of 16 kB. Both may be used for code and/or data storage.

In addition, 8 kB SRAM for the ETB can be used as static memory for code and data storage. However, DMA access to this memory region is not supported.

# **6.5 Memory map**



0xE004 1000 0xE004 2000 0xE004 3000 0xE004 4000 0xE004 6000 0xE004 8000 0xE004 A000 0xE004 B000 0xE004 D000 0xE005 0000 0xE006 0000 0xE004 C000 0xE004 9000 0xE004 7000 0xE004 5000 0xE004 0000 SPI0 **WDT** TIMER0 TIMER1 TIMER2 TIMER3 **UART0**  UART1 SPI1 SPI2 GPIO0 GPIO1 GPIO2 GPIO3 to GPIO5 0xE000 1000 0xE000 2000 0xE000 3000 0xE002 0000 CFID 0xE000 0000 **SCU** event router 0xE008 1000  $CANO$  0xE008 0000 CAN1 0xE008 2000 0xE008 3000 0xE008 4000 0xE008 7000 0xE008 9000 0xE008 B000 0xE00A 0000 0xE008 A000 0xE008 8000 0xE008 6000 I 2C0 I 2C1 reserved CAN ID LUT CAN common regs LIN0 LIN1 CAN AF regs reserved reserved reserved 002aae255

**LPC2939**

**PC2939** 

**ARM9 microcontroller with CAN, LIN, and USB**

with

CAN, LIN, and USB

microcontroller

**ARM9** 

LPC2939\_3

LPC2939 **Product data** 

**Product data sheet**

**Sheet** 

**Fig 3. LPC2939 memory map**

# **6.6 Reset, debug, test, and power description**

# **6.6.1 Reset and power-up behavior**

The LPC2939 contains external reset input and internal power-up reset circuits. This ensures that a reset is extended internally until the oscillators and flash have reached a stable state. See [Section 8](#page-64-0) for trip levels of the internal power-up reset circuit<sup>1</sup>. See [Section 9](#page-73-0) for characteristics of the several start-up and initialization times. [Table 4](#page-16-0) shows the reset pin.

<span id="page-16-0"></span>

At activation of the  $\overline{\text{RST}}$  pin the JTAGSEL pin is sensed as logic LOW. If this is the case the LPC2939 is assumed to be connected to debug hardware, and internal circuits re-program the source for the BASE\_SYS\_CLK to be the crystal oscillator instead of the Low-Power Ring Oscillator (LP\_OSC). This is required because the clock rate when running at LP\_OSC speed is too low for the external debugging environment.

# **6.6.2 Reset strategy**

The LPC2939 contains a central module, the Reset Generator Unit (RGU) in the Power, Clock and Reset Subsystem (PCRSS), which controls all internal reset signals towards the peripheral modules. The RGU provides individual reset control as well as the monitoring functions needed for tracing a reset back to source.

# <span id="page-16-2"></span>**6.6.3 IEEE 1149.1 interface pins (JTAG boundary-scan test)**

The LPC2939 contains boundary-scan test logic according to IEEE 1149.1, also referred to in this document as Joint Test Action Group (JTAG). The boundary-scan test pins can be used to connect a debugger probe for the embedded ARM processor. Pin JTAGSEL selects between boundary-scan mode and debug mode. [Table 5](#page-16-1) shows the boundaryscan test pins.



#### <span id="page-16-1"></span>**Table 5. IEEE 1149.1 boundary-scan test and debug interface**

<sup>1.</sup> Only for 1.8 V power sources

## **6.6.3.1 ETM/ETB**

The ETM provides real-time trace capability for deeply embedded processor cores. It outputs information about processor execution to a trace buffer. A software debugger allows configuration of the ETM using a JTAG interface and displays the trace information that has been captured in a format that a user can easily understand. The ETB stores trace data produced by the ETM.

The ETM/ETB module has the following features:

- **•** Closely tracks the instructions that the ARM core is executing
- **•** On-chip trace data storage (ETB)
- **•** All registers are programmed through JTAG interface
- **•** Does not consume power when trace is not being used
- **•** THUMB/Java instruction set support

### **6.6.4 Power supply pins**

[Table 6](#page-17-0) shows the power supply pins.

<span id="page-17-0"></span>

# **6.7 Clocking strategy**

# **6.7.1 Clock architecture**

The LPC2939 contains several different internal clock areas. Peripherals like Timers, SPI, UART, CAN and LIN have their own individual clock sources called base clocks. All base clocks are generated by the Clock Generator Unit (CGU0). They may be unrelated in frequency and phase and can have different clock sources within the CGU.

The system clock for the CPU and AHB Bus infrastructure has its own base clock. This means most peripherals are clocked independently from the system clock. See [Figure 4](#page-18-0) for an overview of the clock areas within the device.

Within each clock area there may be multiple branch clocks, which offers very flexible control for power-management purposes. All branch clocks are outputs of the Power Management Unit (PMU) and can be controlled independently. Branch clocks derived from the same base clock are synchronous in frequency and phase. See [Section 6.16](#page-49-0) for more details of clock and power control within the device.

Two of the base clocks generated by the CGU0 are used as input into a second, dedicated CGU (CGU1). The CGU1 uses its own PLL and fractional dividers to generate two base clocks for the USB controller and one base clock for an independent clock output.



<span id="page-18-0"></span>

# <span id="page-19-1"></span>**6.7.2 Base clock and branch clock relationship**

[Table 7](#page-19-0) contains an overview of all the base blocks in the LPC2939 and their derived branch clocks. A short description is given of the hardware parts that are clocked with the individual branch clocks. In relevant cases more detailed information can be found in the specific subsystem description. Some branch clocks have special protection since they clock vital system parts of the device and should not be switched off. See [Section 6.16.5](#page-58-0) for more details of how to control the individual branch clocks.

| <b>Base clock</b>    | <b>Branch clock name</b> | Parts of the device clocked by this<br>branch clock |             |
|----------------------|--------------------------|-----------------------------------------------------|-------------|
| <b>BASE SAFE CLK</b> | CLK SAFE                 | watchdog timer                                      | $\boxed{1}$ |
| <b>BASE SYS CLK</b>  | CLK SYS CPU              | ARM968E-S and TCMs                                  |             |
|                      | CLK SYS SYS              | AHB bus infrastructure                              |             |
|                      | CLK_SYS_PCRSS            | AHB side of bridge in PCRSS                         |             |
|                      | CLK_SYS_FMC              | flash memory controller                             |             |
|                      | CLK_SYS_RAM0             | embedded SRAM controller 0 (32 kB)                  |             |
|                      | CLK_SYS_RAM1             | embedded SRAM controller 1 (16 kB)                  |             |
|                      | CLK SYS SMC              | external Static Memory Controller<br>(SMC)          |             |
|                      | CLK SYS GESS             | General SubSystem (GESS)                            |             |
|                      | CLK SYS VIC              | Vectored Interrupt Controller (VIC)                 |             |
|                      | CLK SYS PESS             | Peripheral SubSystem (PESS)                         | $[2]$ $[4]$ |
|                      | CLK_SYS_GPIO0            | GPIO bank 0                                         |             |
|                      | CLK SYS GPIO1            | GPIO bank 1                                         |             |
|                      | CLK_SYS_GPIO2            | GPIO bank 2                                         |             |
|                      | CLK_SYS_GPIO3            | GPIO bank 3                                         |             |
|                      | CLK_SYS_GPIO4            | GPIO bank 4                                         |             |
|                      | CLK SYS GPIO5            | GPIO bank 5                                         |             |
|                      | CLK SYS IVNSS A          | AHB side of bridge of IVNSS                         |             |
|                      | CLK SYS MSCSS A          | AHB side of bridge of MSCSS                         |             |
|                      | CLK_SYS_DMA              | <b>GPDMA</b>                                        |             |
|                      | CLK SYS USB              | USB registers                                       |             |
| <b>BASE PCR CLK</b>  | CLK PCR SLOW             | PCRSS, CGU, RGU and PMU logic<br>clock              | $[1]$ $[3]$ |
| BASE_IVNSS_CLK       | CLK_IVNSS_APB            | APB side of the IVNSS                               |             |
|                      | CLK_IVNSS_CANCA          | CAN controller Acceptance Filter                    |             |
|                      | CLK_IVNSS_CANC0          | CAN channel 0                                       |             |
|                      | CLK_IVNSS_CANC1          | CAN channel 1                                       |             |
|                      | CLK IVNSS I2C0           | I <sup>2</sup> CO                                   |             |
|                      | CLK IVNSS I2C1           | $ ^{2}C1$                                           |             |
|                      | CLK IVNSS LIN0           | LIN channel 0                                       |             |
|                      | CLK IVNSS LIN1           | LIN channel 1                                       |             |

<span id="page-19-0"></span>**Table 7. CGU0 base clock and branch clock overview**



#### **Table 7. CGU0 base clock and branch clock overview** *…continued*

<span id="page-20-0"></span>[1] This clock is always on (cannot be switched off for system safety reasons).

<span id="page-20-1"></span>[2] In the peripheral subsystem parts of the Timers, watchdog timer, SPI and UART have their own clock source. See [Section 6.13](#page-31-0) for details.

<span id="page-20-3"></span>[3] In the Power Clock and Reset Control subsystem parts of the CGU, RGU, and PMU have their own clock source. See [Section 6.16](#page-49-0) for details.

<span id="page-20-2"></span>[4] The clock should remain activated when system wake-up on timer or UART is required.

#### **Table 8. CGU1 base clock and branch clock overview**



LPC2939\_3 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved.

# **6.8 Flash memory controller**

The flash memory has a 128-bit wide data interface and the flash controller offers two 128-bit buffer lines to improve system performance. The flash has to be programmed initially via JTAG. In-system programming must be supported by the bootloader. Flash memory contents can be protected by disabling JTAG access. Suspension of burning or erasing is not supported.

The Flash Memory Controller (FMC) interfaces to the embedded flash memory for two tasks:

- **•** Memory data transfer
- **•** Memory configuration via triggering, programming, and erasing

The key features are:

- **•** Programming by CPU via AHB
- **•** Programming by external programmer via JTAG
- **•** JTAG access protection
- **•** Burn-finished and erase-finished interrupt

# **6.8.1 Functional description**

After reset flash initialization is started. During this initialization, flash access is not possible and AHB transfers to flash are stalled, blocking the AHB bus.

During flash initialization, the index sector is read to identify the status of the JTAG access protection and sector security. If JTAG access protection is active, the flash is not accessible via JTAG. In this case, ARM debug facilities are disabled and flash-memory contents cannot be read. If sector security is active, only the unsecured sections can be read.

Flash can be read synchronously or asynchronously to the system clock. In synchronous operation, the flash goes into standby after returning the read data. Started reads cannot be stopped, and speculative reading and dual buffering are therefore not supported.

With asynchronous reading, transfer of the address to the flash and of read data from the flash is done asynchronously, giving the fastest possible response time. Started reads can be stopped, so speculative reading and dual buffering are supported.

Buffering is offered because the flash has a 128-bit wide data interface while the AHB interface has only 32 bits. With buffering a buffer line holds the complete 128-bit flash word, from which four words can be read. Without buffering every AHB data port read starts a flash read. A flash read is a slow process compared to the minimum AHB cycle time, so with buffering the average read time is reduced improving system performance.

With single buffering, the most recently read flash word remains available until the next flash read. When an AHB data-port read transfer requires data from the same flash word as the previous read transfer, no new flash read is done and the read data is given without wait cycles.

When an AHB data port read transfer requires data from a different flash word to that involved in the previous read transfer, a new flash read is done and wait states are given until the new read data is available.

With dual buffering, a secondary buffer line is used, the output of the flash being considered as the primary buffer. On a primary buffer, hit data can be copied to the secondary buffer line, which allows the flash to start a speculative read of the next flash word.

Both buffer lines are invalidated after:

- **•** Initialization
- **•** Configuration-register access
- **•** Data-latch reading
- **•** Index-sector reading

The modes of operation are listed in [Table 9.](#page-22-0)

#### <span id="page-22-0"></span>**Table 9. Flash read modes**



#### **6.8.2 Flash layout**

The ARM processor can program the flash for ISP (In-System Programming) through the flash memory controller. Note that the flash always has to be programmed by 'flash words' of 128 bits (four 32-bit AHB bus words, hence 16 bytes).

The flash memory is organized into eight 'small' sectors of 8 kB each and up to 11 'large' sectors of 64 kB each. The number of large sectors depends on the device type. A sector must be erased before data can be written to it. The flash memory also has sector-wise protection. Writing occurs per page which consists of 4096 bits (32 flash words). A small sector contains 16 pages; a large sector contains 128 pages.

[Table 10](#page-22-1) gives an overview of the flash-sector base addresses.

<span id="page-22-1"></span>



| Table 10.<br><b>Flash sector overview</b> continued |                  |                     |  |
|-----------------------------------------------------|------------------|---------------------|--|
| <b>Sector number</b>                                | Sector size (kB) | Sector base address |  |
| 16                                                  | 8                | 0x2000 A000         |  |
| 17                                                  | 8                | 0x2000 C000         |  |
| 18                                                  | 8                | 0x2000 E000         |  |
| 0                                                   | 64               | 0x2001 0000         |  |
|                                                     | 64               | 0x2002 0000         |  |
| 2                                                   | 64               | 0x2003 0000         |  |
| 3                                                   | 64               | 0x2004 0000         |  |
| 4                                                   | 64               | 0x2005 0000         |  |
| 5                                                   | 64               | 0x2006 0000         |  |
| 6                                                   | 64               | 0x2007 0000         |  |
| 7                                                   | 64               | 0x2008 0000         |  |
| 8                                                   | 64               | 0x2009 0000         |  |
| 9                                                   | 64               | 0x200A 0000         |  |
| 10                                                  | 64               | 0x200B 0000         |  |
|                                                     |                  |                     |  |

The index sector is a special sector in which the JTAG access protection and sector security are located. The address space becomes visible by setting the FS\_ISS bit and overlaps the regular flash sector's address space.

Note that the index sector, once programmed, cannot be erased. Any flash operation must be executed out of SRAM (internal or external).

#### **6.8.3 Flash bridge wait-states**

To eliminate the delay associated with synchronizing flash-read data, a predefined number of wait-states must be programmed. These depend on flash-memory response time and system clock period. The minimum wait-states value can be calculated with the following formulas:

Synchronous reading:

$$
WST > \frac{t_{a(clk)}}{t_{clk(sys)}} - 1
$$

Asynchronous reading:

$$
WST > \frac{t_{a(A)}}{t_{clk(sys)}} - 1\tag{2}
$$

**Remark:** If the programmed number of wait-states (WST) is more than three, flash-data reading cannot be performed at full speed (i.e. with zero wait-states at the AHB bus) if speculative reading is active.

#### **6.8.4 Pin description**

The flash memory controller has no external pins. However, the flash can be programmed via the JTAG pins, see [Section 6.6.3](#page-16-2).

(1)

# **6.8.5 Clock description**

The flash memory controller is clocked by CLK\_SYS\_FMC, see [Section 6.7.2.](#page-19-1)

## **6.8.6 EEPROM**

EEPROM is a non-volatile memory mostly used for storing relatively small amounts of data, for example for storing settings. It contains one 16 kB memory block and is byte-programmable and byte-erasable.

The EEPROM can be accessed only through the flash controller.

# **6.9 External Static Memory Controller (SMC)**

The LPC2939 contains an external Static Memory Controller (SMC) which provides an interface for external (off-chip) memory devices.

#### Key features are:

- **•** Supports static memory-mapped devices including RAM, ROM, flash, burst ROM and external I/O devices
- **•** Asynchronous page-mode read operation in non-clocked memory subsystems
- **•** Asynchronous burst-mode read access to burst-mode ROM devices
- **•** Independent configuration for up to eight banks, each up to 16 MB
- **•** Programmable bus-turnaround (idle) cycles (one to 16)
- **•** Programmable read and write wait states (up to 32), for static RAM devices
- **•** Programmable initial and subsequent burst-read wait state for burst-ROM devices
- **•** Programmable write protection
- **•** Programmable burst-mode operation
- **•** Programmable external data width: 8 bit, 16 bit, or 32 bit
- **•** Programmable read-byte lane enable control

# **6.9.1 Description**

The SMC simultaneously supports up to eight independently configurable memory banks. Each memory bank can be 8 bits, 16 bits or 32 bits wide and is capable of supporting SRAM, ROM, burst-ROM memory, or external I/O devices.

A separate chip select output is available for each bank. The chip select lines are configurable to be active HIGH or LOW. Memory bank selection is controlled by memory addressing. [Table 11](#page-25-0) shows how the 32-bit system address is mapped to the external bus memory base addresses, chip selects, and bank internal addresses.



#### <span id="page-25-0"></span>**Table 11. External memory bank address bit description**

#### **Table 12. External static memory controller banks**



# **6.9.2 Pin description**

The external static-memory controller module in the LPC2939 has the following pins, which are combined with other functions on the port pins of the LPC2939. [Table 13](#page-25-1) shows the external memory controller pins.

<span id="page-25-1"></span>

#### **6.9.3 Clock description**

The external Static Memory Controller is clocked by CLK\_SYS\_SMC, see [Section 6.7.2](#page-19-1).

#### **6.9.4 External memory timing diagrams**

A timing diagram for reading from external memory is shown in [Figure 5](#page-26-0). The relationship between the wait state settings is indicated with arrows.



<span id="page-26-0"></span>A timing diagram for writing to external memory is shown In [Figure 6.](#page-26-1) The relationship between wait state settings is indicated with arrows.



<span id="page-26-1"></span>LPC2939\_3 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved.



Usage of the idle/turn-around time (IDCY) is demonstrated In [Figure 7.](#page-27-0) Extra wait states are added between a read and a write cycle in the same external memory device.

<span id="page-27-0"></span>Address pins on the device are shared with other functions. When connecting external memories, check that the I/O pin is programmed for the correct function. Control of these settings is handled by the SCU.

# **6.10 General Purpose DMA (GPDMA) controller**

The GPDMA controller allows peripheral-to memory, memory-to-peripheral, peripheral-to-peripheral, and memory-to-memory transactions. Each DMA stream provides unidirectional serial DMA transfers for a single source and destination. For example, a bidirectional port requires one stream for transmit and one for receives. The source and destination areas can each be either a memory region or a peripheral, and can be accessed through the same AHB master or one area by each master.

The GPDMA controls eight DMA channels with hardware prioritization. The DMA controller interfaces to the system via two AHB bus masters, each with a full 32-bit data bus width. DMA operations may be set up for 8-bit, 16-bit, and 32-bit data widths, and can be either big-endian or little-endian. Incrementing or non-incrementing addressing for source and destination are supported, as well as programmable DMA burst size. Scatter or gather DMA is supported through the use of linked lists. This means that the source and destination areas do not have to occupy contiguous areas of memory.

# **6.10.1 DMA support for peripherals**

The GPDMA supports the following peripherals: SPI0/1/2 and UART0/1. The GPDMA can access both embedded SRAM blocks (16 kB and 32 kB), both TCMs, external static memory, and flash memory.

# **6.10.2 Clock description**

The DMA controller is clocked by CLK\_SYS\_DMA derived from BASE\_SYS\_CLK, see [Section 6.7.2](#page-19-1).

# **6.11 USB interface**

The Universal Serial Bus (USB) is a 4-wire bus that supports communication between a host and one or more (up to 127) peripherals. The bus supports hot plugging and dynamic configuration of the devices. All transactions are initiated by the Host controller.

The LPC2939 USB interface includes a device and OTG controller with on-chip PHY for device. The OTG switching protocol is supported through the use of an external controller. Details on typical USB interfacing solutions can be found in [Section 10.2](#page-82-0).

#### **6.11.1 USB device controller**

The device controller enables 12 Mbit/s data exchange with a USB Host controller. It consists of a register interface, serial interface engine, endpoint buffer memory, and a DMA controller. The serial interface engine decodes the USB data stream and writes data to the appropriate endpoint buffer. The status of a completed USB transfer or error condition is indicated via status registers. An interrupt is also generated if enabled. When enabled, the DMA controller transfers data between the endpoint buffer and the on-chip SRAM.

The USB device controller has the following features:

- **•** Fully compliant with *USB 2.0 specification (full speed)*
- **•** Supports 32 physical (16 logical) endpoints with a 2 kB endpoint buffer RAM
- **•** Supports Control, Bulk, Interrupt and Isochronous endpoints
- **•** Scalable realization of endpoints at run time
- **•** Endpoint Maximum packet size selection (up to USB maximum specification) by software at run time
- **•** Supports SoftConnect and GoodLink features
- **•** While USB is in the Suspend mode, the LPC2939 can enter the Power-down mode and wake up on USB activity
- **•** Supports DMA transfers with the on-chip SRAM blocks on all non-control endpoints
- **•** Allows dynamic switching between CPU-controlled slave and DMA modes
- **•** Double buffer implementation for Bulk and Isochronous endpoints

# **6.11.2 USB OTG controller**

USB OTG (On-The-Go) is a supplement to the USB 2.0 specification that augments the capability of existing mobile devices and USB peripherals by adding host functionality for connection to USB peripherals.

The OTG Controller integrates the device controller, and a master-only I<sup>2</sup>C interface to implement OTG dual-role device functionality. The dedicated I<sup>2</sup>C interface controls an external OTG transceiver.

The USB OTG controller has the following features:

- **•** Fully compliant with *On-The-Go supplement to the USB 2.0 Specification, Revision 1.0a*
- **•** Hardware support for Host Negotiation Protocol (HNP)
- **•** Includes a programmable timer required for HNP and Session Request Protocol (SRP)
- **•** Supports any OTG transceiver compliant with the *OTG Transceiver Specification (CEA-2011), Rev. 1.0*

# **6.11.3 USB host controller**

The host controller enables full- and low-speed data exchange with USB devices attached to the bus. It consists of register interface, serial interface engine and DMA controller. The register interface complies with the *OHCI specification*.

## **6.11.3.1 Features**

- **•** OHCI compliant
- **•** Two downstream ports
- **•** Supports per-port power switching

# **6.11.4 Pin description**

#### **Table 14. USB OTG port pins**





#### **Table 14. USB OTG port pins** *…continued*

# **6.11.5 Clock description**

Access to the USB registers is clocked by the CLK\_SYS\_USB, derived from BASE\_SYS\_CLK, see [Section 6.7.2](#page-19-1). The CGU1 provides two independent base clocks to the USB block, BASE\_USB\_CLK and BASE\_USB\_I2C\_CLK (see [Section 6.16.3\)](#page-56-0).

#### **6.12 General subsystem**

#### **6.12.1 General subsystem clock description**

The general subsystem is clocked by CLK\_SYS\_GESS, see [Section 6.7.2.](#page-19-1)

#### **6.12.2 Chip and feature identification**

The Chip/Feature ID (CFID) module contains registers which show and control the functionality of the chip. It contains an ID to identify the silicon and also registers containing information about the features enabled or disabled on the chip.

The key features are:

- **•** Identification of product
- **•** Identification of features enabled

The CFID has no external pins.

#### <span id="page-30-0"></span>**6.12.3 System Control Unit (SCU)**

The system control unit contains system related functions.The key feature is configuration of the I/O port pins multiplexer. It defines the function of each I/O pin of the LPC2939. The I/O pin configuration should be consistent with peripheral function usage.

The SCU has no external pins.

#### **6.12.4 Event router**

The event router provides bus-controlled routing of input events to the vectored interrupt controller for use as interrupt or wake-up signals.

Key features:

- **•** Up to 22 level-sensitive external interrupt pins, including the receive pins of SPI, CAN, LIN, USB, and UART, as well as the I<sup>2</sup>C-bus SCL pins plus three internal event sources
- **•** Input events can be used as interrupt source either directly or latched (edge-detected)
- **•** Direct events disappear when the event becomes inactive
- **•** Latched events remain active until they are explicitly cleared

LPC2939\_3 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved.

- **•** Programmable input level and edge polarity
- **•** Event detection maskable
- **•** Event detection is fully asynchronous, so no clock is required

The event router allows the event source to be defined, its polarity and activation type to be selected and the interrupt to be masked or enabled. The event router can be used to start a clock on an external event.

The vectored interrupt controller inputs are active HIGH.

#### **6.12.4.1 Pin description**

The event router module in the LPC2939 is connected to the pins listed below. The pins are combined with other functions on the port pins of the LPC2939. [Table 15](#page-31-1) shows the pins connected to the event router and three additional internal signals.



#### <span id="page-31-1"></span>**Table 15. Event-router pin connections**

# **6.13 Peripheral subsystem**

## <span id="page-31-0"></span>**6.13.1 Peripheral subsystem clock description**

The peripheral subsystem is clocked by a number of different clocks:

- **•** CLK\_SYS\_PESS
- **•** CLK\_UART0/1
- **•** CLK\_SPI0/1/2
- **•** CLK\_TMR0/1/2/3
- **•** CLK\_SAFE (see [Section 6.7.2\)](#page-19-1)

# **6.13.2 Watchdog timer**

The purpose of the watchdog timer is to reset the ARM9 processor within a reasonable amount of time if the processor enters an error state. The watchdog generates a system reset if the user program fails to trigger it correctly within a predetermined amount of time.

Key features:

- **•** Internal chip reset if not periodically triggered
- **•** Timer counter register runs on always-on safe clock
- **•** Optional interrupt generation on watchdog time-out
- **•** Debug mode with disabling of reset
- **•** Watchdog control register change protected with key
- **•** Programmable 32-bit watchdog timer period with programmable 32-bit prescaler

#### **6.13.2.1 Functional description**

The watchdog timer consists of a 32-bit counter with a 32-bit prescaler.

The watchdog should be programmed with a time-out value and then periodically restarted. When the watchdog times out, it generates a reset through the RGU.

To generate watchdog interrupts in watchdog debug mode the interrupt has to be enabled via the interrupt enable register. A watchdog overflow interrupt can be cleared by writing to the clear-interrupt register.

Another way to prevent resets during debug mode is via the Pause feature of the watchdog timer. The watchdog is stalled when the ARM9 is in debug mode and the PAUSE\_ENABLE bit in the watchdog timer control register is set.

The Watchdog Reset output is fed to the Reset Generator Unit (RGU). The RGU contains a reset source register to identify the reset source when the device has gone through a reset. See [Section 6.16.4](#page-56-1).

#### **6.13.2.2 Clock description**

The watchdog timer is clocked by two different clocks; CLK\_SYS\_PESS and CLK\_SAFE, see [Section 6.7.2](#page-19-1). The register interface towards the system bus is clocked by CLK\_SYS\_PESS. The timer and prescale counters are clocked by CLK\_SAFE which is always on.

#### **6.13.3 Timer**

The LPC2939 contains six identical timers: four in the peripheral subsystem and two in the Modulation and Sampling Control SubSystem (MSCSS) located at different peripheral base addresses. This section describes the four timers in the peripheral subsystem. Each timer has four capture inputs and/or match outputs. Connection to device pins depends on the configuration programmed into the port function-select registers. The two timers located in the MSCSS have no external capture or match pins, but the memory map is identical, see [Section 6.15.6](#page-47-0). One of these timers has an external input for a pause function.

The key features are:

- **•** 32-bit timer/counter with programmable 32-bit prescaler
- **•** Up to four 32-bit capture channels per timer. These take a snapshot of the timer value when an external signal connected to the TIMERx CAPn input changes state. A capture event may also optionally generate an interrupt.
- **•** Four 32-bit match registers per timer that allow:
	- **–** Continuous operation with optional interrupt generation on match
	- **–** Stop timer on match with optional interrupt generation
	- **–** Reset timer on match with optional interrupt generation
- **•** Up to four external outputs per timer corresponding to match registers, with the following capabilities:
	- **–** Set LOW on match
	- **–** Set HIGH on match
	- **–** Toggle on match
	- **–** Do nothing on match
- **•** Pause input pin (MSCSS timers only)

The timers are designed to count cycles of the clock and optionally generate interrupts or perform other actions at specified timer values, based on four match registers. They also include capture inputs to trap the timer value when an input signal changes state, optionally generating an interrupt. The core function of the timers consists of a 32 bit prescale counter triggering the 32 bit timer counter. Both counters run on clock CLK TMRx (x runs from 0 to 3) and all time references are related to the period of this clock. Note that each timer has its individual clock source within the Peripheral SubSystem. In the Modulation and Sampling SubSystem each timer also has its own individual clock source. See [Section 6.16.5](#page-58-0) for information on generation of these clocks.

#### **6.13.3.1 Pin description**

The four timers in the peripheral subsystem of the LPC2939 have the pins described below. The two timers in the modulation and sampling subsystem have no external pins except for the pause pin on MSCSS timer 1. See [Section 6.15.6](#page-47-0) for a description of these timers and their associated pins. The timer pins are combined with other functions on the port pins of the LPC2939, see [Section 6.12.3](#page-30-0). [Table 16](#page-33-0) shows the timer pins (x runs from 0 to 3).



#### <span id="page-33-0"></span>**Table 16. Timer pins**

# **6.13.3.2 Clock description**

The timer modules are clocked by two different clocks; CLK\_SYS\_PESS and CLK\_TMRx  $(x = 0$  to 3), see [Section 6.7.2.](#page-19-1) Note that each timer has its own CLK\_TMRx branch clock for power management. The frequency of all these clocks is identical as they are derived from the same base clock BASE\_CLK\_TMR. The register interface towards the system bus is clocked by CLK\_SYS\_PESS. The timer and prescale counters are clocked by CLK\_TMRx.

# **6.13.4 UARTs**

The LPC2939 contains two identical UARTs located at different peripheral base addresses. The key features are:

- **•** 16-byte receive and transmit FIFOs
- **•** Register locations conform to 550 industry standard
- **•** Receiver FIFO trigger points at 1 byte, 4 bytes, 8 bytes and 14 bytes
- **•** Built-in baud rate generator
- **•** Support for RS-485/9-bit mode allows both software address detection and automatic address detection using 9-bit mode
- **•** Both UARTs equipped with standard modem interface signals. This module also provides full support for hardware flow control (auto-CTS/RTS)

The UART is commonly used to implement a serial interface such as RS232. The LPC2939 contains two industry-standard 550 UARTs with 16-byte transmit and receive FIFOs, but they can also be put into 450 mode without FIFOs.

**Remark:** The LIN controller can be configured to provide two additional standard UART interfaces (see [Section 6.14.2](#page-38-0)).

#### **6.13.4.1 Pin description**

The UART pins are combined with other functions on the port pins of the LPC2939. [Table 17](#page-34-0) shows the UART pins (x runs from 0 to 1).



#### <span id="page-34-0"></span>**Table 17. UART pins**

# **6.13.4.2 Clock description**

The UART modules are clocked by two different clocks; CLK\_SYS\_PESS and CLK\_UARTx  $(x = 0$  to 1), see [Section 6.7.2.](#page-19-1) Note that each UART has its own CLK\_UARTx branch clock for power management. The frequency of all CLK\_UARTx clocks is identical since they are derived from the same base clock BASE\_CLK\_UART. The register interface towards the system bus is clocked by CLK\_SYS\_PESS. The baud generator is clocked by the CLK\_UARTx.

# **6.13.5 Serial peripheral interface (SPI)**

The LPC2939 contains three Serial Peripheral Interface modules (SPIs) to allow synchronous serial communication with slave or master peripherals.

The key features are:

- **•** Master or slave operation
- **•** Each SPI supports up to four slaves in sequential multi-slave operation
- **•** Supports timer-triggered operation
- **•** Programmable clock bit rate and prescale based on SPI source clock (BASE\_SPI\_CLK), independent of system clock
- **•** Separate transmit and receive FIFO memory buffers; 16 bits wide, 32 locations deep
- **•** Programmable choice of interface operation: Motorola SPI or Texas Instruments Synchronous Serial Interfaces
- **•** Programmable data-frame size from 4 to 16 bits
- **•** Independent masking of transmit FIFO, receive FIFO and receive overrun interrupts
- Serial clock-rate master mode: fserial  $c$ clk  $\leq$   $f_{c}$ <sub>k(SPI)</sub> / 2
- Serial clock-rate slave mode: fserial  $c$ clk =  $f_{ck(SPI)} / 4$
- **•** Internal loopback test mode

The SPI module can operate in:

- **•** Master mode:
	- **–** Normal transmission mode
	- **–** Sequential slave mode
- **•** Slave mode

#### **6.13.5.1 Functional description**

The SPI module is a master or slave interface for synchronous serial communication with peripheral devices that have either Motorola SPI or Texas Instruments Synchronous Serial Interfaces.

The SPI module performs serial-to-parallel conversion on data received from a peripheral device. The transmit and receive paths are buffered with FIFO memories (16 bits wide  $\times$ 32 words deep). Serial data is transmitted on pins SDOx and received on pins SDIx.

The SPI module includes a programmable bit-rate clock divider and prescaler to generate the SPI serial clock from the input clock CLK\_SPIx.
The SPI module's operating mode, frame format, and word size are programmed through the SLVn\_SETTINGS registers.

A single combined interrupt request SPI\_INTREQ output is asserted if any of the interrupts are asserted and unmasked.

Depending on the operating mode selected, the SPI SCS outputs operate as an active-HIGH frame synchronization output for Texas Instruments synchronous serial frame format or an active-LOW chip select for SPI.

Each data frame is between four and 16 bits long, depending on the size of words programmed, and is transmitted starting with the MSB.

## **6.13.5.2 Pin description**

The SPI pins are combined with other functions on the port pins of the LPC2939, see [Section 6.12.3](#page-30-0). [Table 18](#page-36-0) shows the SPI pins (x runs from 0 to 2; y runs from 0 to 3).



#### <span id="page-36-0"></span>**Table 18. SPI pins**

<span id="page-36-1"></span>[1] Direction of SPIx SCS and SPIx SCK pins depends on master or slave mode. These pins are output in master mode, input in slave mode.

<span id="page-36-2"></span>[2] In slave mode there is only one chip select input pin, SPIx SCS0. The other chip selects have no function in slave mode.

## **6.13.5.3 Clock description**

The SPI modules are clocked by two different clocks; CLK\_SYS\_PESS and CLK\_SPIx  $(x = 0, 1, 2)$ , see [Section 6.7.2](#page-19-0). Note that each SPI has its own CLK\_SPIx branch clock for power management. The frequency of all clocks CLK\_SPIx is identical as they are derived from the same base clock BASE\_CLK\_SPI. The register interface towards the system bus is clocked by CLK\_SYS\_PESS. The serial-clock rate divisor is clocked by CLK\_SPIx.

The SPI clock frequency can be controlled by the CGU. In master mode the SPI clock frequency (CLK\_SPIx) must be set to at least twice the SPI serial clock rate on the interface. In slave mode CLK SPIx must be set to four times the SPI serial clock rate on the interface.

# **6.13.6 General-Purpose I/O (GPIO)**

The LPC2939 contains six general-purpose I/O ports located at different peripheral base addresses. In the 208-pin package all six ports are available. All I/O pins are bidirectional, and the direction can be programmed individually. The I/O pad behavior depends on the configuration programmed in the port function-select registers.

The key features are:

- **•** General-purpose parallel inputs and outputs
- **•** Direction control of individual bits
- **•** Synchronized input sampling for stable input data values

LPC2939\_3 **All information provided in this document is subject to legal disclaimers. COMPOST CONTENTS CONTENTS ON A LIMIGHTS RESERVED.** 

**•** All I/O pins default to input at reset to avoid any possible bus conflicts

## **6.13.6.1 Functional description**

The general-purpose I/O provides individual control over each bidirectional port pin. There are two registers to control I/O direction and output level. The inputs are synchronized to achieve stable read levels.

To generate an open-drain output, set the bit in the output register to the desired value. Use the direction register to control the signal. When set to output, the output driver actively drives the value on the output; when set to input the signal floats and can be pulled up internally or externally.

## **6.13.6.2 Pin description**

The six GPIO ports in the LPC2939 have the pins listed below. The GPIO pins are combined with other functions on the port pins of the LPC2939. [Table 19](#page-37-0) shows the GPIO pins.



## <span id="page-37-0"></span>**Table 19. GPIO pins**

# **6.13.6.3 Clock description**

The GPIO modules are clocked by several clocks, all of which are derived from BASE\_SYS\_CLK; CLK\_SYS\_PESS and CLK\_SYS\_GPIOx  $(x = 0, 1, 2, 3, 4, 5)$ , see [Section 6.7.2](#page-19-0). Note that each GPIO has its own CLK\_\_SYS\_GPIOx branch clock for power management. The frequency of all clocks CLK\_SYS\_GPIOx is identical to CLK\_SYS\_PESS since they are derived from the same base clock BASE\_SYS\_CLK.

# **6.14 Networking subsystem**

# **6.14.1 CAN gateway**

Controller Area Network (CAN) is the definition of a high-performance communication protocol for serial data communication. The two CAN controllers in the LPC2939 provide a full implementation of the CAN protocol according to the *CAN specification version 2.0B*. The gateway concept is fully scalable with the number of CAN controllers, and always operates together with a separate powerful and flexible hardware acceptance filter.

The key features are:

- **•** Supports 11-bit as well as 29-bit identifiers
- **•** Double receive buffer and triple transmit buffer
- **•** Programmable error-warning limit and error counters with read/write access
- **•** Arbitration-lost capture and error-code capture with detailed bit position
- **•** Single-shot transmission (i.e. no re-transmission)
- **•** Listen-only mode (no acknowledge; no active error flags)
- **•** Reception of 'own' messages (self-reception request)
- **•** Full CAN mode for message reception

## **6.14.1.1 Global acceptance filter**

The global acceptance filter provides look-up of received identifiers - called acceptance filtering in CAN terminology - for all the CAN controllers. It includes a CAN ID look-up table memory, in which software maintains one to five sections of identifiers. The CAN ID look-up table memory is 2 kB large (512 words, each of 32 bits). It can contain up to 1024 standard frame identifiers or 512 extended frame identifiers or a mixture of both types. It is also possible to define identifier groups for standard and extended message formats.

## **6.14.1.2 Pin description**

The two CAN controllers in the LPC2939 have the pins listed below. The CAN pins are combined with other functions on the port pins of the LPC2939. [Table 20](#page-38-0) shows the CAN pins (x runs from 0 to 1).

<span id="page-38-0"></span>



# **6.14.2 LIN**

The LPC2939 contain two LIN 2.0 master controllers. These can be used as dedicated LIN 2.0 master controllers with additional support for sync break generation and with hardware implementation of the LIN protocol according to spec 2.0.

**Remark:** Both LIN channels can be also configured as UART channels.

The key features are:

- **•** Complete LIN 2.0 message handling and transfer
- **•** One interrupt per LIN message
- **•** Slave response time-out detection
- **•** Programmable sync-break length
- **•** Automatic sync-field and sync-break generation
- **•** Programmable inter-byte space
- **•** Hardware or software parity generation
- **•** Automatic checksum generation
- **•** Fault confinement
- **•** Fractional baud rate generator

## **6.14.2.1 Pin description**

The two LIN 2.0 master controllers in the LPC2939 have the pins listed below. The LIN pins are combined with other functions on the port pins of the LPC2939. [Table 21](#page-39-0) shows the LIN pins. For more information see [Ref. 1](#page-93-0) *subsection 3.43, LIN master controller*.

<span id="page-39-0"></span>

# **6.14.3 I2C-bus serial I/O controllers**

The LPC2939 each contain two I2C-bus controllers.

The I<sup>2</sup>C-bus is bidirectional for inter-IC control using only two wires: a serial clock line (SCL) and a serial data line (SDA). Each device is recognized by a unique address and can operate as either a receiver-only device (e.g., an LCD driver) or as a transmitter with the capability to both receive and send information (such as memory). Transmitters and/or receivers can operate in either master or slave mode, depending on whether the chip has to initiate a data transfer or is only addressed. The I<sup>2</sup>C is a multi-master bus, and it can be controlled by more than one bus master connected to it.

The main features if the I<sup>2</sup>C-bus interfaces are:

- I<sup>2</sup>C0 and I<sup>2</sup>C1 use standard I/O pins with bit rates of up to 400 kbit/s (Fast I<sup>2</sup>C-bus) and do not support powering off of individual devices connected to the same bus lines
- **•** Easy to configure as master, slave, or master/slave
- **•** Programmable clocks allow versatile rate control
- **•** Bidirectional data transfer between masters and slaves
- **•** Multi-master bus (no central master)
- **•** Arbitration between simultaneously transmitting masters without corruption of serial data on the bus
- **•** Serial clock synchronization allows devices with different bit rates to communicate via one serial bus
- **•** Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer
- The I<sup>2</sup>C-bus can be used for test and diagnostic purposes
- All I<sup>2</sup>C-bus controllers support multiple address recognition and a bus monitor mode

## **6.14.3.1 Pin description**

## **Table 22. I2C-bus pins [\[1\]](#page-39-1)**



<span id="page-39-1"></span>[1] Note that the pins are not  $1^2C$ -bus compliant open-drain pins.

# <span id="page-39-2"></span>**6.15 Modulation and Sampling Control SubSystem (MSCSS)**

The Modulation and Sampling Control Subsystem (MSCSS) in the LPC2939 includes four Pulse-Width Modulators (PWMs), three 10-bit successive approximation Analog-to-Digital Converters (ADCs) and two timers.

The key features of the MSCSS are:

- **•** Two 10-bit, 400 ksamples/s, 8-channel ADCs with 3.3 V inputs and various triggerstart options
- **•** One 10-bit, 400 ksamples/s, 8-channel ADC with 5 V inputs (5 V measurement range) and various trigger-start options
- **•** Four 6-channel PWMs (Pulse-Width Modulators) with capture and trap functionality
- **•** Two dedicated timers to schedule and synchronize the PWMs and ADCs
- **•** Quadrature encoder interface

# <span id="page-40-0"></span>**6.15.1 Functional description**

The MSCSS contains Pulse-Width Modulators (PWMs), Analog-to-Digital Converters (ADCs) and timers.

[Figure 8](#page-41-0) provides an overview of the MSCSS. An AHB-to-APB bus bridge takes care of communication with the AHB system bus. Two internal timers are dedicated to this subsystem. MSCSS timer 0 can be used to generate start pulses for the ADCs and the first PWM. The second timer (MSCSS timer 1) is used to generate 'carrier' signals for the PWMs. These carrier patterns can be used, for example, in applications requiring current control. Several other trigger possibilities are provided for the ADCs (external, cascaded or following a PWM). The capture inputs of both timers can also be used to capture the start pulse of the ADCs.

The PWMs can be used to generate waveforms in which the frequency, duty cycle and rising and falling edges can be controlled very precisely. Capture inputs are provided to measure event phases compared to the main counter. Depending on the applications, these inputs can be connected to digital sensor motor outputs or digital external signals. Interrupt signals are generated on several events to closely interact with the CPU.

The ADCs can be used for any application needing accurate digitized data from analog sources. To support applications like motor control, a mechanism to synchronize several PWMs and ADCs is available (sync\_in and sync\_out).

Note that the PWMs run on the PWM clock and the ADCs on the ADC clock, see [Section 6.16.2](#page-51-0).

<span id="page-41-0"></span>

# **6.15.2 Pin description**

The pins of the LPC2939 MSCSS associated with the three ADC modules are described in [Section 6.15.4.2.](#page-43-0) Pins connected to the four PWM modules are described in [Section 6.15.5.4](#page-47-0), pins directly connected to the MSCSS timer 1 module are described in [Section 6.15.6.1](#page-48-0), and pins connected to the quadrature encoder interface are described in [Section 6.15.7.1](#page-49-0).

# **6.15.3 Clock description**

The MSCSS is clocked from a number of different sources:

- **•** CLK\_SYS\_MSCSS\_A clocks the AHB side of the AHB-to-APB bus bridge
- **•** CLK\_MSCSS\_APB clocks the subsystem APB bus
- **•** CLK\_MSCSS\_MTMR0/1 clocks the timers
- **•** CLK\_MSCSS\_PWM0:3 clocks the PWMs

Each ADC has two clock areas; a APB part clocked by CLK\_MSCSS\_ADCx\_APB (x = 0, 1, or 2) and a control part for the analog section clocked by CLK  $ADCx = 0, 1,$  or 2), see [Section 6.7.2](#page-19-0).

All clocks are derived from the BASE\_MSCSS\_CLK, except for CLK\_SYS\_MSCSS\_A which is derived form BASE\_SYS\_CLK, and the CLK\_ADCx clocks which are derived from BASE\_CLK\_ADC. If specific PWM or ADC modules are not used their corresponding clocks can be switched off.

# **6.15.4 Analog-to-digital converter**

The MSCSS in the LPC2939 includes three 10-bit successive-approximation analog-to-digital converters.

The key features of the ADC interface module are:

- **•** ADC0: Eight analog inputs; time-multiplexed; measurement range up to 5.0 V
- **•** ADC1 and ADC2: Eight analog inputs; time-multiplexed; measurement range up to 3.3 V
- **•** External reference-level inputs
- **•** 400 ksamples/s at 10-bit resolution up to 1500 ksamples/s at 2-bit resolution
- **•** Programmable resolution from 2-bit to10-bit
- **•** Single analog-to-digital conversion scan mode and continuous analog-to-digital conversion scan mode
- **•** Optional conversion on transition on external start input, timer capture/match signal, PWM\_sync or 'previous' ADC
- **•** Converted digital values are stored in a register for each channel
- **•** Optional compare condition to generate a 'less than' or an 'equal to or greater than' compare-value indication for each channel
- **•** Power-down mode

# **6.15.4.1 Functional description**

The ADC block diagram, [Figure 9](#page-43-1), shows the basic architecture of each ADC. The ADC functionality is divided into two major parts; one part running on the MSCSS Subsystem clock, the other on the ADC clock. This split into two clock domains affects the behavior from a system-level perspective. The actual analog-to-digital conversions take place in the ADC clock domain, but system control takes place in the system clock domain.

A mechanism is provided to modify configuration of the ADC and control the moment at which the updated configuration is transferred to the ADC domain.

The ADC clock is limited to 4.5 MHz maximum frequency and should always be lower than or equal to the system clock frequency. To meet this constraint or to select the desired lower sampling frequency, the clock generation unit provides a programmable fractional system-clock divider dedicated to the ADC clock. Conversion rate is determined by the ADC clock frequency divided by the number of resolution bits plus one. Accessing ADC registers requires an enabled ADC clock, which is controllable via the clock generation unit, see [Section 6.16.2.](#page-51-0)

Each ADC has four start inputs. Note that start 0 and start 2 are captured in the system clock domain while start 1 and start 3 are captured in the ADC domain. The start inputs are connected at MSCSS level, see [Section 6.15](#page-39-2) for details.



## <span id="page-43-1"></span><span id="page-43-0"></span>**6.15.4.2 Pin description**

The three ADC modules in the MSCSS have the pins described below. The ADCx input pins are combined with other functions on the port pins of the LPC2939. The VREFN and VREFP pins are common to all ADCs. [Table 23](#page-44-0) shows the ADC pins.



#### <span id="page-44-0"></span>**Table 23. Analog to digital converter pins**

<span id="page-44-1"></span>[1] VREFP, VREFN,  $V_{DDA(ADC3V3)}$  must be connected for the 5 V ADC0 to operate properly.

<span id="page-44-2"></span>[2] The analog inputs of ADC0 are internally multiplied by a factor of 3.3 / 5. If  $V_{DDA(ADCSV0)}$  is connected to 3.3 V, the maximum digital result is  $1024 \times 3.3 / 5$ .

<span id="page-44-3"></span>[3]  $V_{DDA(ADCSV0)}$  and  $V_{DDA(ADCSV3)}$  must be set as follows:  $V_{DDA(ADCSV0)} = V_{DDA(ADCSV3)} \times 1.5$ .

**Remark:** The following formula only applies to ADC0:

Voltage variations on VREFP (i.e. those that deviate from voltage variations on the  $V_{DDA(ADC5V5)}$  pin) are visible as variations in the measurement result. [Equation 3](#page-44-4) shows the formula used to determine the conversion result of an input voltage  $V_{\text{IN}}$  on ADC0:

<span id="page-44-4"></span>
$$
\left(\frac{2}{3}\left(V_{IN} - \frac{1}{2}V_{DDA(ADC5V0)}\right) + \frac{1}{2}V_{DDA(ADC3V3)}\right) \times \frac{1024}{V_{VREFP} - V_{VREFN}}
$$
\n(3)

**Remark:** Note that the ADC1 and ADC2 accept an input voltage up to of 3.6 V (see [Table 34\)](#page-64-0) on the ADC1/2 IN pins. If the ADC is not used, the pins are 5 V tolerant. The ADC0 pins are 5 V tolerant.

## **6.15.4.3 Clock description**

The ADC modules are clocked from two different sources; CLK\_MSCSS\_ADCx\_APB and CLK ADCx  $(x = 0, 1, or 2)$ , see [Section 6.7.2](#page-19-0). Note that each ADC has its own CLK\_ADCx and CLK\_MSCSS\_ADCx\_APB branch clocks for power management. If an ADC is unused both its CLK\_MSCSS\_ADCx\_APB and CLK\_ADCx can be switched off.

The frequency of all the CLK\_MSCSS\_ADCx\_APB clocks is identical to CLK\_MSCSS\_APB since they are derived from the same base clock BASE\_MSCSS\_CLK. Likewise the frequency of all the CLK\_ADCx clocks is identical since they are derived from the same base clock BASE\_ADC\_CLK.

The register interface towards the system bus is clocked by CLK\_MSCSS\_ADCx\_APB. Control logic for the analog section of the ADC is clocked by CLK\_ADCx, see also [Figure 9.](#page-43-1)

# **6.15.5 Pulse Width Modulator (PWM)**

The MSCSS in the LPC2939 includes four PWM modules with the following features.

- **•** Six pulse-width modulated output signals
- **•** Double edge features (rising and falling edges programmed individually)
- **•** Optional interrupt generation on match (each edge)
- **•** Different operation modes: continuous or run-once
- **•** 16-bit PWM counter and 16-bit prescale counter allow a large range of PWM periods
- **•** A protective mode (TRAP) holding the output in a software-controllable state and with optional interrupt generation on a trap event
- **•** Three capture registers and capture trigger pins with optional interrupt generation on a capture event
- **•** Interrupt generation on match event, capture event, PWM counter overflow or trap event
- **•** A burst mode mixing the external carrier signal with internally generated PWM
- **•** Programmable sync-delay output to trigger other PWM modules (master/slave behavior)

## **6.15.5.1 Functional description**

The ability to provide flexible waveforms allows PWM blocks to be used in multiple applications; e.g. dimmer/lamp control and fan control. Pulse-width modulation is the preferred method for regulating power since no additional heat is generated, and it is energy-efficient when compared with linear-regulating voltage control networks.

The PWM delivers the waveforms/pulses of the desired duty cycles and cycle periods. A very basic application of these pulses can be in controlling the amount of power transferred to a load. Since the duty cycle of the pulses can be controlled, the desired amount of power can be transferred for a controlled duration. Two examples of such applications are:

- **•** Dimmer controller: The flexibility of providing waves of a desired duty cycle and cycle period allows the PWM to control the amount of power to be transferred to the load. The PWM functions as a dimmer controller in this application.
- **•** Motor controller: The PWM provides multi-phase outputs, and these outputs can be controlled to have a certain pattern sequence. In this way the force/torque of the motor can be adjusted as desired. This makes the PWM function as a motor drive.



<span id="page-46-0"></span>The PWM block diagram in [Figure 10](#page-46-0) shows the basic architecture of each PWM. PWM functionality is split into two major parts, a APB domain and a PWM domain, both of which run on clocks derived from the BASE\_MSCSS\_CLK. This split into two domains affects behavior from a system-level perspective. The actual PWM and prescale counters are located in the PWM domain but system control takes place in the APB domain.

The actual PWM consists of two counters; a 16-bit prescale counter and a 16-bit PWM counter. The position of the rising and falling edges of the PWM outputs can be programmed individually. The prescale counter allows high system bus frequencies to be scaled down to lower PWM periods. Registers are available to capture the PWM counter values on external events.

Note that in the Modulation and Sampling SubSystem, each PWM has its individual clock source CLK\_MSCSS\_PWMx (x runs from 0 to 3). Both the prescale and the timer counters within each PWM run on this clock CLK\_MSCSS\_PWMx, and all time references are related to the period of this clock. See [Section 6.16](#page-49-1) for information on generation of these clocks.

# **6.15.5.2 Synchronizing the PWM counters**

A mechanism is included to synchronize the PWM period to other PWMs by providing a sync input and a sync output with programmable delay. Several PWMs can be synchronized using the trans enable in/trans enable out and sync in/sync out ports. See [Figure 8](#page-41-0) for details of the connections of the PWM modules within the MSCSS in the LPC2939. PWM 0 can be master over PWM 1; PWM 1 can be master over PWM 2, etc.

# **6.15.5.3 Master and slave mode**

A PWM module can provide synchronization signals to other modules (also called Master mode). The signal sync\_out is a pulse of one clock cycle generated when the internal PWM counter (re)starts. The signal trans enable out is a pulse synchronous to sync out, generated if a transfer from system registers to PWM shadow registers occurred when the PWM counter restarted. A delay may be inserted between the counter start and generation of trans\_enable\_out and sync\_out.

A PWM module can use input signals trans enable in and sync in to synchronize its internal PWM counter and the transfer of shadow registers (Slave mode).

## <span id="page-47-0"></span>**6.15.5.4 Pin description**

Each of the four PWM modules in the MSCSS has the following pins. These are combined with other functions on the port pins of the LPC2939. [Table 24](#page-47-1) shows the PWM0 to PWM3 pins.



## <span id="page-47-1"></span>**Table 24. PWM pins**

## **6.15.5.5 Clock description**

The PWM modules are clocked by CLK\_MSCSS\_PWMx  $(x = 0$  to 3), see [Section 6.7.2](#page-19-0). Note that each PWM has its own CLK\_MSCSS\_PWMx branch clock for power management. The frequency of all these clocks is identical to CLK MSCSS APB since they are derived from the same base clock BASE\_MSCSS\_CLK.

Also note that unlike the timer modules in the Peripheral SubSystem, the actual timer counter registers of the PWM modules run at the same clock as the APB system interface CLK\_MSCSS\_APB. This clock is independent of the AHB system clock.

If a PWM module is not used its CLK\_MSCSS\_PWMx branch clock can be switched off.

# **6.15.6 Timers in the MSCSS**

The two timers in the MSCSS are functionally identical to the timers in the peripheral subsystem, see [Section 6.13.3.](#page-32-0) The features of the timers in the MSCSS are the same as the timers in the peripheral subsystem, but the capture inputs and match outputs are not available on the device pins. These signals are instead connected to the ADC and PWM modules as outlined in the description of the MSCSS, see [Section 6.15.1.](#page-40-0)

See [Section 6.13.3](#page-32-0) for a functional description of the timers.

# <span id="page-48-0"></span>**6.15.6.1 Pin description**

MSCSS timer 0 has no external pins.

MSCSS timer 1 has a PAUSE pin available as external pin. The PAUSE pin is combined with other functions on the port pins of the LPC2939. [Table 25](#page-48-1) shows the MSCSS timer 1 external pin.

<span id="page-48-1"></span>**Table 25. MSCSS timer 1 pin**



## **6.15.6.2 Clock description**

The Timer modules in the MSCSS are clocked by CLK\_MSCSS\_MTMRx  $(x = 0$  to 1), see [Section 6.7.2](#page-19-0). Note that each timer has its own CLK\_MSCSS\_MTMRx branch clock for power management. The frequency of all these clocks is identical to CLK\_MSCSS\_APB since they are derived from the same base clock BASE\_MSCSS\_CLK.

Note that, unlike the timer modules in the Peripheral SubSystem, the actual timer counter registers run at the same clock as the APB system interface CLK\_MSCSS\_APB. This clock is independent of the AHB system clock.

If a timer module is not used its CLK\_MSCSS\_MTMRx branch clock can be switched off.

# **6.15.7 Quadrature Encoder Interface (QEI)**

A quadrature encoder, also known as a 2-channel incremental encoder, converts angular displacement into two pulse signals. By monitoring both the number of pulses and the relative phase of the two signals, the user can track the position, direction of rotation, and velocity. In addition, a third channel, or index signal, can be used to reset the position counter. The quadrature encoder interface decodes the digital pulses from a quadrature encoder wheel to integrate position over time and determine direction of rotation. In addition, the QEI can capture the velocity of the encoder wheel.

The QEI has the following features:

- **•** Tracks encoder position
- **•** Increments/ decrements depending on direction
- Programmable for  $2 \times$  or  $4 \times$  position counting
- **•** Velocity capture using built-in timer
- **•** Velocity compare function with less than interrupt
- **•** Uses 32-bit registers for position and velocity
- **•** Three position compare registers with interrupts
- **•** Index counter for revolution counting
- **•** Index compare register with interrupts
- **•** Can combine index and position interrupts to produce an interrupt for whole and partial revolution displacement
- **•** Digital filter with programmable delays for encoder input signals
- **•** Can accept decoded signal inputs (clk and direction)
- **•** Connected to APB

# <span id="page-49-0"></span>**6.15.7.1 Pin description**

The QEI module in the MSCSS has the following pins. These are combined with other functions on the port pins of the LPC2939. [Table 26](#page-49-2) shows the QEI pins.

<span id="page-49-2"></span>

# **6.15.7.2 Clock description**

The QEI module is clocked by CLK\_MSCSS\_QEI, see [Section 6.7.2.](#page-19-0) The frequency of this clock is identical to CLK\_MSCSS\_APB since they are derived from the same base clock BASE\_MSCSS\_CLK.

If the QEI is not used its CLK\_MSCSS\_QEI branch clock can be switched off.

# <span id="page-49-1"></span>**6.16 Power, Clock and Reset control SubSystem (PCRSS)**

The Power, Clock and Reset Control Subsystem in the LPC2939 includes a Clock Generator Unit (CGU), a Reset Generator Unit (RGU), and a Power Management Unit (PMU).

[Figure 11](#page-50-0) provides an overview of the PCRSS. An AHB-to-DTL bridge controls the communication with the AHB system bus.



# <span id="page-50-0"></span>**6.16.1 Clock description**

The PCRSS is clocked by a number of different clocks. CLK\_SYS\_PCRSS clocks the AHB side of the AHB to DTL bus bridge and CLK\_PCR\_SLOW clocks the CGU, RGU and PMU internal logic, see [Section 6.7.2.](#page-19-0) CLK\_SYS\_PCRSS is derived from BASE\_SYS\_CLK, which can be switched off in low-power modes. CLK\_PCR\_SLOW is derived from BASE\_PCR\_CLK and is always on in order to be able to wake up from low-power modes.

# <span id="page-51-0"></span>**6.16.2 Clock Generation Unit (CGU0)**

The key features are:

- **•** Generation of 11 base clocks selectable from several embedded clock sources
- **•** Crystal oscillator with power-down
- **•** Control PLL with power-down
- **•** Very low-power ring oscillator, always on to provide a safe clock
- **•** Seven fractional clock dividers with L/D division
- **•** Individual source selector for each base clock, with glitch-free switching
- **•** Autonomous clock-activity detection on every clock source
- **•** Protection against switching to invalid or inactive clock sources
- **•** Embedded frequency counter
- **•** Register write-protection mechanism to prevent unintentional alteration of clocks

**Remark:** Any clock-frequency adjustment has a direct impact on the timing of all on-board peripherals.

## **6.16.2.1 Functional description**

The clock generation unit provides 10 internal clock sources as described in [Table 27.](#page-51-1)

<span id="page-51-1"></span>

<span id="page-51-2"></span>[1] Maximum frequency that guarantees stable operation of the LPC2939.

<span id="page-51-3"></span>[2] Fixed to low-power oscillator.

For generation of these base clocks, the CGU consists of primary and secondary clock generators and one output generator for each base clock.



# <span id="page-52-0"></span>**Fig 12. Block diagram of the CGU0 (see [Table 27](#page-51-1) for all base clocks)**

There are two primary clock generators: a low-power ring oscillator (LP\_OSC) and a crystal oscillator. See [Figure 12.](#page-52-0)

LP\_OSC is the source for the BASE\_PCR\_CLK that clocks the CGU itself and for BASE\_SAFE\_CLK that clocks a minimum of other logic in the device (like the watchdog timer). To prevent the device from losing its clock source LP\_OSC cannot be put into power-down. The crystal oscillator can be used as source for high-frequency clocks or as an external clock input if a crystal is not connected.

Secondary clock generators are a PLL and seven fractional dividers (FDIV0:6). The PLL has three clock outputs: normal, 120° phase-shifted and 240° phase-shifted.

**Configuration of the CGU0:** For every output generator generating the base clocks a choice can be made from the primary and secondary clock generators according to [Figure 13](#page-53-0).



<span id="page-53-0"></span>Any output generator (except for BASE\_SAFE\_CLK and BASE\_PCR\_CLK) can be connected to either a fractional divider (FDIV0:6) or to one of the outputs of the PLL or to LP\_OSC/crystal oscillator directly. BASE\_SAFE\_CLK and BASE\_PCR\_CLK can use only LP\_OSC as source.

The fractional dividers can be connected to one of the outputs of the PLL or directly to LP\_OSC/crystal Oscillator.

The PLL is connected to the crystal oscillator.

In this way every output generating the base clocks can be configured to get the required clock. Multiple output generators can be connected to the same primary or secondary clock source, and multiple secondary clock sources can be connected to the same PLL output or primary clock source.

Invalid selections/programming - connecting the PLL to an FDIV or to one of the PLL outputs itself for example - will be blocked by hardware. The control register will not be written, the previous value will be kept, although all other fields will be written with new data. This prevents clocks being blocked by incorrect programming.

**Default Clock Sources:** Every secondary clock generator or output generator is connected to LP\_OSC at reset. In this way the device runs at a low frequency after reset. It is recommended to switch BASE\_SYS\_CLK to a high-frequency clock generator as (one of) the first step(s) in the boot code after verifying that the high-frequency clock generator is running.

**Clock Activity Detection:** Clocks that are inactive are automatically regarded as invalid, and values of 'CLK SEL' that would select those clocks are masked and not written to the control registers. This is accomplished by adding a clock detector to every clock

generator. The RDET register keeps track of which clocks are active and inactive, and the appropriate 'CLK\_SEL' values are masked and unmasked accordingly. Each clock detector can also generate interrupts at clock activation and deactivation so that the system can be notified of a change in internal clock status.

Clock detection is done using a counter running at the BASE\_PCR\_CLK frequency. If no positive clock edge occurs before the counter has 32 cycles of BASE\_PCR\_CLK the clock is assumed to be inactive. As BASE\_PCR\_CLK is slower than any of the clocks to be detected, normally only one BASE\_PCR\_CLK cycle is needed to detect activity. After reset all clocks are assumed to be 'non-present', so the RDET status register will be correct only after 32 BASE\_PCR\_CLK cycles.

Note that this mechanism cannot protect against a currently-selected clock going from active to inactive state. Therefore an inactive clock may still be sent to the system under special circumstances, although an interrupt can still be generated to notify the system.

**Glitch-Free Switching:** Provisions are included in the CGU to allow clocks to be switched glitch-free, both at the output generator stage and also at secondary source generators.

In the case of the PLL the clock will be stopped and held LOW for long enough to allow the PLL to stabilize and lock before being re-enabled. For all non-PLL Generators the switch will occur as quickly as possible, although there will always be a period when the clock is held LOW due to synchronization requirements.

If the current clock is HIGH and does not go LOW within 32 cycles of BASE\_PCR\_CLK it is assumed to be inactive and is asynchronously forced LOW. This prevents deadlocks on the interface.

# <span id="page-54-0"></span>**6.16.2.2 PLL functional description**

A block diagram of the PLL is shown in [Figure 14](#page-55-0). The input clock is fed directly to the analog section. This block compares the phase and frequency of the inputs and generates the main clock<sup>2</sup>. These clocks are either divided by  $2 \times P$  by the programmable post divider to create the output clock, or sent directly to the output. The main output clock is then divided by M by the programmable feedback divider to generate the feedback clock. The output signal of the analog section is also monitored by the lock detector to signal when the PLL has locked onto the input clock.

LPC2939\_3 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved.

<sup>2.</sup> Generation of the main clock is restricted by the frequency range of the PLL clock input. See [Table 36,](#page-73-0) Dynamic characteristics.



<span id="page-55-0"></span>**Triple output phases:** For applications that require multiple clock phases two additional clock outputs can be enabled by setting register P23EN to logic 1, thus giving three clocks with a  $120^\circ$  phase difference. In this mode all three clocks generated by the analog section are sent to the output dividers. When the PLL has not yet achieved lock the second and third phase output dividers run unsynchronized, which means that the phase relation of the output clocks is unknown. When the PLL LOCK register is set the second and third phase of the output dividers are synchronized to the main output clock CLKOUT PLL, thus giving three clocks with a  $120^\circ$  phase difference.

**Direct output mode:** In normal operating mode (with DIRECT set to logic 0) the CCO clock is divided by 2, 4, 8 or 16 depending on the value on the PSEL[1:0] input, giving an output clock with a 50 % duty cycle. If a higher output frequency is needed the CCO clock can be sent directly to the output by setting DIRECT to logic 1. Since the CCO does not directly generate a 50 % duty cycle clock, the output clock duty cycle in this mode can deviate from 50 %.

**Power-down control:** A Power-down mode has been incorporated to reduce power consumption when the PLL clock is not needed. This is enabled by setting the PD control register bit. In this mode the analog section of the PLL is turned off, the oscillator and the phase-frequency detector are stopped and the dividers enter a reset state. While in Power-down mode the LOCK output is LOW, indicating that the PLL is not in lock. When Power-down mode is terminated by clearing the PD control-register bit the PLL resumes normal operation, and makes the LOCK signal HIGH once it has regained lock on the input clock.

## **6.16.2.3 Pin description**

The CGU0 module in the LPC2939 has the pins listed in [Table 28](#page-55-1) below.

<span id="page-55-1"></span>

# **6.16.3 Clock generation for USB (CGU1)**

The CGU1 block is functionally identical to the CGU0 block and generates two clocks for the USB interface and a dedicated output clock. The CGU1 block uses its own PLL and fractional divider. The PLLs used in CGU0 and CGU1 are identical (see [Section 6.16.2.2\)](#page-54-0).

The clock input to the CGU1 PLL is provided by one of two base clocks generated in the CGU0: BASE\_ICLK0\_CLK or BASE\_ICLK1\_CLK. The base clock not used for the PLL can be configured to drive the output clock directly.



## **6.16.3.1 Pin description**

The CGU1 module in the LPC2939 has the pins listed in [Table 28](#page-55-1) below.

## **Table 29. CGU1 pins**



# **6.16.4 Reset Generation Unit (RGU)**

The RGU controls all internal resets.

The key features of the Reset Generation Unit (RGU) are:

- **•** Reset controlled individually per subsystem
- **•** Automatic reset stretching and release

LPC2939\_3 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved.

- **•** Monitor function to trace resets back to source
- **•** Register write-protection mechanism to prevent unintentional resets

# **6.16.4.1 Functional description**

Each reset output is defined as a combination of reset input sources including the external reset input pins and internal power-on reset, see [Table 30.](#page-57-0) The first five resets listed in this table form a sort of cascade to provide the multiple levels of impact that a reset may have. The combined input sources are logically OR-ed together so that activating any of the listed reset sources causes the output to go active.



## <span id="page-57-0"></span>**Table 30. Reset output configuration**

# **6.16.4.2 Pin description**

The RGU module in the LPC2939 has the following pins. [Table 31](#page-58-0) shows the RGU pins.

<span id="page-58-0"></span>

# **6.16.5 Power Management Unit (PMU)**

This module enables software to actively control the system's power consumption by disabling clocks not required in a particular operating mode.

Using the base clocks from the CGU as input, the PMU generates branch clocks to the rest of the LPC2939. Output clocks branched from the same base clock are phase- and frequency-related. These branch clocks can be individually controlled by software programming.

The key features are:

- **•** Individual clock control for all LPC2939 sub-modules
- **•** Activates sleeping clocks when a wake-up event is detected
- **•** Clocks can be individually disabled by software
- **•** Supports AHB master-disable protocol when AUTO mode is set
- **•** Disables wake-up of enabled clocks when Power-down mode is set
- **•** Activates wake-up of enabled clocks when a wake-up event is received
- **•** Status register is available to indicate if an input base clock can be safely switched off (i.e. all branch clocks are disabled)

## **6.16.5.1 Functional description**

The PMU controls all internal clocks coming out of the CGU0 for power-mode management. With some exceptions, each branch clock can be switched on or off individually under control of software register bits located in its individual configuration register. Some branch clocks controlling vital parts of the device operate in a fixed mode. [Table 32](#page-59-0) shows which mode control bits are supported by each branch clock.

By programming the configuration register the user can control which clocks are switched on or off, and which clocks are switched off when entering Power-down mode.

Note that the standby-wait-for-interrupt instructions of the ARM968E-S processor (putting the ARM CPU into a low-power state) are not supported. Instead putting the ARM CPU into power-down should be controlled by disabling the branch clock for the CPU.

**Remark:** For any disabled branch clocks to be re-activated their corresponding base clocks must be running (controlled by the CGU0).

[Table 32](#page-59-0) shows the relation between branch and base clocks, see also [Section 6.7.1](#page-17-0). Every branch clock is related to one particular base clock: it is not possible to switch the source of a branch clock in the PMU.

## <span id="page-59-0"></span>**Table 32. Branch clock overview**

## *Legend:*

*'1' Indicates that the related register bit is tied off to logic HIGH, all writes are ignored '0' Indicates that the related register bit is tied off to logic LOW, all writes are ignored '+' Indicates that the related register bit is readable and writable*



## **Table 32. Branch clock overview** *…continued*

## *Legend:*

*'1' Indicates that the related register bit is tied off to logic HIGH, all writes are ignored '0' Indicates that the related register bit is tied off to logic LOW, all writes are ignored '+' Indicates that the related register bit is readable and writable*



# **6.17 Vectored interrupt controller**

The LPC2939 contains a very flexible and powerful Vectored Interrupt Controller (VIC) to interrupt the ARM processor on request.

The key features are:

- **•** Level-active interrupt request with programmable polarity
- **•** 56 interrupt-request inputs
- **•** Software-interrupt request capability associated with each request input
- **•** Interrupt request state can be observed before masking
- **•** Software-programmable priority assignments to interrupt requests up to 15 levels
- **•** Software-programmable routing of interrupt requests towards the ARM-processor inputs IRQ and FIQ
- **•** Fast identification of interrupt requests through vector
- **•** Support for nesting of interrupt service routines

# **6.17.1 Functional description**

The Vectored Interrupt Controller routes incoming interrupt requests to the ARM processor. The interrupt target is configured for each interrupt request input of the VIC. The targets are defined as follows:

- **•** Target 0 is ARM processor FIQ (fast interrupt service)
- **•** Target 1 is ARM processor IRQ (standard interrupt service)

Interrupt-request masking is performed individually per interrupt target by comparing the priority level assigned to a specific interrupt request with a target-specific priority threshold. The priority levels are defined as follows:

- **•** Priority level 0 corresponds to 'masked' (i.e. interrupt requests with priority 0 never lead to an interrupt)
- **•** Priority 1 corresponds to the lowest priority
- **•** Priority 15 corresponds to the highest priority

Software interrupt support is provided and can be supplied for:

- **•** Testing RTOS (Real-Time Operating System) interrupt handling without using device-specific interrupt service routines
- **•** Software emulation of an interrupt-requesting device, including interrupts

## **6.17.2 Clock description**

The VIC is clocked by CLK\_SYS\_VIC, see [Section 6.7.2.](#page-19-0)

# <span id="page-62-0"></span>**7. Limiting values**

#### **Table 33. Limiting values**

*In accordance with the Absolute Maximum Rating System (IEC 60134).*



## **Table 33. Limiting values** *…continued*

*In accordance with the Absolute Maximum Rating System (IEC 60134).*



<span id="page-63-0"></span>[1] Based on package heat transfer, not device power consumption.

<span id="page-63-1"></span>[2] Peak current must be limited at 25 times average current.

<span id="page-63-2"></span>[3] For I/O Port 0, the maximum input voltage is defined by  $V_{I(ADC)}$ .

<span id="page-63-3"></span>[4] Only when  $V_{DD(10)}$  is present.

<span id="page-63-6"></span>[5] Not exceeding 6 V.

<span id="page-63-4"></span>[6] Note that pull-up should be off. With pull-up do not exceed 3.6 V.

<span id="page-63-5"></span>[7] For these input pins a fixed amplification of 2 / 3 is performed on the input voltage before feeding into the ADC0 itself. The maximum input voltage on ADC0 is V<sub>VDDA(ADC5V0)</sub>.

<span id="page-63-7"></span>[8] 112 mA per  $V_{DD(IO)}$  or  $V_{SS(IO)}$  should not be exceeded.

<span id="page-63-8"></span>[9] Human-body model: discharging a 100 pF capacitor via a 10 k $\Omega$  series resistor.

# **8. Static characteristics**

## <span id="page-64-0"></span>**Table 34. Static characteristics**

*VDD(CORE) = VDD(OSC\_PLL) ; VDD(IO) = 2.7 V to 3.6 V; VDDA(ADC3V3) = 3.0 V to 3.6 V; VDDA(ADC5V0) = 3.0 V to 5.5 V; Tvj = 40 C to +85 C; all voltages are measured with respect to ground; positive currents flow into the IC; unless otherwise specified.[\[1\]](#page-66-0)*



# **Table 34. Static characteristics** *…continued*

*VDD(CORE) = VDD(OSC\_PLL) ; VDD(IO) = 2.7 V to 3.6 V; VDDA(ADC3V3) = 3.0 V to 3.6 V; VDDA(ADC5V0) = 3.0 V to 5.5 V; Tvj = 40 C to +85 C; all voltages are measured with respect to ground; positive currents flow into the IC; unless otherwise specified.[1]*



## **Table 34. Static characteristics** *…continued*

*VDD(CORE) = VDD(OSC\_PLL) ; VDD(IO) = 2.7 V to 3.6 V; VDDA(ADC3V3) = 3.0 V to 3.6 V; VDDA(ADC5V0) = 3.0 V to 5.5 V;*   $T_{vi}$  =  $-40$  °C to +85 °C; all voltages are measured with respect to ground; positive currents flow into the IC; unless otherwise *specified.[1]*



<span id="page-66-0"></span>[1] All parameters are guaranteed over the virtual junction temperature range by design. Pre-testing is performed at  $T_{amb} = 85 \degree C$  on wafer level. Cased products are tested at  $T_{amb} = 25 °C$  (final testing). Both pre-testing and final testing use correlated test conditions to cover the specified temperature and power-supply voltage range.

<span id="page-66-1"></span>[2] Leakage current is exponential to temperature; worst-case value is at 85 °C T<sub>vi</sub>. All clocks off. Analog modules and FLASH powered down.

- <span id="page-66-2"></span>[3]  $V_{DDA(ADC3V3)}$  must correlate with  $V_{DDA(ADC5V0)}$ :  $V_{DDA(ADC3V3)} = V_{DDA(ADC5V0)} / 1.5$ .
- <span id="page-66-3"></span>[4]  $V_{DDA(ADC5V0)}$  must correlate with  $V_{DDA(ADC3V3)}$ :  $V_{DDA(ADC5V0)} = V_{DDA(ADC3V3)} \times 1.5$ .
- <span id="page-66-4"></span>[5] Not 5 V-tolerant when pull-up is on.
- <span id="page-66-5"></span>[6] For I/O Port 0, the maximum input voltage is defined by  $V_{I(ADC)}$ .
- <span id="page-66-6"></span>[7] For Port 0, pin 0 to pin 15 add maximum 1.5 pF for input capacitance to ADC. For Port 0, pin 16 to pin 31 add maximum 1.0 pF for input capacitance to ADC.
- <span id="page-66-7"></span>[8]  $C_{xtal}$  is crystal load capacitance and  $C_{ext}$  are the two external load capacitors.
- <span id="page-66-8"></span>[9] This parameter is not part of production testing or final testing, hence only a typical value is stated. Maximum and minimum values are based on simulation results.
- <span id="page-66-9"></span>[10] The power-up reset has a time filter: V<sub>DD(CORE)</sub> must be above V<sub>trip(high)</sub> for 2 us before reset is de-asserted; V<sub>DD(CORE)</sub> must be below  $V_{\text{trip}(low)}$  for 11  $\mu$ s before internal reset is asserted.

## **Table 35. ADC static characteristics**

*VDDA(ADC3V3) = 3.0 V to 3.6 V; Tamb = 40 C to +85 C unless otherwise specified; ADC frequency 4.5 MHz.*



<span id="page-67-0"></span>[1] Conditions:  $V_{SS(IO)} = 0$  V,  $V_{DDA(ADC3V3)} = 3.3$  V.

<span id="page-67-1"></span>[2] The ADC is monotonic, there are no missing codes.

<span id="page-67-2"></span>[3] The differential linearity error  $(E_D)$  is the difference between the actual step width and the ideal step width. See [Figure 17.](#page-68-0)

<span id="page-67-3"></span>[4] The integral non-linearity ( $E_{L(adi)}$ ) is the peak difference between the center of the steps of the actual and the ideal transfer curve after appropriate adjustment of gain and offset errors. See [Figure 17](#page-68-0).

<span id="page-67-4"></span>[5] The offset error  $(E_0)$  is the absolute difference between the straight line which fits the actual curve and the straight line which fits the ideal curve. See [Figure 17](#page-68-0).

<span id="page-67-5"></span>[6] The gain error  $(E_G)$  is the relative difference in percent between the straight line fitting the actual transfer curve after removing offset error, and the straight line which fits the ideal transfer curve. See [Figure 17.](#page-68-0)

<span id="page-67-6"></span>[7] The absolute error  $(E_T)$  is the maximum difference between the center of the steps of the actual transfer curve of the non-calibrated ADC and the ideal transfer curve. See [Figure 17.](#page-68-0)

<span id="page-67-7"></span>[8] See [Figure 16](#page-67-8).

<span id="page-67-8"></span>

<span id="page-68-0"></span>



# **8.1 Power consumption**

Fig 18. I<sub>DD(CORE)</sub> at different core frequencies (active mode)





# **8.2 Electrical pin characteristics**

<span id="page-70-0"></span>



<span id="page-71-1"></span><span id="page-71-0"></span>


# <span id="page-73-5"></span><span id="page-73-4"></span>**9. Dynamic characteristics**

#### **9.1 Dynamic characteristics: I/O and CLK\_OUT pins, internal clock, oscillators, PLL, and CAN**

#### **Table 36. Dynamic characteristics**

 $V_{DD(COBE)}$  =  $V_{DDOSC\ PL1}$ *; V<sub>DD(IO)</sub>* = 2.7 V to 3.6 V;  $V_{DDA(ADC3V3)}$  = 3.0 V to 3.6 V; all voltages are measured with respect to *ground; positive currents flow into the IC; unless otherwise specified.[\[1\]](#page-73-0)*



<span id="page-73-0"></span>[1] All parameters are guaranteed over the virtual junction temperature range by design. Pre-testing is performed at  $T_{amb} = 85 \degree C$  ambient temperature on wafer level. Cased products are tested at  $T_{amb} = 25 °C$  (final testing). Both pre-testing and final testing use correlated test conditions to cover the specified temperature and power supply voltage range.

<span id="page-73-1"></span>[2] See [Table 27.](#page-51-0)

<span id="page-73-2"></span>[3] This parameter is not part of production testing or final testing, hence only a typical value is stated.

<span id="page-73-3"></span>[4] Oscillator start-up time depends on the quality of the crystal. For most crystals it takes about 1000 clock pulses until the clock is fully stable.



## **9.2 USB interface**

#### <span id="page-75-2"></span>**Table 37. Dynamic characteristics: USB pins (full-speed)**

 $C_L$  = 50 pF;  $R_{pu}$  = 1.5 k $\Omega$  on D+ to  $V_{DD(3V3)}$ ; unless otherwise specified.



<span id="page-75-1"></span>[1] Characterized but not implemented as production test. Guaranteed by design.

<span id="page-75-0"></span>

## **9.3 Dynamic characteristics: I2C-bus interface**

#### <span id="page-76-5"></span>**Table 38. Dynamic characteristic: I2C-bus pins**

 $V_{DD(CORE)} = V_{DD(CSC\_PLL)}$ *;*  $V_{DD(IO)} = 2.7 V$  to 3.6 V;  $V_{DDA(ADC3V3)} = 3.0 V$  to 3.6 V; all voltages are measured with respect to *ground; positive currents flow into the IC; unless otherwise specified.[\[1\]](#page-76-0)*



<span id="page-76-0"></span>[1] All parameters are guaranteed over the virtual junction temperature range by design. Pre-testing is performed at  $T_{amb} = 85 \degree C$  ambient temperature on wafer level. Cased products are tested at  $T_{amb} = 25 °C$  (final testing). Both pre-testing and final testing use correlated test conditions to cover the specified temperature and power supply voltage range.

<span id="page-76-1"></span>[2] Typical ratings are not guaranteed. The values listed are at room temperature  $(25 \degree C)$ , nominal supply voltages.

<span id="page-76-6"></span><span id="page-76-2"></span>[3] Bus capacitance  $C_b$  from 10 pF to 400 pF.

# **9.4 Dynamic characteristics: SPI**

#### **Table 39. Dynamic characteristics of SPI pins**

 $V_{DD(CORE)} = V_{DD(CSC-PLL)}$ ;  $V_{DD(IO)} = 2.7$  V to 3.6 V;  $V_{DDA(ADC3V3)} = 3.0$  V to 3.6 V;  $V_{DDA(ADC5V0)} = 3.0$  V to 5.5 V;  $T_{\nu j}$  = -40 °C to +85 °C; all voltages are measured with respect to ground; positive currents flow into the IC; unless otherwise *specified.[\[1\]](#page-76-3)*



<span id="page-76-3"></span>[1] All parameters are guaranteed over the virtual junction temperature range by design. Pre-testing is performed at  $T_{amb} = 85 \degree C$  ambient temperature on wafer level. Cased products are tested at  $T_{amb} = 25 °C$  (final testing). Both pre-testing and final testing use correlated test conditions to cover the specified temperature and power supply voltage range.

<span id="page-76-4"></span>

## <span id="page-77-1"></span>**9.5 Dynamic characteristics: flash memory and EEPROM**

#### **Table 40. Flash characteristics**

 $T_{amb}$  = -40 °C to +85 °C;  $V_{DD(CORE)}$  =  $V_{DD(OSC\_PLL)}$ *;*  $V_{DD(IO)}$  = 2.7 V to 3.6 V; *VDDA(ADC3V3) = 3.0 V to 3.6 V; all voltages are measured with respect to ground.*



<span id="page-77-0"></span>[1] Number of program/erase cycles.

#### **Table 41. EEPROM characteristics**

 $T_{amb} = -40$  °C to +85 °C;  $V_{DD(CORE)} = V_{DD(OSC\,PLL)}$ *; V<sub>DD(IO)</sub>* = 2.7 V to 3.6 V;  $V_{DDA(ADC3V3)} = 3.0$  V to 3.6 V; all voltages are measured with respect to ground.



## **9.6 Dynamic characteristics: external static memory**

#### <span id="page-78-4"></span>**Table 42. External static memory interface dynamic characteristics**

 $V_{DD(CORE)} = V_{DD(CSC\_PLL)}$ *;*  $V_{DD(IO)} = 2.7 V$  to 3.6 V;  $V_{DDA(ADC3V3)} = 3.0 V$  to 3.6 V; all voltages are measured with respect to *ground.[\[1\]](#page-78-0)*



<span id="page-78-0"></span>[1] All parameters are guaranteed over the virtual junction temperature range by design. Pre-testing is performed at  $T_{amb} = 85 \degree C$  ambient temperature on wafer level. Cased products are tested at  $T_{amb} = 25 °C$  (final testing). Both pre-testing and final testing use correlated test conditions to cover the specified temperature and power supply voltage range.

<span id="page-78-1"></span>[2] When the byte lane select signals are used to connect the write enable input (8 bit devices),  $t_{CSHBLSH} = -0.5 \times T_{CLCL}$ .

<span id="page-78-2"></span>[3] When the byte lane select signals are used to connect the write enable input (8 bit devices),  $t_{CSLELSL} = t_{CSLWEL}$ .

<span id="page-78-3"></span>[4] For 16 and 32 bit devices.



## **Fig 28. External memory read access**



## **9.7 Dynamic characteristics: ADC**

#### <span id="page-80-2"></span>**Table 43. ADC dynamic characteristics**

 $V_{DD(CORE)}$  =  $V_{DD(CSC~PLL)}$ *; V<sub>DD(IO)</sub>* = 2.7 V to 3.6 V;  $V_{DDA(ADC3V3)}$  = 3.0 V to 3.6 V; all voltages are measured with respect to *ground.[\[1\]](#page-80-0)*



<span id="page-80-0"></span>[1] All parameters are guaranteed over the virtual junction temperature range by design. Pre-testing is performed at  $T_{amb} = 85 °C$  ambient temperature on wafer level. Cased products are tested at  $T_{amb} = 25 °C$  (final testing). Both pre-testing and final testing use correlated test conditions to cover the specified temperature and power supply voltage range.

<span id="page-80-1"></span>[2] Duty cycle clock should be as close as possible to 50 %.

# <span id="page-80-4"></span><span id="page-80-3"></span>**10. Application information**

## **10.1 Operating frequency selection**

The LPC2939 is specified to operate at a maximum frequency of 125 MHz, maximum temperature of 85 °C, and maximum core voltage of 1.89 V. [Figure 30](#page-81-0) and [Figure 31](#page-81-1) show that the user can achieve higher operating frequencies for the LPC2939 by controlling the temperature and the core voltage accordingly.



<span id="page-81-1"></span><span id="page-81-0"></span>

<span id="page-82-0"></span>

# **10.2 Suggested USB interface solutions**









# <span id="page-86-0"></span>**10.3 SPI signal forms**





## <span id="page-87-0"></span>**10.4 XIN\_OSC input**

The input voltage to the on-chip oscillators is limited to 1.8 V. If the oscillator is driven by a clock in slave mode, it is recommended that the input be coupled through a capacitor with  $C_i$  = 100 pF. To limit the input voltage to the specified range, choose an additional capacitor to ground  $\text{C}_\text{g}$  which attenuates the input voltage by a factor  $\text{C}_\text{i}$  / (C<sub>i</sub> + C<sub>g</sub>). In slave mode, a minimum of 200 mV RMS is needed. For more details see the *LPC29xx User manual UM10316*.



## <span id="page-87-1"></span>**10.5 XIN\_OSC Printed-Circuit Board (PCB) layout guidelines**

The crystal should be connected on the PCB as close as possible to the oscillator input and output pins of the chip. Take care that the load capacitors  $C_{x1}$  and  $C_{x2}$ , and  $C_{x3}$  in case of third overtone crystal usage, have a common ground plane. The external components must also be connected to the ground plain. Loops must be made as small as possible, in order to keep the noise coupled in via the PCB as small as possible. Also parasitics should stay as small as possible. Values of  $C_{x1}$  and  $C_{x2}$  should be chosen smaller accordingly to the increase in parasitics of the PCB layout.

# <span id="page-88-0"></span>**11. Package outline**



**Fig 40. Package outline SOT459-1 (LQFP208)**

# <span id="page-89-0"></span>**12. Soldering of SMD packages**

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

## <span id="page-89-1"></span>**12.1 Introduction to soldering**

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

## <span id="page-89-2"></span>**12.2 Wave and reflow soldering**

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- **•** Through-hole components
- **•** Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- **•** Board specifications, including the board finish, solder masks and vias
- **•** Package footprints, including solder thieves and orientation
- **•** The moisture sensitivity level of the packages
- **•** Package placement
- **•** Inspection and repair
- **•** Lead-free soldering versus SnPb soldering

#### <span id="page-89-3"></span>**12.3 Wave soldering**

Key characteristics in wave soldering are:

- **•** Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- **•** Solder bath specifications, including temperature and impurities

## <span id="page-90-0"></span>**12.4 Reflow soldering**

Key characteristics in reflow soldering are:

- **•** Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see Figure 41) than a SnPb process, thus reducing the process window
- **•** Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- **•** Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 44 and 45





#### **Table 45. Lead-free process (from J-STD-020C)**



Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 41.



For further information on temperature profiles, refer to Application Note *AN10365 "Surface mount reflow soldering description"*.

# <span id="page-92-0"></span>**13. Abbreviations**





## <span id="page-93-0"></span>**14. References**

- **[1] UM10316** LPC29xx user manual.
- **[2] ARM** ARM web site.
- **[3] ARM-SSP** ARM primecell synchronous serial port (PL022) technical reference manual.
- **[4] CAN** ISO 11898-1: 2002 road vehicles Controller Area Network (CAN) part 1: data link layer and physical signalling.
- **[5] LIN** LIN specification package, revision 2.0.

# <span id="page-94-0"></span>**15. Revision history**





# <span id="page-95-0"></span>**16. Legal information**

## <span id="page-95-1"></span>**16.1 Data sheet status**



[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

# <span id="page-95-2"></span>**16.2 Definitions**

**Draft —** The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

**Short data sheet —** A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification —** The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

# <span id="page-95-3"></span>**16.3 Disclaimers**

**Limited warranty and liability —** Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes —** NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use —** NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or

malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications —** Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on a weakness or default in the customer application/use or the application/use of customer's third party customer(s) (hereinafter both referred to as "Application"). It is customer's sole responsibility to check whether the NXP Semiconductors product is suitable and fit for the Application planned. Customer has to do all necessary testing for the Application in order to avoid a default of the Application and the product. NXP Semiconductors does not accept any liability in this respect.

**Limiting values —** Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

**Terms and conditions of commercial sale —** NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license —** Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

**Quick reference data —** The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Non-automotive qualified products —** Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

# <span id="page-96-1"></span>**17. Contact information**

For more information, please visit: **http://www.nxp.com**

For sales office addresses, please send an email to: **salesaddresses@nxp.com**

## <span id="page-96-0"></span>**16.4 Trademarks**

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

**I <sup>2</sup>C-bus —** logo is a trademark of NXP B.V.

# <span id="page-97-0"></span>**18. Contents**







Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### **© NXP B.V. 2010. All rights reserved.**

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

**Date of release: 7 April 2010 Document identifier: LPC2939\_3**