# Three-Channel Interleaved CCM PFC Controller

# FAN9673

## **Description**

The FAN9673 is an interleaved three−channel Continuous Conduction Mode (CCM) Power Factor Correction (PFC) controller IC intended for PFC pre−regulators. Incorporating circuits for the implementation of leading edge, average current, and "boost"-type power factor correction, the FAN9673 enables the design of a power supply that fully complies with the IEC1000-3-2 specification. Interleaved operation provides substantial reduction in the input and output ripple currents and the conducted EMI filtering becomes easier and cost effective.

An innovative channel management function allows slave channels to be loaded and unloaded smoothly in lower power−level conditions according to setting voltage on the CM pin, improving the PFC converter's load transient response.

The FAN9673 also incorporates a variety of protection functions, including: peak current limiting, input voltage brownout protection, and TriFault Detect function.

#### **Features**

- Continuous Conduction Mode Control
- Three−Channel PFC Control (Maximum)
- Average Current−Mode Control
- PFC Slave Channel Management Function
- Programmable Operation Frequency Range: 18 kHz ∼ 40 kHz or 55 kHz ∼ 75 kHz
- Programmable PFC Output Voltage
- Dual Current Limit Functions
- TriFault Detect Protects Against Feedback Loop Failure
- Sag Protection
- Programmable Soft−Start
- Under−Voltage Lockout (UVLO)
- Differential Current Sensing
- Available in 32−Pin LQFP Package

## **Typical Applications**

- High Power AC−DC Power Supply
- DC Motor Power Supply
- White Goods; e.g. Air Conditioner Power Supply
- Server and Telecom Power Supply
- Industrial Welding and Power Supply



**LQFP32 CASE 561AB**

## **MARKING DIAGRAM**



## **ORDERING INFORMATION**

See detailed ordering and shipping information on page [2](#page-1-0) of this data sheet.

# <span id="page-1-0"></span>**ORDERING INFORMATION**



# **TYPICAL APPLICATION**



 $*$  About  $D_{BP}$  please reference System Design Precautions

**Figure 1. Typical Application Diagram for Three−Channel PFC Converter**

# **BLOCK DIAGRAM**



HV: High Voltage Range AC Input, AC180 ~ 264 V



# **PIN CONFIGURATION**



**Figure 3. Pin Layout (Top View)**

## <span id="page-3-0"></span>**Table 1. PIN DEFINITIONS**



#### **Table [1.](#page-3-0) PIN DEFINITIONS** (continued)



## **ABSOLUTE MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise noted)



Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

## **RECOMMENDED OPERATING CONDITIONS**



Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

1. All voltage values, except differential voltage, are given with respect to GND pin.

2. Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device.

# **ELECTRICAL CHARACTERISTICS** (Unless otherwise noted, V<sub>DD</sub> = 15 V and T<sub>J</sub> = −40~105°C)



## **ELECTRICAL CHARACTERISTICS** (Unless otherwise noted, V<sub>DD</sub> = 15 V and T<sub>J</sub> = -40~105°C)



#### **CURRENT ERROR AMPLIFIERS**



#### **GAIN MODULATOR (Current Command Generator)**



## **ILIMIT (Current Command Limit)**



# **ILIMIT2 (CS1 /CS2 /CS3, Pulse−by−Pulse Current Limit)**



# **ELECTRICAL CHARACTERISTICS** (Unless otherwise noted, V<sub>DD</sub> = 15 V and T<sub>J</sub> = -40~105°C)





#### **PVO**



## **GAIN COMPENSATION (GC) SECTION** (Note [6\)](#page-9-0)



## **INDUCTANCE SETTING (LS) SECTION** (Note [6\)](#page-9-0)



## **BROWN IN /OUT**



# **ELECTRICAL CHARACTERISTICS** (Unless otherwise noted, V<sub>DD</sub> = 15 V and T<sub>J</sub> = −40~105°C)



## **LPK, PEAK−DETECTOR OUTPUT** (Note [7](#page-9-0))



# **CM1 SECTION**



**CM2 SECTION**



## **CM3 SECTION**



#### <span id="page-9-0"></span>**ELECTRICAL CHARACTERISTICS** (Unless otherwise noted,  $V_{DD} = 15$  V and  $T_J = -40 \sim 105$ °C)





**OTP**



Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

3. This parameter, although guaranteed by design, is not 100% production tested. 4. The setting range of resistance at the RI pin is between 53.3 k $\Omega$  and 10.7 k $\Omega$ .

5. Frequency of AC input should be <75 Hz.<br>6. The RLS and RGC setting suggestion folle 6. The RLS and RGC setting suggestion follows the calculation result from application notes AN−4164 and AN−4165.

7. LPK specification is guaranteed at state of PFC working.

8. Pull the CM pin low to ground, ensuring VCM < 0.2 V, to enable an individual channel.

## **THEORY OF OPERATION**

#### **Continuous Conduction Mode (CCM)**

The boost converter, shown in Figure 4, is the most popular topology for power factor correction in AC−DC power supplies. This popularity can be attributed to the continuous input current waveform provided by the boost inductor and the boost converter's input voltage range low down to 0 V. These fundamental properties make close−to−unity power factor easier to achieve.



**Figure 4. Basic PFC Boost Converter**

The boost converter can operate in Continuous Conduction Mode (CCM) or in Boundary Conduction Mode (BCM). These two descriptive names refer to the current flowing in the energy storage inductor of the boost power stage.





**Figure 5. Basic PFC Boost Converter**

As the names indicate, the inductor current in CCM is continuous and always above zero. In BCM, the new switching period is initiated when the inductor current returns to zero. There are many fundamental differences in CCM and BCM operations and the respective designs of the boost converter. The FAN9673 is design for CCM control, as Figure 5 shows. This method reduces inductor current ripple because the start current of each cycle is not 0 A typically. The ripple is controlled by the operation frequency and inductance design. This characteristic makes the peak current in the power semiconductor devices lower.

#### **Gain Modulator (IA, LPK, VEA)**

The FAN9673 employs two control loops for power factor correction: a current control loop and a voltage control loop. The current control loop shapes inductor current, as shown in Figure 6, through a current command, IMO, from the gain modulator.



The gain modulator is the block that provides the reference to control PFC input current. The output signal of the gain modulator, IMO, is a function of VVEA, IIAC, and VLPK; as shown in the Figure 7.

These are the three inputs to the gain modulator:

- $\bullet$  I<sub>IAC</sub>: A current representing the instantaneous input voltage (amplitude and wave shape) to the PFC. The rectified AC input sine wave is converted to a proportional current via a resistor and fed into the gain modulator. A sampling mechanism on  $I_{IAC}$  minimizes ground noise, important in high−power, switching−power conversion environment. The gain modulator responds linearly to I<sub>AC</sub>.
- V<sub>LPK</sub>: Voltage proportional to the peak-voltage output of the bridge rectifier when the PFC is working. The signal is the output of peak–detect circuit detecting from the  $I_{AC}$ . This factor of the gain modulator is input−voltage feed−forward control. This voltage information is not valid when the PFC is not working.
- V<sub>VEA</sub>: The output of the voltage error amplifier. The gain modulator responds linearly to variations of this voltage. The output of the gain modulator is a current signal,  $I_{MO}$ ,

as eq. 1:

$$
I_{MO} = K \times \frac{I_{AC} \times V_{VEA}}{V_{LPK}^2}
$$
 (eq. 1)

where the K term is about 0.8 for  $V_{IR}$  < 1.5 V and 3.2 for  $V_{IR}$  > 3.5V respectively.

The current signal,  $I_{MO}$ , is in the form of a full–wave rectified sinusoid at twice of the line frequency. The gain modulator forms the reference for the current−loop and ultimately controls the instantaneous current drawn from the power line.



**Figure 7. Input of Gain Modulation**

#### **Current Balance**

Current matching of different channel is an important topic of multi−channel control. In FAN9673, control of current in each channel is based on sensed signal  $V_{CS}$  to track the current command from the gain modulator, as shown in Figure 8.



**Figure 8. Average Current Mode Control**

The main factors to balance current in each channel are layout and device tolerance. The tolerance of the shunt resistor for the current sense is especially important. If the feedback signal,  $V_{CS}$ , has large deviation due to the tolerance of the sense resistor, the current of the channels tends to be unbalanced. High precision resistors are recommended.

High−power applications implies current values are high, so the distance of layout trace between the current sense resistors and the controller or power ground (negative of output capacitor) to IC ground is important, as shown in Figure 9. The longer trace and large current make the offset voltage and ground bounce differ significantly for different channels. Decreasing the deviation help balancing different channels. Please check the layout guidance in application notes AN-[4164](https://cma.onsemi.com/pub/Collateral/AN-4164.pdf.pdf) or AN-[4165](https://cma.onsemi.com/pub/Collateral/AN-4165.pdf.pdf).



**Figure 9. Current Balance Factors**

#### **Interleaving**

The FAN9673 controller is used to control three−channel boost converters connected in parallel. The controller operates in average−current mode and supports Continuous Conduction Mode (CCM). Each channel affords one−third the power when the system operates close to full load or when channel management is disabled.

Parallel power processing increases the number of power components, but the current rating of independent channels is reduced, allowing power semiconductors with lower current ratings to be applied.

The switches of the three boost converters can operate at three−channel with 120° out−of−phase or two−channel with 180° out−of−phase (one channel disable at light load). The interleaving controller can reduce the total ripple current of input. Simultaneously, the output current ripple of each channel is evenly distributed and sequentially rippled on the output capacitor, which can extend the life of the capacitor.

#### **Channel Management 2/3: CM Control**

The CM pin is used for controlling channel management. The channel management is realized by changing a gain, acting as changing relative weighting, for the current command. The relationship of CM and the gain of the slave channel is shown in Figure 10. The level of CM set the threshold of power level, representing by  $V_{VEA}$ , for reducing the current command for the slave PFC. The FAN9673 starts to reduce the current command  $(I_{MO} \times R_M)$ for channel  $2/3$  by  $G_{\text{ain2/3}}$  from one to zero when the  $V_{\text{VEA}}$ level is lower than its CM level, as Figure [11](#page-12-0) and Figure [12](#page-12-0) show. The output power of the slave channel is reduced in response to reduction in current command. For example, when CM2 is set at 3 V and  $V_{VFA}$  is less than the CM2 voltage, the channel management block reduces the command for channel 2 as:

$$
V_{gmi2+} = I_{MO} \times R_M \times G_{ain2}
$$
 (eq. 2)



**Figure 10. Current Balance Factors**

<span id="page-12-0"></span>



**Figure 12. VVEA and VCM Relationship in Channel Management Operation**

#### **Table 2. PHASE AND GAIN CHANGE OF CM CONTROL**



#### **Channel Management 2: External Control**

Channel Management (CM) function can also be accessed by an MCU through the connection shown in Figure [14](#page-13-0). CM pins have internal pull–up current source. If  $V_{CM} > 4 V$ , the channel is disabled. To enable the channel, make  $V_{CM} = 0 V$ , as shown in Figure [15.](#page-13-0)

The CM pin of the slave should be connected with a switch  $S_2$  to ground. One pin of MCU must read the  $V_{VEA}$  signal to

Table 2 explains the phase and gain change of each channel when the PFC operates at various loads. The loading decreases the gain to the slave until it is disabled. The phase of Channel Management (CM) mode doesn't change when channel 3 is disabled. The behavior shown in Figure 13.



**Figure 13. Phase and Gain Change of CM Control**

determine when to turn on/off the slave channel. For example, as shown in Figure [16](#page-13-0), two thresholds, V<sub>P2−OFF−L</sub> and VP2−OFF−H, are set in MCU program. When VVEA < VP2−OFF−L, the slave PFC turns off. If  $V<sub>VEA</sub>$  >  $V<sub>P2-OFF-H</sub>$ , the slave PFC turns on.

<span id="page-13-0"></span>

**Figure 14. Channel Management by MCU**





**Figure 16. Channel Management by External Signal from MCU**





When CM is accessed this way, relative phase of OPFC of each channel changes when the loading changes, as illustrated in Table 3 and Figure 17. When the MCU disables channel 3 at mid−load, the relative phase angle of channel 2 to channel 1 shifts from 120 $^{\circ}$ C to 180 $^{\circ}$ C. G<sub>ain2/3</sub> of each channel under this control method switches between 100% and 0%.



**External Signal Control**

#### <span id="page-14-0"></span>**FUNCTIONAL DESCRIPTION**

#### **Internal Oscillator (RI)**

Frequency of an internal oscillator is determined by an external resistor,  $R_{\text{RI}}$ , on the RI pin. The frequency of the oscillator is given by eq. 3. The frequency can be freely set in two ranges,  $18$  kHz  $\sim$  40 kHz and 55 kHz $\sim$ 75 kHz. Setting frequency between 40 kHz and 55 kHz is not allowed in FAN9673.

$$
f_{osc} = \frac{8 \times 10^8}{R_{\text{RI}}} \tag{eq. 3}
$$

#### **Current−Control Loop of Boost Stage**

As shown in Figure 18, the two control loops for power factor correction are a current−control loop and a voltage−control loop. Based on the reference signal obtained at the IAC pin, the error amplifier in current−control loop regulates current signal as:

$$
I_L \times R_{CS} = I_{MO} \times R_M \times G_{ain2/3} = K \times \frac{I_{AC} \times V_{EA}}{V_{LPK}} \times R_M \times G_{ain2/3}
$$
\n
$$
(eq. 4)
$$

Average value of sensed current,  $I_L \times R_{CS}$ , is regulated to the current command,  $I_{MO} \times R_M$ .  $G_{ain2/3}$  is a gain between  $0 - 1$  when the channel management block is engaged for the slave channels.  $G_{\text{ain2/3}}$  term is equal to one for channel 1.

#### **Voltage−Control Loop of Boost Stage**

The voltage−control loop regulates PFC output voltage by using the internal error amplifier,  $G_{mv}$ , making voltage on FBPFC same as the internal reference voltage, 2.5 V. It stabilizes PFC output voltage and decreases 120−Hz ripple on PFC output voltage.



**Figure 18. Gain Modulation Block**

#### **TriFault Detect Technology**

To improve power supply reliability, reduce system component count, and simplify compliance to UL 1950 safety standards, the FAN9673 brings TriFault Detect technology. This feature monitors FBPFC for certain PFC fault conditions.

In the case of a feedback path failure, the output of the PFC can exceed operating limits. Should FBPFC go too low, too high, or open, the TriFault Detect senses the fault and terminates the PFC output drive.

TriFault Detect is an entirely internal circuit. It requires no external components to perform its function.

#### **PFC Over−Voltage Protection (OVP)**

FAN9673 has an auto−restart OVP function. When the feedback level,  $V_{FBPFC}$ , reaches 2.75 V (reference level is 2.5 V), the PFC gate signal stops. The PFC gate signal resumes when  $V_{FBPFC}$  returns to 2.5 V.

#### **PFC Brown In/Out (BIBO)**

An internal AC Under−Voltage Protection (UVP) comparator monitors the AC input information from  $V_{IN}$ , as shown in Figure 19. The OPFC is disabled when the  $V_{BIBO}$ is less than 1.05 V for 410 ms. If  $V_{\rm BIBO}$  is larger than 1.9 V ( $V_{VIR}$  < 1.5 V) or 1.75 V ( $V_{VIR}$  > 3.5 V), the PFC stage is enabled. The VIR pin is used to set the AC input range according to Table 4.

#### **Table 4. BIBO SETTING OF VARIOUS AC INPUT**





**Figure 19. VBIBO According to the PFC Operation**

#### **PFC Gate Driver**

For high−power applications, the switch device of the system requires high driving current. The totem−pole circuit shown in Figure 20 is recommended.



#### **Differential Current Sensing (CS+, CS−)**

Switching noise problems in interleaved PFC control is more critical than on a single channel, especially for current sensing. The FAN9673 uses a differential amplifier to eliminate switching noise from other channels. The FAN9673 has three groups of differential current−sensing pins. The CSn+ and CSn− are the inputs of the internal differential amplifiers. This makes the PFC more stable in higher−power applications and eliminates switching noise from other channels. As Figure 21 shows, ground bounce can be decreased by a differential sense function.



**Figure 21. Gate Drive Circuit**

#### **Linear Predict Function (GC & LS)**

Current sense signal reflects inductor current only when OPFC is on. The linear predict function is used to emulate the behavior of inductor current when the OPFC is off. Resistor on the LS pin is used to set equivalent inductance value for the internal emulator. Resistor on the GC pin is used to align sensed input voltage (IAC) and output voltage (FBPFC) signals. Values of those resistors can be determined by:

$$
R_{LS} = \frac{L_{PFC}}{1.5 \times 10^{-9} \times R_{CS} \times \frac{(R_{FB1} + R_{FB2} + R_{FB3})}{R_{FB3}}}
$$
(eq. 5)

$$
R_{GC} = \frac{6 \times 10^6}{\frac{R_{FB1} + R_{FB2} + R_{FB3}}{R_{FB3}}}
$$
 (eq. 6)

Care must be taken that RLS value need to be within  $12 - 87$  k $\Omega$ .

#### **Current−Limit Protection**

The FAN9673 includes three factors that limits current to manage OCP and inductor saturation: V<sub>VEA</sub> limit, VILIMIT, and  $V<sub>ILIMIT2</sub>$ . The current-limit thresholds,  $V<sub>ILIMIT1</sub>$  and VILIMIT2, are configurable through ILIMIT and ILIMIT2 pins.

#### *Power (Normal State)*

In the normal case, average input power is controlled by the command  $V_{VEA}$ . When  $V_{VEA}$  rises to 5.6 V, it is internally clamped. Input power can't increase further.

#### *Current Limit 1 (Abnormal State)*

The current command from the gain modulator is  $K \times I_{AC} \times V_{VEA} / V_{LPK}^2$ . In abnormal state, such as AC cycle miss and recover in a short period, the  $V_{LPK}$  has a delay before returning to the original level. This delay makes the current command increased. If the command is greater than the limit clamp level,  $V_{ILIMIT}$ , current command will be clamped, as shown in Figures 22 and [23](#page-16-0). The peak current of this state can be used as the maximum current for inductor design, assuring inductor is not saturated.



**Figure 22. Current Command Limit by ILIMIT**

*Current Limit 2 (Saturation State)*

Use  $80\% \sim 90\%$  of the maximum current of the switch device to serve as the saturation protection. V<sub>LIMIT2</sub> is a cycle−by−cycle limit.

<span id="page-16-0"></span>

**Figure 23. ILIMIT and ILIMIT2 Setting**

#### **Programmable PFC Output Voltage (PVO)**

In some cases, decreasing the PFC output voltage can improve efficiency of the PFC stage. The PVO pin is used to program output voltage, as shown in Figure 24. An external voltage signal, from MCU or other source, is provided to PVO pin.

This function is enabled when  $V_{\text{PVO}} > 0.5$  V. Upon enabled,  $V_{FBPFC}$  regulation target becomes:

$$
V_{FBPFC} = 2.5 V - \left[\frac{V_{PVO}}{4}\right]
$$
 (eq. 7)

For instance, if PVO input is 1 V,  $R_{FB1}+R_{FB2} = 3.7 M\Omega$ , and  $R_{FB3} = 23.7 k\Omega$ , V<sub>FBPFB</sub> will be regulated to 2.25 V, making PFC  $V<sub>O</sub> = 354$  V.



**Figure 24. Programmable PFC Output Voltage**

#### **RDY Function and AC Line Off/AC "SAG"**

The ready (RDY) function is used to signal the MCU that the PFC stage is ready and the downstream power stage can start to operate. When the feedback voltage on FBPFC rises above 2.4 V,  $V_{\rm RDY}$  signal pulls HIGH as shown in Figure 25.

If the AC line is OFF (or AC signal drops for a long time), the FAN9673 enters brown–out and  $V_{RDY}$  pulls LOW to

indicate to the MCU that the power stage should stop, as shown in Figure 26.

When the AC signal drops for only a short time (i.e.  $1 - 1.5$ AC cycles), brown–out is not triggered and  $V_{FBPEC}$  may not drop too much. In this case, RDY will not go LOW as shown in Figure 27.

AC "sag" means the AC drops to a low level, such as  $110 \text{ V}$  / 220 V  $\rightarrow$  40 V. AC "missing" means the AC drops to 0 V. If AC drops, the PFC attempts to transfer energy to  $V<sub>O</sub>$  before  $V<sub>O</sub>$  drops to the 50% level. If AC is 0 V, the PFC can't transfer energy. If the level reaches 50%, the PFC stops, and FAN9673 resets and waits for AC to return.



**Figure 25. RDY Function to MCU**



**Figure 26. When AC Drops for a Long Time**



**Figure 27. AC Drops Briefly**

#### **Soft−Start**

Soft−start is combined with RDY pin operation, as Figure [26](#page-16-0) and Figure [27](#page-16-0) show. During startup, the RDY pin remains LOW until the PFC output voltage reaches 96% of its nominal value. When the supply voltage of the downstream converter is controlled by the RDY pin, the PFC stage always starts with no load because the downstream converter does not operate until the PFC output voltage reaches the required level for the design.

Usually, the error amplifier output,  $V_{VEA}$ , is saturated to HIGH during startup because the actual output voltage is less than the target value.  $V_{VEA}$  remains saturated to HIGH until the PFC output voltage reaches its target value. Once the PFC output reaches its target value, the error amplifier comes out of saturation. However, it takes several line cycles for  $V_{VEA}$  to drop to its proper value for output regulation, which delivers more power to the load than required and causes output voltage overshoot. To prevent output voltage overshoot during startup caused by the saturation of error amplifier, the FAN9673 clamps the error amplifier output voltage ( $V_{EA}$ ) by the  $V_{SS}$  value until PFC output reaches 96% of its nominal value.

#### **Input Voltage Peak Detection**

The input AC peak voltage is sensed at the IAC pin. Ideally, RMS value of the input voltage should be used for feed−forward control in the gain modulator circuit. Since the RMS value of the AC input voltage is directly proportional to its peak, it is sufficient to find the peak instead of the more−complicated and slower method of integrating the input voltage over a half line cycle. The internal circuit of the IAC pin works with peak detection on the input AC waveform and output to the LPK pin for MCU use, as shown in Figure 28.



**Figure 28. Waveform of LPK Function**

One of the important benefits of this approach is that the peak indicates the correct RMS value even at no load. At no load, the HF filter capacitor at the input side of the boost converter is not discharged around the zero−crossing of the line waveform. Another notable benefit is that, during line transients, when the peak exceeds the previously measured value, the input−voltage feed−forward circuit can react immediately without waiting for a valid integral value at the end of the half−line period.

The relationship of  $V_{IN.PK}$  to  $V_{LPK}$  is shown in Figure 29. The peak detection circuits recognizes the  $V_{IN}$  information from  $I_{AC}$ . When recommended design values in Table [4](#page-14-0) are followed, RLPK pin sets the ratio of  $V_{IN}$  to  $V_{LPK}$  via a resistor R<sub>RLPK</sub> as described in eq. 8. The target value of  $V_{LPK}$  is usually set as one percent (1%) of  $V_{IN-pk}$ . The maximum VLPK should not exceed 3.8 V when system operation is at maximum AC input.

As in the below design example, assume the maximum  $V_{IN.PK}$  at 373 V (264 V<sub>AC</sub>), the relationship of  $V_{IN.PK}/V_{LPK}$  is 100, and  $V_{LPK}$  = 3.73 V < 3.8 V.

$$
V_{LPK} = \frac{V_{IN.PK}}{100} \times \frac{R_{RLPK}}{12.4k}
$$
 (eq. 8)



**Figure 29. Relationship of VIN.PK to VLPK**



1.753  $-25$ 35 50 65  $-40$  $-10$ 5  $20\,$ Temperature (°C)

35 50 65 80 95

Temperature (°C)

1.043

 $-40$ 

 $-25$ 

 $-10$ 5  $20\,$ 



65

65 80

65

80

95

95

95

80

80 95



Typical characteristics are provided at  $V_{DD} = 15$  V unless otherwise noted.































Typical characteristics are provided at  $V_{DD} = 15$  V unless otherwise noted.











**Figure 50. VLPK−H1 vs. Temperature Figure 51. VLPK−H2 vs. Temperature**









## **Table 5. TYPICAL APPLICATION CIRCUIT**



# **Features**

- 180 VAC ~264 V, Three−Channel PFC Using FAN9673
- Switch−Charge Technique of Gain Modulator for Better PF and Lower THD
- 40 kHz Low Switching Frequency Operation with IGBT
- Protections: Over−Voltage Protection (OVP), Under−Voltage Protection (UVP), and Over−Current Protection (ILIMIT), Inductor Saturation Protection (ILIMIT2)



**Figure 52. Schematic of Design Example**

## **Specification**

- VDD Maximum Rating: 20 V
- $\bullet$  V<sub>DD</sub> OVP: 24 V
- $\bullet$  V<sub>CC</sub> UVLO: 10.3 V/12.8 V
- PVO: 0 V ∼ 1 V
- PFC Soft–Start:  $C_{SS} = 0.47 \mu F$
- Brown−In/Out: 175 V/165 V
- Switching Frequency: 40 kHz
- V<sub>FBPFC</sub> for RDY: 2.4 V/1.55 V (96% / 62%)
- $\bullet$  R<sub>IAC</sub>: 12 M $\Omega$

## **Inductor Schematic Diagram**

- Core: QP2925H (3C94)
- Bobbin: 4 Pins



## **Figure 53. Inductor Schematic Diagram**

#### **Table 6. WINDING SPECIFICATION**



## **Table 7. MOSFET AND DIODE REFERENCE SPECIFICATION**



#### **Typical Performance**

#### **Table 8. EFFICIENCY**



#### **Table 9. POWER FACTOR**



# **Table 10. TOTAL HARMONIC DISTORTION**



#### **System Design Precautions**

- Pay attention to the inrush current when AC input is first connected to the boost PFC convertor. It is recommended to use NTC and a parallel connected relay circuit to reduce inrush current.
- Add bypass diode to provide a path for inrush current when PFC start up.
- The PFC stage is normally used to provide power to a downstream DC−DC or inverter. It's recommend that

downstream power stage is enabled to operate at full load once the PFC output voltage has reaches a level close to the specified steady−state value.

• The PVO function is used to change the output voltage of PFC, V<sub>PFC</sub>. The V<sub>PFC</sub> should be kept at least 25 V higher than  $V_{IN}$ .



**LQFP−32, 7x7** CASE 561AB−01 ISSUE O

DATE 19 JUN 2008





onsemi, ONSOMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of **onsemi**ís product/patent coverage may be accessed at [www.onsemi.com/site/pdf/Patent](https://www.onsemi.com/site/pdf/Patent-Marking.pdf)−Marking.pdf. **onsemi** reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as–is" and **onsemi** makes no warranty, representation or guarantee regarding the accuracy of the<br>information, product features, availabili of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products<br>and applications using **onsemi** or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates,<br>and distributors harmless against associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal<br>Opportunity/Affirmative Action Employer. Thi

#### **ADDITIONAL INFORMATION**

**TECHNICAL PUBLICATIONS**: **Technical Library:** [www.onsemi.com/design/resources/technical](https://www.onsemi.com/design/resources/technical-documentation)−documentation **onsemi Website:** [www.onsemi.com](https://www.onsemi.com/)

#### **ONLINE SUPPORT**: [www.onsemi.com/support](https://www.onsemi.com/support?utm_source=techdocs&utm_medium=pdf) **For additional information, please contact your local Sales Representative at** [www.onsemi.com/support/sales](https://www.onsemi.com/support/sales)