

# *MP2932*  **6-Phase PWM Controller with 8-Bit DAC Code for VR10 and VR11**

**The Future of Analog IC Technology**

# **DESCRIPTION**

The MP2932 is a 6-phase, synchronous buck switching regulator controller for regulating microprocessor core voltage. MP2932 also uses dual edge PWM mode to realize fast load transient with fewer capacitors.

For meeting the requirement of microprocessor output voltage drops tightly as load current increases, output current is sensed to realize voltage droop function. Accurate current balancing is included in MP2932 to provide current balance for each channel.

8-bit ID input with selectable VR11 code and extended VR10 code can set output voltage dynamically.

## **FEATURES**

- 2-, 3-, 4-, 5- or 6-phase Operation
- Channel-Current Balancing
- Voltage Droop vs. Load Current
- Precision Resistor or DCR Current Sensing
- Adjustable Switching Frequency
- Over Current Protection
- Available in a 48-pin QFN6x6 Package

## **APPLICATIONS**

- Power Modules
- Desktop, Server, Core Voltage
- POLs (Memory)

All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology<sup>n</sup> are Registered Trademarks of Monolithic Power Systems, Inc.

## **TYPICAL APPLICATION (6-PHASE BUCK CONVERTER)**



MP2932 Rev.1.02 www.MonolithicPower.com **1** MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2012 MPS. All Rights Reserved.



## **ORDERING INFORMATION**



# **ABSOLUTE MAXIMUM RATINGS (1)**



## *Recommended Operating Conditions*  **(3)**

Supply Voltage VCC ........................... +5V ±5% Operating Junction Temp.  $(T_J)$ . -40 $^{\circ}$ C to +125 $^{\circ}$ C

#### *Thermal Resistance*  **(4)** *θJA θJC* QFN48 (6mm x 6mm) ............. 32 ...... 3.5 .. C/W

#### **Notes:**

- 1) Exceeding these ratings may damage the device.
- The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-toambient thermal resistance  $\theta_{JA}$ , and the ambient temperature TA. The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D (MAX) = (T_J (MAX))^2$  $T_A$ ) /θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.



## **ELECTRICAL CHARACTERISTICS**

Operating conditions:  $V_{cc}$  = 5V, unless otherwise noted.





## **ELECTRICAL CHARACTERISTICS** *(continued)*

Operating conditions:  $V_{cc}$  = 5V, unless otherwise noted.



X



## **PIN FUNCTIONS**





## **PIN FUNCTIONS** *(continued)*











MP2932 Rev.1.02 www.MonolithicPower.com **8** MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2012 MPS. All Rights Reserved.



## **BLOCK DIAGRAM**





## **OPERATION**

#### **Multiphase Power Conversion**

The MP2932 is a multiphase VR controller for Intel VR11 or VR10. It can be programmed for 2-, 3-, 4-, 5- or 6 channel operation for microprocessor core supply power converters with interleaved switching. The interleaving work of each phase can help to reduce of ripple current amplitude in the multiphase circuit and to reduce input ripple current.

The MP2932 control system is based on Dual-Edge PWM providing the fastest load response.

Under load transition condition, the MP2932 can turn on all phase together to improve the load transient. It can achieve excellent transient performance and reduce the demand on the output capacitors.

#### **Number of Phases**

The number of operational phases is determined by internal circuitry that monitors the PWM outputs. Normally, the MP2932 operates as a 6 phase controller. The number of active channels is determined by the state of PWM3, PWM4, PWM5, and PWM6. For 2-phase operation, connect PWM3 to VCC; similarly, PWM4 for 3 phase, PWM5 for 4-phase, and PWM6 for 5 phase operation. Table 1 shows the phase firing sequence.

#### **Table 1—Phase firing sequence**



#### **Switching Frequency**

The clock frequency is set by an external resistor  $R<sub>T</sub>$  connected from the FS pin to GND.

The resistor  $R<sub>T</sub>$  can be estimated by Equation (1).

$$
R_{T} = \frac{2.5 \times 10^{10}}{F_{sw}} - 600 \tag{1}
$$

Where  $F_{SW}$  is the switching frequency of each phase.

#### **Current Sensing**

MP2932 has cycle by cycle current sense for fast response. MP2932 adopts inductor DCR sensing, or resistive sensing techniques. The sense current,  $I_{\text{SFN}}$ , is proportional to the inductor current. The sensed current is used for current balance, load-line regulation, and overcurrent protection.

## **Inductor DCR Sensing**

The MP2932 can adopt a lossless current sensing scheme, commonly referred to as inductor DCR sensing, as shown in Figure 2.



## **Figure 2—DCR Sensing Configuration**

Equation (2) shows the s-domain equivalent voltage across the inductor  $V_1$ .

$$
V_L = I_L \cdot (s \cdot L + DCR) \tag{2}
$$

A simple RC network across the inductor extracts the DCR voltage, as shown in Figure 2.

The voltage on the capacitor  $V_c$ , can be shown to be proportional to the channel current  $I_L$ , see Equation (3).

$$
V_{\mathbf{C}} = \frac{\left(s \cdot \frac{L}{DCR} + 1\right) \cdot (DCR \cdot I_{\mathbf{L}})}{(s \cdot RC + 1)}
$$
(3)



If the RC network components are selected such that the RC time constant (=R\*C) matches the inductor time constant (=L/DCR), the voltage across the capacitor  $V_c$  is equal to the voltage drop across the DCR, i.e., proportional to the channel current.

Therefore, the current out of ISEN+ pin  $(I_{SEN})$ , is proportional to the inductor current and it can be seen form Equation (4).

$$
I_{\text{SEN}} = I_L \cdot \frac{\text{DCR}}{\text{R}_{\text{ISEN}}} \tag{4}
$$

## **Resistive Sensing**

For accurate current sense, a current-sense resistor  $R_{\text{SENSE}}$  in series with each output inductor can also be adopted (see Figure 3). This technique reduces overall converter efficiency due to the additional power loss on R<sub>SENSE</sub>.

Equation (5) shows the relationship between the channel current to the sensed current  $I_{\text{SEN}}$ .



#### **Figure 3—Sense Resistor in Series with Inductors**

## **Channel-Current Balance**

The sensed current from each active channel is summed together and divided by the number of active channels. The resulting average current (IAVG) provides a measure of the total load current. Channel current balance is achieved by comparing the sensed current of each channel to the average current to make an appropriate

adjustment to the PWM duty cycle of each channel.

#### **Output Voltage and Load-Line Regulation**

The MP2932 uses an internal differential remote-sense amplifier as shown in Figure 4. The microprocessor voltage is sensed between the VSEN and RGND pins.

The output of the error amplifier  $(V_{\text{COMP}})$  is compared to sawtooth waveforms to generate the PWM signals. The typical open-loop gain of error amplifier is no less than 80dB, and the typical open-loop bandwidth is no less than 20MHz. The PWM signals control the timing of the MPS Intelli-phase and regulate the converter output to the specified reference voltage.



## **Figure 4—Output Voltage and Load-line Regulation**

The load-line is realized by a resistor  $R_{FB}$ connected between FB pin and the remote sense output (VDIFF). As shown in Figure 4, the average current of all active channels  $(I_{AVG})$ flows from FB through the load-line regulation resistor  $R_{FB}$ . The resulting voltage drop across  $R_{FR}$  can be seen form Equation (6):

$$
V_{\text{DROOP}} = I_{\text{AVG}} R_{\text{FB}} \tag{6}
$$

The output voltage is reduced by the droop voltage  $V_{DROOP}$ , and it is a function a load current. It's derived by combining Equation (6) with the appropriate sensing current expression defined by the current sense method.



$$
V_{OUT} = V_{REF} - V_{OFS} - \left(\frac{I_{OUT}}{N} \frac{R_X}{R_{ISEN}} R_{FB}\right)
$$
 (7)

Where  $V_{REF}$  is the reference voltage,  $V_{OFF}$  is the programmed offset voltage,  $I_{\text{OUT}}$  is the total output current of the converter, R<sub>ISEN</sub> is the sense resistor connected to the ISEN+ pin, and  $R_{FB}$  is the feedback resistor, N is the active channel number, and  $R_X$  is the DCR, or  $R_{\text{SENSE}}$ depending on the sensing method.

Therefore, the loadline is defined as:

$$
R_{LL} = \frac{R_{FB}}{N} \frac{R_X}{R_{\text{ISEN}}} \tag{8}
$$

### **Output Voltage Offset Programming**

In Figure 5, OFS pin is used to generate noload offset. A resistor RREF between DAC and REF is selected, and the product  $(I<sub>OFS</sub> \times R<sub>OFS</sub>)$  is equal to the desired offset voltage.



## **Figure 5—Offset Voltage Programming**

Connect a resistor  $R<sub>oFS</sub>$  between OFS to VCC to generate a positive offset. The voltage across it is regulated to 1.6V. This causes a proportional current  $(I<sub>OFS</sub>)$  to flow into OFS. The positive offset is:

$$
V_{\text{OFFSET}} = \frac{1.6 \times R_{\text{REF}}}{R_{\text{OFF}}}
$$
 (9)

Connect a resistor  $R<sub>OFS</sub>$  between OFS to GND to generate a negative offset. The voltage across it is regulated to 0.4V, and  $I<sub>OFS</sub>$  flows out of OFS. The negative offset is:

$$
V_{\text{OFFSET}} = \frac{0.4 \times R_{\text{REF}}}{R_{\text{OFFS}}} \tag{10}
$$

#### **Enable and Disable**

While in shutdown mode, the PWM outputs are held in a Hi-Z state, and the SD signal is pulled low to assure the Intelli-phase remain off. The following input conditions must be met to start MP2932.

- 1. VCC must reach the internal power-on reset (POR) rising threshold.
- 2. EN\_PWR is used to coordinate the power sequencing between VCC and another voltage rail. The enable comparator holds the MP2932 in shutdown until the voltage at EN\_PWR rises above 0.875V.
- 3. The voltage on EN\_VTT must be higher than 0.875V to enable the controller. This pin is typically connected to the output of VTT VR.



### **Figure 6—Power Sequencing Using Threshold Sensitive Enable (EN) Function**

When all conditions are satisfied, MP2932 begins the soft-start and ramps the output voltage to 1.1V first. After remaining at 1.1V for some time, MP2932 reads the ID code at ID input pins. If the ID code is valid, MP2932 will regulate the output to the final ID setting. If the ID code is OFF code, MP2932 will shutdown, and cycling VCC, EN PWR or EN VTT is needed to restart.



## **Soft-Start**

MP2932 has 4 periods during soft-start as shown in Figure 7. After VCC, EN VTT and EN\_PWR reach their POR/enable thresholds, the controller will have fixed delay period  $t_{d1}$ 1.36ms. After the delay period, the VR will begin first soft-start ramp until the output voltage reaches 1.1V. Then, the controller will regulate the VR voltage at 1.1V for another fixed period  $t_{d3}$ . At the end of  $t_{d3}$  period, MP2932 reads the ID signals. If the ID code is valid, MP2932 will initiate the second soft-start ramp until the voltage reaches the ID voltage minus offset voltage.



## **Figure 7—Soft-Start Waveforms**

The soft-start time is the sum of the 4 periods, as shown in Equation (11):

$$
t_{SS} = t_{d1} + t_{d2} + t_{d3} + t_{d4}
$$
 (11)

 $t_{d1}$  is about 1.36ms.  $t_{d3}$  is determined by the fixed 85µs plus the time to obtain valid ID voltage. If the ID is valid before the output reaches the 1.1V, the minimum time to validate the ID input is 500ns. Therefore the minimum  $t_{d3}$  is about 86 $\mu$ s.

During  $t_{d2}$  and  $t_{dd}$ , MP2932 digitally controls the DAC voltage change at 6.25mV per step. The time for each step is determined by the frequency of the soft-start oscillator which is defined by the resistor  $R_{SS}$  from SS pin to GND. The second soft-start ramp time  $t_{d2}$  and  $t_{dd}$  can be calculated based on Equations (12) and (13):

$$
t_{d2} = \frac{2}{3} \times \frac{1.1 \times R_{SS}}{6.25 \times 25} \text{(us)}
$$
 (12)

$$
t_{d4} = \frac{2}{3} \times \frac{(V_{VID} - 1.1) \times R_{SS}}{6.25 \times 25}
$$
 (us) (13)

For example, when ID is set to 1.5V and the  $R_{SS}$  is set at 100kΩ, the first soft-start ramp time  $t_{d2}$  will be 469µs and the second soft-start ramp time  $t_{d4}$  will be 171µs.

After the DAC voltage reaches the final ID setting, VR RDY will be set to high with the fixed delay  $t_{d5}$ , it's about 85 $\mu$ s.

## **VR\_RDY Signal**

The VR RDY pin is an open-drain logic output. It is pulled low during shutdown and releases high after a successful soft-start. VR\_RDY will be pulled low when an under-voltage or overvoltage condition is detected, or the controller is disabled by a reset from EN\_PWR, EN\_VTT, POR, or ID OFF-code.

### **Under-voltage Detection**

The under-voltage threshold is set at 50% of the ID code. When the output voltage at VSEN is below the under-voltage threshold, VR\_RDY is pulled low.

### **Over-voltage Protection (OVP)**

Regardless of the VR being enabled or not, the MP2932 OVP circuit will be active after its POR. The OVP thresholds are different at different operation conditions. When VR is not enabled and during the soft-start intervals  $t_{d1}$ ,  $t_{d2}$  and  $t_{d3}$ , the OVP threshold is 1.275V. Once the controller detects valid ID input, the OVP trip point will be changed to DAC + 175mV.



## **Figure 8—VR\_RDY and Protection Circuitry**



n i 25

At the beginning of an over-voltage event, all PWM outputs are commanded low instantly (>20ns). The Intelli-phase LS-FET is turned on. When the VDIFF voltage falls below the DAC + 75mV, PWM signals enter a Hi-Z state, and the SD pin is pulled low to turn off the Intelli-phase. If the over-voltage condition reoccurs, the MP2932 will again command the LS-FET to turn on. The MP2932 will continue to protect the load in this way as long as the over-voltage condition occurs.

Once an over-voltage condition is detected, normal PWM operation ceases until the MP2932 is reset. Cycling the voltage on EN\_PWR, EN\_VTT or VCC below the PORfalling threshold will reset the controller. Cycling the ID codes will not reset the controller.

#### **Over-current Protection (OCP)**

MP2932 has two levels of over-current protection. Each phase is protected from a sustained over-current condition by limiting its peak current, while the combined phase currents are protected on an instantaneous basis.

In instantaneous protection mode, the MP2932 adopts the sensed average current  $I_{AVG}$  to detect an over-current condition. The laye is compared with a constant 85µA reference current, as shown in Figure 8. Once  $I_{AVG}$ exceeds 85µA, a comparator triggers the converter to shutdown. At the beginning of over-current shutdown, the controller places all PWM signals in a Hi-Z state within 20ns to turn off the Intelli-phase. The system remains in this state about 12ms. If the controller is still enabled at the end of this wait period, it will attempt a soft-start. If the fault remains, the hiccup mode will continue indefinitely until either controller is disabled or the fault is cleared.



## **Figure 9—Over-current Behavior in HICCUP Mode. Fsw = 600kHz**

For the individual channel over-current protection, the MP2932 continuously compares the sensed current signal of each channel with the 120µA reference current. If one channel current exceeds the reference current, MP2932 will pull PWM signal of this channel to low for the rest of the switching cycle. This PWM signal can be turned on next cycle if the sensed channel current is less than the 120uA reference current. The peak current limit of individual channel will not trigger the converter to shutdown.

#### **Thermal Monitoring (VR\_HOT/VR\_FAN)**

There are two thermal signals to indicate the temperature status of the voltage regulator: VR\_HOT and VR\_FAN. Both VR FAN and VR HOT pins are open-drain outputs, and external pull-up resistors are required. Those signals are valid only after the controller is enabled.

The VR FAN signal indicates that the temperature of the voltage regulator is high and more cooling airflow is needed. The VR HOT signal can be used to inform the system that the temperature of the voltage regulator is too high and the CPU should reduce its power consumption.





### **Figure 10—Block Diagram of Thermal Monitoring Function**

Figure 10 shows the diagram of thermal monitoring function block. One NTC resistor should be placed close to the power stage of the voltage regulator to sense the temperature, and one pull-up resistor is needed to form the voltage divider for the TM pin. As the temperature of the power stage increases, the resistance of the NTC will reduce, resulting in the reduced voltage at the TM pin.

There are two comparators with hysteresis to compare the TM pin voltage to the fixed thresholds for VR\_FAN and VR\_HOT signals respectively. The VR FAN signal is set to high when the TM voltage is lower than 33% of VCC voltage, and is pulled to GND when the TM voltage increases to above 39% of VCC voltage. The VR FAN signal is set to high when the TM voltage goes below 28% of VCC voltage, and is pulled to GND when the TM voltage goes back to above 33% of VCC voltage. Figure 11 shows the operation of those signals.



#### **Current Sense Output**

The MP2932 has 2 current sense output pins IDROOP and IOUT, they are identical. In typical application, IDROOP pin is connected to FB pin for the application where load line is required. IOUT pin was designed for load current measurement.

The current from the IDROOP pin is the sensed average current. In typical application, the IDROOP pin is connected to the FB pin for the application where load line is required. Load current information can be obtained by measuring the voltage at IOUT pin with a resistor connecting IOUT pin to the ground.

When load line function is not needed, the IDROOP pin can be used to obtain the load current information: with one resistor from the IDROOP pin to GND, the voltage at the IDROOP pin will be proportional to the load current in Equation (14):



Where V<sub>IDROOP</sub> is the voltage at the IDROOP pin, R<sub>IDROOP</sub> is the resistor between the **IDROOP** pin and GND,  $I_{\text{LOAD}}$  is the total output current of the converter,  $R_{\text{ISEN}}$  is the sense resistor connected to the ISEN+ pin, N is the active channel number, and  $R<sub>x</sub>$  is the resistance of the current sense element, either the DCR of the inductor or R<sub>SENSE</sub> depending on the sensing method.

The resistor from the IDROOP pin to GND should be chosen to ensure that the voltage at the IDROOP pin is less than 2V under the maximum load current.

If the IDROOP pin is not used, tie it to GND.



## **APPLICATION INFORMATION**

### **Current Sensing Resistor**

The resistors connected to the ISEN+ pins determine the gains in the load-line regulation loop and the channel-current balance loop as well as setting the overcurrent trip point. Select values for these resistors by using Equation  $(15)$ :

$$
R_{\text{ISEN}} = \frac{R_X}{85 \times 10^{-6}} \frac{I_{\text{OCP}}}{N} \tag{15}
$$

Where  $R_{\text{ISEN}}$  is the sense resistor connected to the ISEN+ pin, N is the active channel number,  $R<sub>x</sub>$  is the resistance of the current sense element, either the DCR of the inductor or R<sub>SENSE</sub> depending on the sensing method, and  $I_{OCP}$  is the desired overcurrent trip point. Typically,  $I_{OCP}$  can be chosen to be 1.3x the maximum load current of the specific application.

## **Load-Line Regulation Resistor**

The load-line regulation resistor is labeled  $R_{FB}$ in Figure 4. Its value depends on the desired load-line requirement of the application.

The desired load-line can be calculated by using Equation (16):

$$
R_{LL} = \frac{V_{DROOP}}{I_{FL}}
$$
 (16)

Where  $I_{FI}$  is the full load current of the specific application, and  $V_{RDROOP}$  is the desired voltage droop under the full load condition.

Based on the desired load-line RLL, the load-line regulation resistor can be calculated by using Equation (17):

$$
R_{FB} = \frac{N R_{ISEN} R_{LL}}{R_X}
$$
 (17)

Where N is the active channel number,  $R_{\text{ISEN}}$  is the sense resistor connected to the ISEN+ pin, and  $R<sub>x</sub>$  is the resistance of the current sense, either the DCR of the inductor or  $R_{\text{SENSE}}$ depending on the sensing method.

## **Compensation**

There are two distinct methods for achieving the compensation.

#### **Compensating Load-Line Regulated Converter**

The load-line regulated converter behaves in a similar manner to a peak-current mode controller because the two poles at the outputfilter L-C resonant frequency split with the introduction of current information into the control loop. The final location of these poles is determined by the system function, the gain of the current signal, and the value of the compensation components,  $R<sub>C</sub>$  and  $C<sub>C</sub>$ .

Treating the system as though it were a voltage-mode regulator by compensating the L-C poles and the ESR zero of the voltage-mode.



### **Figure 12— Compensation Circuit for MP2932 with Load-line Regulation**

The feedback resistor, RFB, has already been chosen as outlined in "Load-Line Regulation Resistor<sup>"</sup>. Select a target bandwidth for the compensated system,  $f_0$ . The target bandwidth must be large enough to assure adequate transient performance, but smaller than 1/3 of the per-channel switching frequency. The values of the compensation components depend on the relationships of  $f_0$  to the L-C pole frequency and the ESR zero frequency.

The optional capacitor  $C_2$ , (22pF to 150pF) is sometimes needed to bypass noise away from the PWM comparator (see Figure 12).

MP2932 Rev.1.02 **16**<br>4/30/2012 MPS Proprietary Information Patent Protected Unauthorized Photocopy and Duplication Prohibited MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.

© 2012 MPS. All Rights Reserved.



## **Compensation without Load-Line Regulation**

The non load-line regulated converter is accurately modeled as a voltage-mode regulator with two poles at the L-C resonant frequency and a zero at the ESR frequency. A type-III controller, as shown in Figure 13, provides the necessary compensation.



## **Figure 13—Compensation Circuit for MP2932 without Load-line Regulation**

The first step is to choose the desired bandwidth,  $f_0$ , of the compensated system. Choose a frequency high enough to assure adequate transient performance but not higher than 1/3 of the switching frequency. The type-III compensator has an extra high-frequency pole,  $f_{HF}$ . A good general rule is to choose  $f_{HF}=10f_0$ , but it can be higher if desired. Choosing  $f_{HF}$  to be lower than  $10f_0$  can cause problems with too much phase shift below the system bandwidth.

## **Output Inductor**

The output inductors and the output capacitor bank together to form a low-pass filter responsible for smoothing the pulsating voltage at the phase nodes. The output filter also must provide the transient energy until the regulator can respond.

In high-speed converters, the output capacitor bank is usually the most costly (and often the largest) part of the circuit. The critical load parameters in choosing the output capacitors are the maximum size of the load step, ΔI; the load-current slew rate, di/dt; and the maximum allowable output voltage deviation under transient loading,  $ΔV<sub>MAX</sub>$ . Capacitors are

characterized according to their capacitance, ESR, and ESL (equivalent series inductance).

At the beginning of the load transient, the output capacitors supply all of the transient current. The output voltage will initially deviate. by an amount approximated by the voltage drop across the ESL. As the load current increases, the voltage drop across the ESR increases linearly until the load current reaches its final value. The capacitors selected must have sufficiently low ESL and ESR so that the total output voltage deviation is less than the allowable maximum. Neglecting the contribution of inductor current and regulator response, the output voltage initially deviates by an amount in Equation (18):

 $\Delta V \approx (ESL) \frac{di}{dt} + (ESR)\Delta I$  (18)

The filter capacitor must have sufficiently low ESL and ESR so that  $\Delta V < \Delta V_{\text{MAX}}$ .

 $(ESL)$  $\frac{di}{dt} + (ESR)$  $\Delta I$ 

The ESR of the bulk capacitors also creates the majority of the output voltage ripple. As the bulk capacitors sink and source the inductor AC ripple current, a voltage develops across the bulk-capacitor ESR. Thus, once the output capacitors are selected, the maximum allowable ripple voltage, V<sub>P-P(MAX)</sub> determines the lower limit on the inductance.

$$
L \geq (ESR) \frac{(V_{IN} - NV_{OUT})V_{OUT}}{f_s V_{IN}V_{P - P(MAX)}} \tag{19}
$$

Since the capacitors are supplying a decreasing portion of the load current while the regulator recovers from the transient, the capacitor voltage becomes slightly depleted. The output inductors must be capable of assuming the entire load current before the output voltage decreases more than  $\Delta V_{MAX}$ . This places an upper limit on inductance.

## **Input Capacitor**

The input capacitors are responsible for sourcing the AC component of the input current flowing into the upper MOSFETs. Their RMS current capacity must be sufficient to handle the AC component of the current drawn by the upper MOSFETs which is related to duty cycle and the number of active phases.



Low capacitance, high-frequency ceramic capacitors are needed in addition to the bulk capacitors to suppress leading and falling edge voltage spikes. Select low ESL ceramic capacitors and place one as close as possible to each upper MOSFET drain to minimize board parasitic impedances and maximize suppression.

#### **PC Board Layout**

For best performance of the MP2932, the following guidelines should be strictly followed:

Within the allotted implementation area, place the switching components first. Switching component placement should take into account power dissipation. Align the output inductors and MOSFETs such that space between the components is minimized while creating the PHASE plane. If possible, duplicate the same placement of these components for each phase.

Next, place the input and output capacitors. Position one high frequency ceramic input capacitor next to each upper MOSFET drain. Place the input capacitors as close to the upper MOSFET drains as dictated by the component size and dimensions. Locate the output, capacitors between the inductors and the load, while keeping them in close proximity to the microprocessor socket.



## **Table 2—VR10 ID Table (with 6.25mV Extension)**

### **Table 2—VR10 ID Table (with 6.25mV Extension)** *continued*





## **Table 2—VR10 ID Table (with 6.25mV Extension)** *continued*



## **Table 2—VR10 ID Table (with 6.25mV Extension)** *continued*



## **Table 3—VR11 ID 8-BIT**





## **Table 3—VR11 ID 8-BIT** *continued*



### **Table 3—VR11 ID 8-BIT** *continued*





## **Table 3—VR11 ID 8-BIT** *continued*



## **Table 3—VR11 ID 8-BIT** *continued*





# **PACKAGE INFORMATION**



**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.