

# 16-BIT, 500-MSPS, 2×–16× INTERPOLATING DUAL-CHANNEL DIGITAL-TO-ANALOG CONVERTER

# FEATURES

- 500-MSPS Maximum-Update-Rate DAC
- WCDMA ACPR
  - 1 Carrier: 76 dB Centered at 30.72-MHz IF, 245.76 MSPS
  - 1 Carrier: 73 dB Centered at 61.44-MHz IF, 245.76 MSPS
  - 2 Carrier: 72 dB Centered at 30.72-MHz IF, 245.76 MSPS
  - 4 Carrier: 64 dB Centered at 92.16-MHz IF, 491.52 MSPS
- Selectable 2×, 4×, 8×, and 16× Interpolation
  - Linear Phase
  - 0.05-dB Pass-Band Ripple
  - 80-dB Stop-Band Attenuation
  - Stop-Band Transition 0.4–0.6 f<sub>DATA</sub>
- 32-Bit Programmable NCO
- On-Chip 2x–16x PLL Clock Multiplier With Bypass Mode
- Differential Scalable Current Outputs: 2 mA to 20 mA
- On-Chip 1.2-V Reference

# DESCRIPTION

A۵

The DAC5686 is a dual-channel 16-bit high-speed digital-to-analog converter (DAC) with integrated 2×, 4×, 8×, and 16× interpolation filters, a numerically controlled oscillator (NCO), onboard clock multiplier, and on-chip voltage reference. The DAC5686 has been specifically designed to allow for low input data rates between the DAC and ASIC, or FPGA, and high output transmit intermediate frequencies (IF). Target applications include high-speed digital data transmission in wired and wireless communication systems and high-frequency direct-digital synthesis DDS.

The DAC5686 provides three modes of operation: dual-channel, single-sideband, and quadrature modulation. In dual-channel mode, interpolation filtering increases the DAC update rate, which reduces sinx/x rolloff and enables the use of relaxed analog post-filtering.

Single-sideband mode provides an alternative interface to the analog quadrature modulators. Channel carrier selection is performed at baseband by mixing in the ASIC/FPGA. Baseband I and Q from the ASIC/FPGA are input to the DAC5686, which in turn performs a complex mix resulting in Hilbert transform pairs at the outputs of the DAC5686's two DACs. An external RF quadrature modulator then performs the final single-sideband up-conversion. The DAC5686's complex mixing frequencies are flexibly chosen with the 32-bit programmable NCO.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments. Excel is a trademark of Microsoft Corporation. All other trademarks are the property of their respective owners.

- 1.8-V Digital and 3.3-V Analog Supplies
- 1.8-V/3.3-V CMOS-Compatible Interface
- Power Dissipation: 950 mW at Full Maximum Operating Conditions
- Package: 100-Pin HTQFP

# **APPLICATIONS**

- Cellular Base Transceiver Station Transmit Channel
  - CDMA: W-CDMA, CDMA2000, IS-95
  - TDMA: GSM, IS-136, EDGE/UWC-136
- Baseband I and Q Transmit
- Input Interface: Quadrature Modulation for Interfacing With Baseband Complex Mixing ASICs
- Single-Sideband Up-Conversion
- Diversity Transmit
- Cable Modem Termination System



Unmatched gains and offsets at the RF quadrature modulator result in unwanted sideband and local oscillator feedthrough. Each DAC in the DAC5686 has an 11-bit offset adjustment and 12-bit gain adjustment, which compensate for quadrature modulator input imbalances, thus reducing RF filtering requirements.

In quadrature modulation mode, on-chip mixing provides baseband-to-IF up-conversion. Mixing frequencies are flexibly chosen with a 32-bit programmable NCO. Channel carrier selection is performed at baseband by complex mixing in the ASIC/FPGA. Baseband I and Q from the ASIC/FPGA are input to the DAC5686, which interpolates the low data-rate signal to higher data rates. The single DAC output from the DAC5686 is the final IF single-sideband spectrum presented to RF.

The  $2\times$ ,  $4\times$ ,  $8\times$ , and  $16\times$  interpolation filters are implemented as a cascade of half-band  $2\times$  interpolation filters. Unused filters for interpolation rates of less than  $16\times$  are shut off to reduce power consumption. The DAC5686 provides a full bypass mode, which enables the user to bypass all the interpolation and mixing.

The DAC5686 PLL clock multiplier controls all internal clocks for the digital filters and the DAC cores. The differential clock input and internal clock circuitry provides for optimum jitter performance. Sine wave clock input signal is supported. The PLL can be bypassed by an external clock running at the DAC core update rate. The clock divider of the PLL ensures that the digital filters operate at the correct clock frequencies.

The DAC5686 operates with an analog supply voltage of 3.3 V and a digital supply voltage of 1.8 V. Digital I/Os are 1.8-V and 3.3-V CMOS compatible. Power dissipation is 950 mW at maximum operating conditions. The DAC5686 provides a nominal full-scale differential current output of 20 mA, supporting both single-ended and differential applications. The output current can be directly fed to the load with no additional external output buffer required. The device has been specifically designed for a differential transformer-coupled output with a 50- $\Omega$  doubly terminated load. For a 20-mA full-scale output current, both a 4:1 impedance ratio (resulting in an output power of 4 dBm) and 1:1 impedance ratio transformer (-2-dBm output power) are supported.

The DAC5686 operational modes are configured by programming registers through a serial interface. The serial interface can be configured to either a 3- or 4-pin interface allowing it to communicate with many industry-standard microprocessors and microcontrollers. Data (I and Q) can be input to the DAC5686 as separate parallel streams on two data buses, or as a single interleaved data stream on one data bus.

An accurate on-chip 1.2-V temperature-compensated band-gap reference and control amplifier allows the user to adjust the full-scale output current from 20 mA down to 2 mA. This provides 20-dB gain range control capabilities. Alternatively, an external reference voltage can be applied for maximum flexibility. The device features a SLEEP mode, which reduces the standby power to approximately 10 mW, thereby minimizing the system power consumption.

The DAC5686 is available in a 100-pin HTQFP package. The device is characterized for operation over the industrial temperature range of –40C to 85C.

| T <sub>A</sub> | PACKAGE DEVICES                                                |  |  |  |  |
|----------------|----------------------------------------------------------------|--|--|--|--|
| -40C to 85C    | 100 HTQFP <sup>(1)</sup> (PZP) PowerPAD™ plastic quad flatpack |  |  |  |  |
| -400 10 850    | DAC5686IPZP                                                    |  |  |  |  |

#### ORDERING INFORMATION

(1) Thermal pad size: 6 mm × 6 mm

2





www.ti.com

# FUNCTIONAL BLOCK DIAGRAM



Block Diagram of the DAC5686

3

Copyright © 2003–2009, Texas Instruments Incorporated





Submit Documentation Feedback



www.ti.com



# **DEVICE INFORMATION**

#### **Terminal Functions**

| TERMINAL |                                           | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
|----------|-------------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME     | NO.                                       | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| AGND     | 1, 4, 7, 9,<br>12, 17, 19,<br>22, 25      | I   | Analog ground return                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| AVDD     | 2, 3, 8, 10,<br>14, 16, 18,<br>23, 24     | I   | Analog supply voltage                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| BIASJ    | 13                                        | I/O | Full-scale output current bias                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| CLK1     | 59                                        | I   | External clock input; data clock input                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| CLK1C    | 60                                        | I   | Complementary external clock input; data clock input                                                                                                                                                                                                                                                                                     |  |  |  |  |
| CLK2     | 62                                        | I   | External clock input; sample clock for the DAC (optional if PLL disabled)                                                                                                                                                                                                                                                                |  |  |  |  |
| CLK2C    | 63                                        | I   | Complementary external clock input; sample clock for the DAC (optional if PLL disabled)                                                                                                                                                                                                                                                  |  |  |  |  |
| CLKGND   | 58, 64                                    |     | Ground return for internal clock buffer                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| CLKVDD   | 61                                        |     | Internal clock buffer supply voltage                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| DA[15:0] | 34–36,<br>39–43,<br>48–55                 | Ι   | A-channel data bits 0 through 15<br>DA15 is most significant data bit (MSB).<br>DA0 is least significant data bit (LSB). Internal pulldown                                                                                                                                                                                               |  |  |  |  |
| DB[15:0] | 92–90,<br>87–83,<br>78–71                 | I   | B-channel data bits 0 through 15<br>DB15 is most significant data bit (MSB).<br>DB0 is least significant data bit (LSB). Internal pulldown<br>Note: The order of the B data bus can be reversed by register rev_bbus.                                                                                                                    |  |  |  |  |
| DGND     | 27, 38, 45,<br>57, 69, 81,<br>88, 93, 99  |     | Digital ground return                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| DVDD     | 26, 32, 37,<br>44, 56, 68,<br>82, 89, 100 |     | Digital supply voltage                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| EXTIO    | 11                                        | I   | Used as external reference input when internal reference is disabled (i.e., EXTLO connected to AVDD). Used as internal reference output when EXTLO = AGND, requires a $0.1-\mu$ F decoupling capacitor to AGND when used as reference output                                                                                             |  |  |  |  |
| EXTLO    | 15                                        | I   | Internal reference ground. Connect to AVDD to disable the internal reference                                                                                                                                                                                                                                                             |  |  |  |  |
| IOUTA1   | 21                                        | 0   | A-channel DAC current output. Full scale when all input bits are set to 1                                                                                                                                                                                                                                                                |  |  |  |  |
| IOUTA2   | 20                                        | 0   | A-channel DAC complementary current output. Full scale when all input bits are set to 0                                                                                                                                                                                                                                                  |  |  |  |  |
| IOUTB1   | 5                                         | 0   | B-channel DAC current output. Full scale when all input bits are set to 1                                                                                                                                                                                                                                                                |  |  |  |  |
| IOUTB2   | 6                                         | 0   | B-channel DAC complementary current output. Full scale when all input bits are set to 0                                                                                                                                                                                                                                                  |  |  |  |  |
| IOGND    | 47, 79                                    |     | Digital I/O ground return                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| IOVDD    | 46, 80                                    |     | Digital I/O supply voltage                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| LPF      | 66                                        | I/O | PLL loop filter connection. Can be left open or connected to GND if PLL is not used (PLLVDD = 0 V).                                                                                                                                                                                                                                      |  |  |  |  |
| PHSTR    | 94                                        | I   | The PHSTR pin has two functions. When the sync_phstr register is 0, a high on the PHSTR pin resets the NCO phase accumulator. When the sync_phstr register is 1, a PHSTR pin low-to-high transition sets the divided clock phase in external clock mode, and a high on the PHSTR pin resets the NCO phase accumulator. Internal pulldown |  |  |  |  |
| PLLGND   | 65                                        |     | Ground return for internal PLL                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| PLLVDD   | 67                                        |     | PLL supply voltage. When PLLVDD is 0 V, the PLL is disabled.                                                                                                                                                                                                                                                                             |  |  |  |  |
| PLLLOCK  | 70                                        | 0   | PLL lock status bit. In PLL clock mode, PLLLOCK is high when PLL is locked to the input clock. In external clock mode, PLLLOCK outputs the input rate clock.                                                                                                                                                                             |  |  |  |  |
| QFLAG    | 98                                        | I   | Used in the interleaved data input mode: When the qflag register bit is 1, the QFLAG pin is used as an input to identify the interleaved data sequence. QFLAG high identifies the data as channel B. Pin can be left open when not used. Internal pulldown                                                                               |  |  |  |  |
| RESETB   | 95                                        | I   | Resets the chip when low. Internal pullup                                                                                                                                                                                                                                                                                                |  |  |  |  |
| SCLK     | 29                                        | I   | Serial interface clock. Internal pulldown                                                                                                                                                                                                                                                                                                |  |  |  |  |
| SDENB    | 28                                        | 1   | Active-low serial data enable, always an input to the DAC5686. Internal pulldown                                                                                                                                                                                                                                                         |  |  |  |  |

5

www.ti.com

**INSTRUMENTS** 

ÈXAS

## **Terminal Functions (continued)**

| TERM     | IINAL | 10  | DECODIDITION                                                                                                                                                                                                                                                                                                            |
|----------|-------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME     | NO.   | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                             |
| SDIO     | 30    | I/O | Bidirectional serial-port data in the three-pin serial interface mode. Input-only serial data in the four-pin serial interface mode. Internal pulldown                                                                                                                                                                  |
| SDO      | 31    | 0   | High-impedance state (the pin is not used) in the three-pin serial interface mode. Serial-port output data in the four-pin serial interface mode.                                                                                                                                                                       |
| SLEEP    | 96    | Ι   | Asynchronous hardware power-down input. Active high. Internal pulldown                                                                                                                                                                                                                                                  |
| TESTMODE | 97    | Ι   | TESTMODE is DGND for the user.                                                                                                                                                                                                                                                                                          |
| TxENABLE | 33    | I   | TxENABLE is used in interleaved mode. The rising edge of TxENABLE synchronizes the data of channels A and B. The first data after the rising edge of TxENABLE is treated as A data, while the next data is treated as B data and so on. In any mode, TxENABLE being low sets DAC outputs to midscale. Internal pulldown |

# **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                                                      |                                         | UNIT                                                                                                                                                                                                |
|------------------------------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                      | AVDD <sup>(2)</sup>                     | –0.5 V to 4 V                                                                                                                                                                                       |
|                                                      | DVDD <sup>(3)</sup>                     | –0.5 V to 2.3 V                                                                                                                                                                                     |
| Supply voltage range                                 | CLKVDD <sup>(2)</sup>                   | –0.5 V to 4 V                                                                                                                                                                                       |
|                                                      | IOVDD <sup>(2)</sup>                    | –0.5 V to 4 V                                                                                                                                                                                       |
|                                                      | PLLVDD <sup>(2)</sup>                   | –0.5 V to 4 V                                                                                                                                                                                       |
| Voltage between AGND, DGND, CLKGN                    | ID, PLLGND, and IOGND                   | –0.5 V to 0.5 V                                                                                                                                                                                     |
|                                                      | AVDD to DVDD                            | –0.5 V to 2.6 V                                                                                                                                                                                     |
|                                                      | DA[15:0] <sup>(3)</sup>                 | -0.5 V to IOVDD + 0.5 V                                                                                                                                                                             |
|                                                      | DB[15:0] <sup>(3)</sup>                 | -0.5 V to IOVDD + 0.5 V                                                                                                                                                                             |
|                                                      | SLEEP <sup>(3)</sup>                    | -0.5 V to IOVDD + 0.5 V                                                                                                                                                                             |
| Supply valtage repai                                 | CLK1, CLK2, CLK1C, CLK2C <sup>(3)</sup> | -0.5 V to 2.3 V   -0.5 V to 4 V   -0.5 V to 4 V   -0.5 V to 4 V   -0.5 V to 0.5 V   -0.5 V to 0.5 V   -0.5 V to 2.6 V   -0.5 V to IOVDD + 0.5 V   -0.5 V to IOVDD + 0.5 V   -0.5 V to IOVDD + 0.5 V |
| Supply voltage range                                 | RESETB <sup>(3)</sup>                   | -0.5 V to IOVDD + 0.5 V                                                                                                                                                                             |
|                                                      | LPF <sup>(3)</sup>                      | -0.5 V to PLLVDD + 0.5 V                                                                                                                                                                            |
|                                                      | IOUT1, IOUT2 <sup>(2)</sup>             | -1 V to AVDD + 0.5 V                                                                                                                                                                                |
|                                                      | EXTIO, BIASJ <sup>(2)</sup>             | -0.5 V to AVDD + 0.5 V                                                                                                                                                                              |
|                                                      | EXTLO <sup>(2)</sup>                    | -0.5 V to IOVDD + 0.5 V                                                                                                                                                                             |
| Peak input current (any input)                       |                                         | 20 mA                                                                                                                                                                                               |
| Operating free-air temperature range, T <sub>A</sub> | : DAC5686I                              | -40C to 85C                                                                                                                                                                                         |
| Storage temperature range                            |                                         | -65C to 150C                                                                                                                                                                                        |
| Lead temperature 1,6 mm (1/16 inch) fro              | m the case for 10 seconds               | 260C                                                                                                                                                                                                |

(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Measured with respect to AGND

(3) Measured with respect to DGND

6



www.ti.com

# ELECTRICAL CHARACTERISTICS (DC SPECIFICATIONS)<sup>(1)</sup>

over operating free-air temperature range, AVDD = 3.3 V, CLKVDD = 3.3 V, PLLVDD = 3.3 V, IOVDD = 3.3 V, DVDD = 1.8 V,  $IOUT_{FS} = 20 mA$  (unless otherwise noted)

|                    | PARAMETER                                | TEST CONDITIONS                                                              | MIN        | ТҮР   | MAX        | UNIT               |
|--------------------|------------------------------------------|------------------------------------------------------------------------------|------------|-------|------------|--------------------|
| Resoluti           | on                                       |                                                                              | 16         |       |            |                    |
| DC Accu            | Jracy <sup>(2)</sup>                     |                                                                              |            |       |            |                    |
| INL                | Integral nonlinearity                    | 1 LSB = IOUT <sub>FS</sub> / $2^{16}$ , T <sub>MIN</sub> to T <sub>MAX</sub> |            | 12    |            | LSB                |
|                    |                                          |                                                                              | 1.8        | 34e4  |            | IOUT <sub>FS</sub> |
| DNL                | Differential nonlinearity                |                                                                              |            | 9     |            | LSB                |
|                    |                                          |                                                                              | 1.3        | 37e4  |            | IOUT <sub>FS</sub> |
| Analog             | Output                                   |                                                                              |            |       |            |                    |
|                    | Coarse gain linearity (INL)              | LSB = $1/10^{th}$ of full scale                                              |            | 0.016 |            | LSB                |
|                    | Fine gain linearity (INL)                |                                                                              |            | 3     |            | LSB                |
|                    | Offset error                             | Mid-code offset                                                              |            | 0.003 |            | %FSR               |
|                    |                                          | Without internal reference                                                   |            | 0.7   |            | 0/ FOD             |
|                    | Gain error                               | With internal reference                                                      |            | 0.7   |            | %FSR               |
|                    | Gain mismatch                            | With internal reference, dual DAC, SSB mode                                  | -2         |       | 2          | %FSR               |
|                    | Full-scale output current <sup>(3)</sup> |                                                                              | 2          |       | 20         | mA                 |
|                    | Output compliance range <sup>(4)</sup>   | IOUT <sub>FS</sub> = 20 mA                                                   | AVDD – 0.5 |       | AVDD + 0.5 | V                  |
|                    | Output resistance                        |                                                                              |            | 300   |            | kΩ                 |
|                    | Output capacitance                       |                                                                              |            | 5     |            | pF                 |
| Referen            | ce Output                                |                                                                              |            |       |            |                    |
|                    | Reference voltage                        |                                                                              | 1.14       | 1.2   | 1.26       | V                  |
|                    | Reference output current <sup>(5)</sup>  |                                                                              |            | 100   |            | nA                 |
| Referen            | ce Input                                 |                                                                              |            |       |            |                    |
| V <sub>EXTIO</sub> | Input voltage range                      |                                                                              | 0.1        |       | 1.25       | V                  |
|                    | Input resistance                         |                                                                              |            | 1     |            | MΩ                 |
|                    | Small-signal bandwidth                   |                                                                              |            | 2.5   |            | kHz                |
|                    | Input capacitance                        |                                                                              |            | 100   |            | pF                 |
| Tempera            | ature Coefficients                       | · · ·                                                                        |            |       |            |                    |
|                    | Offset drift                             |                                                                              |            | 3     |            | ppm of<br>FSR/C    |
|                    | Gain drift                               | Without internal reference                                                   |            | 15    |            | ppm of             |
|                    | Gaill Unit                               | With internal reference                                                      |            | 40    |            | FSR/C              |
|                    | Reference voltage drift                  |                                                                              |            | 25    |            | ppm/C              |

(1)

(2)

Specifications subject to change without notice. Measured differential across IOUTA1 and IOUTA2 or IOUTB1 and IOUTB2 with 25  $\Omega$  each to AVDD Nominal full-scale current, IOUT<sub>FS</sub>, equals 16× the IBIAS current. The upper limit of the output compliance is determined by the CMOS process. Exceeding this limit may result in transistor breakdown, resulting in reduced reliability of the DAC5686 device. The lower limit of the output compliance is determined by the load resistors and full across the upper limit of the output compliance the upper limit of the output compliance is determined by the load resistors and (3) (4) full-scale output current. Exceeding the upper limit adversely affects distortion performance and integral nonlinearity.

Use an external buffer amplifier with high-impedance input to drive any external load. (5)

# ELECTRICAL CHARACTERISTICS (DC SPECIFICATIONS) (continued)

over operating free-air temperature range, AVDD = 3.3 V, CLKVDD = 3.3 V, PLLVDD = 3.3 V, IOVDD = 3.3 V, DVDD = 1.8 V,  $IOUT_{FS} = 20 mA$  (unless otherwise noted)

|                     | PARAMETER                            | TEST CONDITIONS                                                                      | MIN  | ТҮР  | MAX  | UNIT       |
|---------------------|--------------------------------------|--------------------------------------------------------------------------------------|------|------|------|------------|
| Power Su            | ıpply                                |                                                                                      |      |      | 1    |            |
| AVDD                | Analog supply voltage                |                                                                                      | 3    | 3.3  | 3.6  | V          |
| DVDD                | Digital supply voltage               |                                                                                      | 1.65 | 1.8  | 1.95 | V          |
| CLKVDD              | Clock supply voltage                 |                                                                                      | 3    | 3.3  | 3.6  | V          |
| IOVDD               | I/O supply voltage                   |                                                                                      | 1.65 |      | 3.6  | V          |
| PLLVDD              | PLL supply voltage                   |                                                                                      | 3    | 3.3  | 3.6  | V          |
|                     | Analog supply current                | Single (quad) DAC mode;<br>including output current through<br>load resistor, mode 7 |      | 30   |      | <b>m (</b> |
| I <sub>AVDD</sub>   | Analog supply current                | Dual DAC mode; including output<br>current through load resistor,<br>mode 11         |      |      | 55   | mA         |
| I <sub>DVDD</sub>   | Digital supply current               |                                                                                      |      | 242  |      | mA         |
| I <sub>CLKVDD</sub> | Clock supply current                 | f <sub>DATA</sub> = 125 MSPS, SSB mode,                                              |      | 10   |      | mA         |
| I <sub>PLLVDD</sub> | PLL supply current                   | f <sub>DAC</sub> = 500 MSPS, 40-MHz IF                                               |      | 28   |      | mA         |
| IIOVDD              | IO supply current                    |                                                                                      |      | < 3  |      | mA         |
| I <sub>AVDD</sub>   | Sleep mode, AVDD supply current      |                                                                                      |      | 1    |      | mA         |
| I <sub>DVDD</sub>   | Sleep mode, DVDD supply current      |                                                                                      |      | 4    |      | mA         |
| I <sub>CLKVDD</sub> | Sleep mode, CLKVDD supply<br>current | Sleep mode                                                                           |      | 2    |      | mA         |
| I <sub>PLLVDD</sub> | Sleep mode, PLLVDD supply current    |                                                                                      |      | 0.5  |      | mA         |
| IIOVDD              | Sleep mode, IOVDD supply current     |                                                                                      |      | 0.25 |      | mA         |
|                     |                                      | Mode 1 <sup>(6)</sup> AVDD = 3.3 V,<br>DVDD = 1.8 V                                  |      | 215  |      |            |
|                     |                                      | Mode 2 <sup>(7)</sup> AVDD = 3.3 V,<br>DVDD = 1.8 V                                  |      | 495  |      |            |
| D                   | Dower dissignation                   | Mode 5 <sup>(8)</sup> AVDD = 3.3 V,<br>DVDD = 1.8 V                                  |      | 445  |      | mW         |
| P <sub>D</sub>      | Power dissipation                    | Mode 7 <sup>(9)</sup> AVDD = 3.3 V,<br>DVDD = 1.8 V                                  |      | 754  |      | mvv        |
|                     |                                      | Mode 9 <sup>(10)</sup> AVDD = 3.3 V,<br>DVDD = 1.8 V                                 |      | 547  |      |            |
|                     |                                      | Mode 11 <sup>(11)</sup> AVDD = 3.3 V,<br>DVDD = 1.8 V                                |      | 855  | 950  |            |
| APSRR               | Power supply rejection ratio         |                                                                                      | -0.2 |      | 0.2  | %FSR/V     |
| DPSRR               | Power supply rejection ratio         |                                                                                      | -0.2 |      | 0.2  | %FSR/V     |

8

www.ti.com



www.ti.com

# **ELECTRICAL CHARACTERISTICS (AC SPECIFICATIONS)**<sup>(1)</sup>

over operating free-air temperature range, AVDD = 3.3 V, CLKVDD = 3.3 V, PLLVDD = 0 V, IOVDD = 3.3 V, DVDD = 1.8 V, IOUT<sub>FS</sub> = 20 mA, external clock mode, differential transformer-coupled output,  $50-\Omega$  doubly terminated load (unless otherwise noted)

|                                     | PARAMETER                    | TEST CONDITIONS                                                                                                                                                                                                                         | MIN | TYP | MAX | UNIT |  |
|-------------------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|--|
| Analog O                            | Output                       |                                                                                                                                                                                                                                         |     |     |     |      |  |
| f <sub>CLK</sub>                    | Maximum output update rate   |                                                                                                                                                                                                                                         | 500 |     |     | MSPS |  |
| t <sub>s(DAC)</sub>                 | Output settling time to 0.1% | Mid-scale transition                                                                                                                                                                                                                    |     | 12  |     | ns   |  |
| t <sub>pd</sub>                     | Output propagation delay     |                                                                                                                                                                                                                                         |     | 2.5 |     | ns   |  |
| t <sub>r(IOUT)</sub> <sup>(2)</sup> | Output rise time 10% to 90%  |                                                                                                                                                                                                                                         |     | 2.5 |     | ns   |  |
| t <sub>f(IOUT)</sub> <sup>(2)</sup> | Output fall time 90% to 10%  |                                                                                                                                                                                                                                         |     | 2.5 |     | ns   |  |
|                                     | rmance-1:1 Impedance-Ratio   | o Transformer                                                                                                                                                                                                                           |     |     |     |      |  |
|                                     |                              | First Nyquist zone < $f_{DATA}/2^{(3)}$ , 4× interpolation, dual DAC mode, $f_{DATA}$ = 52 MSPS, $f_{OUT}$ = 14 MHz, $T_A$ = 25C, IOVDD = 1.8 V                                                                                         |     | 89  |     |      |  |
| SFDR                                | Spurious free dynamic range  | First Nyquist zone < $f_{DATA}/2^{(3)}$ , 4× interpolation, dual DAC<br>mode, $f_{DATA}$ = 160 MSPS, $f_{OUT}$ = 20 MHz, full bypass,<br>$T_A = T_{MIN}$ to $T_{MAX}$ and PLLVDD = 3.3 V for MIN, 25C for TYP,<br>IOVDD = 1.8 V for TYP | 68  | 79  |     | dBc  |  |
|                                     |                              | First Nyquist zone < $f_{DATA}/2^{(3)}$ , 2× interpolation, dual DAC mode, $f_{DATA}$ = 160 MSPS, $f_{OUT}$ = 41 MHz, $T_A$ = 25C, IOVDD = 1.8 V                                                                                        |     | 72  |     | UDC  |  |
|                                     |                              | First Nyquist zone < $f_{DATA}/2^{(3)}$ , 2× interpolation, dual DAC mode, $f_{DATA}$ = 160 MSPS, $f_{OUT}$ = 61 MHz, $T_A$ = 25C, IOVDD = 1.8 V                                                                                        |     |     |     |      |  |
|                                     | Signal-to-noise ratio        | First Nyquist zone < $f_{DATA}/2$ , $f_{DATA} = 100$ MSPS,<br>$f_{OUT} = 5$ MHz, IOVDD = 1.8 V, $f_{DAC} = 400$ MSPS                                                                                                                    | 80  |     |     | dB   |  |
| SNR                                 |                              | First Nyquist zone < $f_{DATA}/2$ , $f_{DATA}$ = 78 MSPS,<br>$f_{OUT}$ = 15.6 MHz, 15.8 MHz, 16.2 MHz, 16.4 MHz,<br>IOVDD = 1.8 V, $f_{DAC}$ = 314 MSPS                                                                                 |     | 72  |     |      |  |
|                                     |                              | Single carrier W-CDMA with 3.84-MHz BW, 5-MHz spacing, centered at IF, TESTMODEL 1, 10 ms, $f_{DATA} = 122.88$ MSPS, baseband, dual DAC, 2× interpolation, $f_{OUT} = 245$ MSPS                                                         |     | 72  |     |      |  |
|                                     |                              | Single carrier W-CDMA with 3.84-MHz BW, 5-MHz spacing,<br>centered at IF, TESTMODEL 1, 10 ms, $f_{DATA} = 76.8$ MSPS, IF<br>= 19.2 MHz, dual DAC, 2× interpolation,<br>$f_{OUT} = 153.6$ MSPS                                           |     | 77  |     |      |  |
|                                     | Adjacent-channel power       | Single carrier W-CDMA with 3.84-MHz BW, 5-MHz spacing, centered at IF, TESTMODEL 1, 10 ms, $f_{DATA} = 122.88$ MSPS, IF = 30.72 MHz, dual DAC, 2× interpolation, $f_{DAC} = 245$ MSPS                                                   |     | 76  |     | dB   |  |
| ACLR                                | ratio                        | Single carrier W-CDMA with 3.84-MHz BW, 5-MHz spacing, centered at IF, TESTMODEL 1, 10 ms, $f_{DATA} = 61.44$ MSPS, IF = 61.44 MHz, quad mode, $f_{DAC}/4$ , 4× interpolation, $f_{DAC} = 245$ MSPS                                     |     | 73  |     |      |  |
|                                     |                              | Two-carrier W-CDMA with 3.84-MHz BW, 5-MHz spacing, centered at IF, TESTMODEL 1, 10 ms, $f_{DATA}$ = 122.88 MSPS, IF = 30.72 MHz, dual DAC, 2× interpolation, $f_{DAC}$ = 245 MSPS                                                      |     | 72  |     |      |  |
|                                     |                              | Four-carrier W-CDMA with 3.84-MHz BW, 5-MHz spacing, centered at IF, TESTMODEL 1, 10 ms, $f_{DATA} = 121.88$ MSPS, complex IF - 30.72 MHz, quad mode, $f_{DAC}/4$ , 4× interpolation, IF = 92.16 MHz                                    |     | 64  |     |      |  |

(1) Specifications subject to change without notice

(2) Measured single-ended into  $50-\Omega$  load

(3) See the Non-Harmonic Clock-Related Spurious Signals section for information on spurious products out of band (> f<sub>DATA</sub>/2).

# ELECTRICAL CHARACTERISTICS (AC SPECIFICATIONS) (continued)

over operating free-air temperature range, AVDD = 3.3 V, CLKVDD = 3.3 V, PLLVDD = 0 V, IOVDD = 3.3 V, DVDD = 1.8 V, IOUT<sub>FS</sub> = 20 mA, external clock mode, differential transformer-coupled output,  $50-\Omega$  doubly terminated load (unless otherwise noted)

|      | PARAMETER                 | TEST CONDITIONS                                                                                                                             | MIN | ТҮР | MAX | UNIT |
|------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| IMD3 | Third-order two-tone      | $f_{DATA}$ = 160 MSPS, $f_{OUT}$ = 60.1 and 61.1 MHz,<br>2× interpolation, 320 MSPS, IOVDD = 1.8 V,<br>each tone at -6 dBFS                 | 74  |     |     | dDo  |
|      | intermodulation           | $f_{DATA}$ = 100 MSPS, $f_{OUT}$ = 15.1 and 16.1 MHz,<br>2× interpolation, 200 MSPS, IOVDD = 1.8 V,<br>each tone at –6 dBFS                 | 84  |     |     | dBc  |
| IMD  | Four-tone intermodulation | $f_{DATA}$ = 100 MSPS, $f_{OUT}$ = 15.6 MHz, 15.8 MHz, 16.2 MHz, 16.4 MHz, 4× interpolation, 400 MSPS, IOVDD = 1.8 V, each tone at –12 dBFS |     | 85  |     | dBc  |

# ELECTRICAL CHARACTERISTICS (DIGITAL SPECIFICATIONS)<sup>(1)</sup>

over operating free-air temperature range, AVDD = 3.3 V, CLKVDD = 3.3 V, PLLVDD = 3.3 V, IOVDD = 3.3 V, DVDD = 1.8 V, IOUT<sub>FS</sub> = 20 mA (unless otherwise noted)

|                      | PARAMETER                                        | TEST CONDITIONS                                                                                                   | MIN         | ТҮР | MAX          | UNIT   |
|----------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------|-----|--------------|--------|
| CMOS Inte            | erface                                           |                                                                                                                   | L           |     |              |        |
| V <sub>IH</sub>      | High-level input voltage                         |                                                                                                                   | 2           | 3   |              | V      |
| V <sub>IL</sub>      | Low-level input voltage                          |                                                                                                                   | 0           | 0   | 0.8          | V      |
| I <sub>IH</sub>      | High-level input current                         |                                                                                                                   | -40         |     | 40           | А      |
| IIL                  | Low-level input current                          |                                                                                                                   | -40         |     | 40           | А      |
|                      | Input capacitance                                |                                                                                                                   |             | 5   |              | pF     |
| M                    | High-level output voltage,                       | I <sub>L</sub> = -100 A                                                                                           | IOVDD - 0.2 |     |              | V      |
| V <sub>OH</sub>      | PLLLOCK, SDO, SDIO (I/O)                         | $I_L = -8 \text{ mA}$                                                                                             | 0.8 × IOVDD |     |              | v      |
| .,                   | Low-level output voltage,                        | I <sub>L</sub> = 100 A                                                                                            |             |     | 0.2          | V      |
| V <sub>OL</sub>      | PLLLOCK, SDO, SDIŎ (İ/O)                         | I <sub>L</sub> = 8 mA                                                                                             |             |     | 0.22 × IOVDD | v      |
| PLL <sup>(2)</sup>   |                                                  |                                                                                                                   |             |     |              |        |
|                      | Input data rate supported                        |                                                                                                                   | 1           |     | 160          | MSPS   |
|                      | Phase noise                                      | At 600-kHz offset, measured at DAC output, 25-MHz 0-dBFS tone, $f_{DATA} = 125$ MSPS, 4× interpolation            |             | 128 |              | dBc/Hz |
|                      | Fildse holse                                     | At 6-MHz offset, measured at DAC<br>output, 25-MHz 0-dBFS tone, f <sub>DATA</sub><br>= 125 MSPS, 4× interpolation |             | 151 | UDC/T12      |        |
|                      | VCO minimum frequency                            | PLL_rng = 00 (nominal)                                                                                            |             |     | 120          | MHz    |
|                      | VCO maximum frequency                            | PLL_rng = 00 (nominal)                                                                                            | 500         |     |              | MHz    |
| NCO                  |                                                  |                                                                                                                   | 1           |     |              |        |
|                      | NCO clock (DAC update rate)                      |                                                                                                                   |             |     | 320          | MHz    |
| Serial Por           | t Timing                                         |                                                                                                                   | 1           |     |              |        |
| $t_{su(SDENB)}$      | Setup time, SDENB to rising edge of SCLK         |                                                                                                                   | 20          |     |              | ns     |
| $t_{\rm su(SDIO)}$   | Setup time, SDIO valid to rising<br>edge of SCLK |                                                                                                                   | 10          |     |              | ns     |
| t <sub>h(SDIO)</sub> | Hold time, SDIO valid to rising<br>edge of SCLK  |                                                                                                                   | 5           |     |              | ns     |
| t <sub>SCLK</sub>    | Period of SCLK                                   |                                                                                                                   | 100         |     |              | ns     |
| t <sub>SCLKH</sub>   | High time of SCLK                                |                                                                                                                   | 40          |     |              | ns     |
| t <sub>SCLKL</sub>   | Low time of SCLK                                 |                                                                                                                   | 40          |     |              | ns     |

(1) Specifications subject to change without notice.

(2) See the Non-Harmonic Clock-Related Spurious Signals section for information on spurious products generated in PLL clock mode.



www.ti.com



www.ti.com

# ELECTRICAL CHARACTERISTICS (DIGITAL SPECIFICATIONS) (continued)

over operating free-air temperature range, AVDD = 3.3 V, CLKVDD = 3.3 V, PLLVDD = 3.3 V, IOVDD = 3.3 V, DVDD = 1.8 V, IOUT<sub>FS</sub> = 20 mA (unless otherwise noted)

|                         | PARAMETER                                             | TEST CONDITIONS                                                                                                | MIN  | ТҮР  | MAX         | UNIT |
|-------------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|------|------|-------------|------|
| t <sub>d(DATA)</sub>    | Data output delay after falling edge of SCLK          |                                                                                                                |      | 10   |             | ns   |
| Parallel D              | ata Input Timing, CLK1 Latching (P                    | LL Mode and Dual Clock Mode)                                                                                   |      |      | · · · · · · |      |
| t <sub>su(DATA)</sub>   | Setup time, data valid to rising edge of CLK1         |                                                                                                                | 0.3  | -0.4 |             | ns   |
| t <sub>h(DATA)</sub>    | Hold time, data valid after rising edge of CLK1       |                                                                                                                | 1.2  | 0.6  |             | ns   |
| Timing Pa               | rallel Data Input (External Clock M                   | ode, CLK2 Input)                                                                                               |      |      | <u> </u>    |      |
| t <sub>su(DATA)</sub>   | Setup time, DATA valid to rising edge of PLLLOCK      | High-impedance load on PLLLOCK. Note that $t_{su}$ increases with a lower-impedance load.                      | 4.6  | 3    |             | ns   |
| t <sub>h(DATA)</sub>    | Hold time, DATA valid after rising edge of PLLLOCK    | High-impedance load on PLLLOCK. Note that $t_h$ decreases (becomes more negative) with a lower-impedance load. | -0.8 | -2.4 |             | ns   |
| t <sub>d(PLLLock)</sub> | Delay from CLK2 rising edge to<br>PLLLOCK rising edge | High-impedance load on PLLLOCK.<br>Note that PLLLOCK delay<br>increases with a lower-impedance<br>load.        | 2.5  | 4.2  | 6.5         | ns   |



Figure 1.



#### SLWS147F-APRIL 2003-REVISED JUNE 2009









#### www.ti.com

**TYPICAL CHARACTERISTICS (continued)** 





# **TYPICAL CHARACTERISTICS (continued)**



www.ti.com





## **TYPICAL CHARACTERISTICS (continued)**



Texas Instruments

SLWS147F-APRIL 2003-REVISED JUNE 2009

www.ti.com







# DETAILED DESCRIPTION

## **Dual-Channel Mode**

In dual-channel mode, interpolation filtering increases the DAC update rate, thereby reducing sinx/x rolloff and enabling relaxed analog post-filtering, and is useful for baseband I and Q modulation or two-channel low-IF signals. The dual-channel mode is set by **mode[1:0]** = 00 in the config\_lsb register. Figure 18 shows the data path architecture in dual-channel mode. The A- and B-data paths, which are independent, consist of four cascaded half-band interpolation filters, followed by an optional inverse sinc filter. Interpolation filtering is selected as 2×, 4×, 8×, or 16× by **sel[1:0]** in the config\_lsb register. Magnitude spectral responses of each filter are presented following in the section on digital filtering. Full bypass of all the interpolation filters is selected by **fbypass** in the config\_lsb register. The inverse sinc filter is intended for use in single-sideband and quadrature modulation modes and is of limited benefit in dual-channel mode.



Figure 18. Data Path in Dual-Channel Mode

# Single-Sideband Mode

Single-sideband (SSB) mode provides optimum interfacing to analog quadrature modulators. The SSB mode is selected by **mode[1:0]** = 01 in the config\_lsb register. Figure 19 shows the data path architecture in single-sideband mode. Complex baseband I and Q are input to the DAC5686, which in turn performs a complex mix, resulting in Hilbert transform pairs at the outputs of the DAC5686's two DACs. NCO mixing frequencies are programmed through 32-bit **freq** (4 registers); 16-bit phase adjustments are programmed through **phase** (2 registers). The NCO operates at the DAC update rate; thus, increased amounts of interpolation allow for higher IFs. More details for the NCO are provided as follows. For mixing to  $f_{DAC}/4$ , DAC5686 provides a specific architecture that exploits the {... -1 0 1 0 ...} resultant streams from sin and cos; the NCO is shut off in this mode to conserve power.  $f_{DAC}/4$  mix mode is implemented by deasserting **nco** in register config\_msb while in single-sideband or quadrature modulation mode.







Figure 19. Data Path in SSB Mode

Figure 20 shows the DAC5686 interfaced to an RF quadrature modulator. The outputs of the complex mixer stage can be expressed as:

 $A(t) = I(t)cos(\omega_c t) - Q(t)sin(\omega_c t) = m(t)$ 

 $B(t) = I(t)sin(\omega_c t) + Q(t)cos(\omega_c t) = m_h(t)$ 

where m(t) and  $m_h(t)$  connote a Hilbert transform pair. Upper single-sideband up-conversion is achieved at the output of the analog quadrature modulator, whose output is expressed as:

 $\mathsf{IF}(t) = \mathsf{I}(t)\mathsf{cos}(\omega_{c} + \omega_{LO})t - \mathsf{Q}(t)\mathsf{sin}(\omega_{c} + \omega_{LO})t$ 

Flexibility is provided to the user by allowing for the selection of -B(t) out, which results in lower-sideband up-conversion. This option is selected by **ssb** in the config\_msb register. Figure 21 depicts the magnitude spectrum along the signal path during single-sideband up-conversion for real input. Further flexibility is provided to the user by allowing for the inverse of sin to be used in the complex mixer by programming **rspect** in the config\_usb register. The four combinations of rspect and ssb allow the user to select one of four complex spectral bands to input to a quadrature modulator (see Figure 22).



SLWS147F-APRIL 2003-REVISED JUNE 2009



Figure 20. DAC5686 in SSB Mode With Quadrature Modulator



Figure 21. Spectrum After First and Second Up-Converson for Real Input



www.ti.com



Figure 22. Complex Input Spectrum and DAC Output Spectra

To compensate for the sinx/x rolloff of the zero-order hold of the DACs, the DAC5686 provides an inverse sinc FIR, which provides high-frequency boost. The magnitude spectral response of this filter is presented in the *Digital Filters* section.

# DAC Gain and Offset Control

Unmatched gains and offsets at the RF quadrature modulator result in unwanted sideband and local-oscillator feedthrough. Gain and offset imbalances between the two DACs are compensated for by programming **daca\_gain**, **dacb\_gain**, **daca\_offset**, and **dacb\_offset** in registers 0x0A through 0x0F (see the following register descriptions). The DAC gain value controls the full-scale output current. The DAC offset value adds a digital offset to the digital data before digital-to-analog conversion. Care must be taken when using the offset by restricting the dynamic range of the digital signal to prevent saturation when the offset value is added to the digital signal.

# Dual-Channel Real Up-Conversion With NCO Set to $f_{\text{DAC}}\!/2$

The final interpolation filter in the DAC5686 can be converted from a low-pass filter to a high-pass filter by multiplying the interpolation filter output by the  $(-1)^N = 1, -1, 1, -1, ...$  sequence generated by the NCO in single-sideband mode. The high-pass filter selects a spectrally inverted image at  $f_{DAC}/2 - f_{IF}$ , where  $f_{IF}$  is the center frequency of the input spectrum. Note that in this mode  $f_{DAC}$  is limited by the 320-MHz maximum frequency for NCO operation.



The output of the mixer for the Nth sample is

 $\begin{aligned} \mathsf{A}_{\text{out}}(\mathsf{N}) &= \mathsf{A}_{\text{in}}(\mathsf{N}) \cos(2\pi(\mathsf{N}\mathsf{f} + \mathsf{f}_0)/\mathsf{f}_{\mathsf{D}\mathsf{A}\mathsf{C}} + \phi) - \mathsf{B}_{\text{in}}(\mathsf{N}) \sin(2\pi(\mathsf{N}\mathsf{f} + \mathsf{f}_0)/\mathsf{f}_{\mathsf{D}\mathsf{A}\mathsf{C}} + \phi) \\ \mathsf{B}_{\text{out}}(\mathsf{N}) &= \mathsf{A}_{\text{in}}(\mathsf{N}) \sin(2\pi(\mathsf{N}\mathsf{f} + \mathsf{f}_0)/\mathsf{f}_{\mathsf{D}\mathsf{A}\mathsf{C}} + \phi) + \mathsf{B}_{\text{in}}(\mathsf{N}) \cos(2\pi(\mathsf{N}\mathsf{f} + \mathsf{f}_0)/\mathsf{f}_{\mathsf{D}\mathsf{A}\mathsf{C}} + \phi) \end{aligned}$ 

where  $f = freq \times f_{DAC}/2^{32}$  and  $\phi = phase \times \pi/2^{15}$  and  $f_0$  is the initial value of the NCO accumulator. When  $f = f_{DAC}/2$ ,  $f_0 = 0$ , and  $\phi = 0$ , the sine term is 0 and the equations simplify to

 $A_{out}(N) = A_{in}(N) \times (-1)^{N}$  $B_{out}(N) = B_{in}(N) \times (-1)^{N}$ 

resulting in two independent, real up-conversion paths.

It is essential that the NCO accumulator initial value  $f_0 = 0$  to eliminate the cross-terms between the A and B channels. The accumulator is reset to 0 when the NCO is running by raising the PHSTR pin to IOVDD (when **sync\_phstr** is set to 0). Note that the accumulator remains at 0 until the PHSTR pin is lowered to GND. The following steps ensure that the accumulator does not have a non-zero starting value:

- 1. Program the frequency register to  $2^{31}$ .
- 2. Enable the NCO by asserting register bit nco in config\_msb.
- 3. Raise PHSTR to IOVDD.
- 4. Lower PHSTR to GND.

#### **Quadrature Modulation Mode**

In quadrature modulation mode, on-chip mixing of complex I and Q inputs provides the final baseband-to-IF up-conversion. Quadrature modulation mode is selected by **mode[1:0]** = 10 in the config\_lsb register. Figure 23 shows the data path architecture in quadrature modulation mode. Complex baseband I and Q from the ASIC/FPGA are input to the DAC5686, which in turn quadrature modulates I and Q to produce the final IF single-sideband spectrum. DAC A is held constant, while DAC B presents the DAC5686 quadrature modulator mode output.

NCO mixing frequencies are programmed through 32-bit **freq** (4 registers); 16-bit phase adjustments are programmed through **phase** (2 registers). The NCO operates at the DAC update rate; thus, increased amounts of interpolation allow for higher IFs. More details for the NCO are provided in the NCO section. For mixing to  $f_{DAC}/4$ , the DAC5686 provides a specific architecture that exploits the  $\{... -1 \ 0 \ 1 \ 0 \ ...\}$  resultant streams from sin and cos; the NCO is shut off in this mode to conserve power. The  $f_{DAC}/4$  mix mode is implemented by deasserting **nco** in register config\_msb while in single-sideband or quadrature modulation mode.

TEXAS INSTRUMENTS

SLWS147F-APRIL 2003-REVISED JUNE 2009

www.ti.com



Figure 23. Data Path in Quadrature Modulation Mode

In quadrature modulation mode, only one output from the complex mixer stage is routed to the B DAC. The output can be expressed as:

 $B(t) = I(t)sin(\omega_c t) + Q(t)cos(\omega_c t)$ 

or

 $B(t) = I(t)cos(\omega_c t) - Q(t)sin(\omega_c t)$ 

Single-sideband up-conversion is achieved when I and Q are Hilbert transform pairs. Upper- or lower-sideband up-conversion is selected by **ssb** in the **config\_msb** register, which selects the output from the mixer stage that is routed out.

The offset and gain features for the B DAC, as previously described, are functional in the quadrature mode.

## Serial Interface

The serial port of the DAC5686 is a flexible serial interface that communicates with industry-standard microprocessors and microcontrollers. The interface provides read/write access to all registers used to define the operating modes of the DAC5686. It is compatible with most synchronous transfer formats and can be configured as a 3- or 4-pin interface by **sif4** in register **config\_msb**. In both configurations, **SCLK** is the serial-interface input clock and **SDENB** is the serial-interface enable. For the 3-pin configuration, **SDIO** is a bidirectional pin for both data-in and data-out. For the 4-pin configuration, **SDIO** is data-out only.

Each read/write operation is framed by signal **SDENB** (serial data enable bar) asserted low for 2 to 5 bytes, depending on the data length to be transferred (1–4 bytes). The first frame byte is the instruction cycle, which identifies the following data transfer cycle as read or write, how many bytes to transfer, and the address to/from which to transfer the data. Table 1 indicates the function of each bit in the instruction cycle and is followed by a detailed description of each bit. Frame bytes 2 through 5 comprise the data to be transferred.

| MSB |   |   |   |   |   |   | LSB |   |
|-----|---|---|---|---|---|---|-----|---|
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1   | 0 |



#### www.ti.com

#### Table 1. Instruction Byte of the Serial Interface (continued)

|             | MSB |    |    |   |    |    |    | LSB |
|-------------|-----|----|----|---|----|----|----|-----|
| Description | R/W | N1 | N0 | Ι | A3 | A2 | A1 | A0  |

 $\mathbf{R}/\overline{\mathbf{W}}$ : Identifies the following data transfer cycle as a read or write operation. A high indicates a read operation from the DAC5686 and a low indicates a write operation to the DAC5686.

Table 2. Number of Transferred Bytes Within One

N[1:0]: Identifies the number of data bytes to be transferred per Table 2. Data is transferred MSB-first.

| Communication Frame |    |                  |  |  |  |
|---------------------|----|------------------|--|--|--|
| N1                  | N0 | DESCRIPTION      |  |  |  |
| 0                   | 0  | Transfer 1 byte  |  |  |  |
| 0                   | 1  | Transfer 2 bytes |  |  |  |
| 1                   | 0  | Transfer 3 bytes |  |  |  |
| 1                   | 1  | Transfer 4 bytes |  |  |  |

# A4: Unused

**A[3:0]**: Identifies the address of the register to be accessed during the read or write operation. For multibyte transfers, this address is the starting address and the address decrements. Note that the address is written to the DAC5686 MSB-first.

## **Serial-Port Timing Diagrams**

Figure 24 shows the serial-interface timing diagram for a DAC5686 write operation. **SCLK** is the serial-interface clock input to the DAC5686. Serial data enable **SDENB** is an active-low input to the DAC5686. **SDIO** is serial data-in. Input data to the DAC5686 is clocked on the rising edges of **SCLK**.



Figure 24. Serial-Interface Write Timing Diagram

Figure 25 shows the serial-interface timing diagram for a DAC5686 read operation. SCLK is the serial-interface



clock input to the DAC5686. Serial data enable **SDENB** is an active-low input to the DAC5686. **SDIO** is serial data-in during the instruction cycle. In the 3-pin configuration, **SDIO** is data-out from the DAC5686 during the data transfer cycle(s), while **SDO** is in a high-impedance state. In the 4-pin configuration, **SDO** is data-out from the DAC5686 during the DAC5686 during the data transfer cycle(s). SDO is never placed in the high-impedance state in the four-pin configuration.



Figure 25. Serial-Interface Read Timing Diagram

## **Clock Generation**

In the DAC5686, the internal clocks (1×, 2×, 4×, 8×, and 16×, as needed) for the logic, FIR interpolation filters, and DAC are derived from a clock at either the input data rate using an internal PLL (PLL clock mode) or the DAC output sample rate (external clock mode). Power for the internal PLL blocks (PLLVDD and PLLGND) is separate from power for the other clock generation blocks (CLKVDD and CLKGND), thus minimizing phase noise within the PLL.

The DAC5686 has three clock modes for generating the internal clocks  $(1 \times, 2 \times, 4 \times, 8 \times, and 16 \times, as needed)$  for the logic, FIR interpolation filters, and DACs. The clock mode is set using the PLLVDD pin and **dual\_clk** in register **config\_usb**. A block diagram for the clock generation circuit is shown in Figure 27.

1. PLLVDD = 0 V and **dual\_clk** = 0: EXTERNAL CLOCK MODE

In EXTERNAL CLOCK MODE, the user provides a clock signal at the DAC output sample rate through CLK2/CLK2C. CLK1/CLK1C and the internal PLL are not used, so the LPF circuit is not applicable. The input data rate clock and interpolation rate are selected by the registers **sel[1:0]**, and are output through the PLLLOCK pin. It is common to use the PLLLOCK clock to drive the chip that sends the data to the DAC; otherwise, there is phase ambiguity regarding how the DAC divides down to the input sample rate clock and an external clock divider divides down. (For a divide-by-N, there are N possible phases.) The phase ambiguity can also be solved by using PHSTR pin with a synchronization signal.

2. PLLVDD = 3.3 V (dual\_clk can be 0 or 1 and is ignored): PLL CLOCK MODE

Power for the internal PLL blocks (PLLVDD and PLLGND) is separate from power for the other clock generation blocks (CLKVDD and CLKGND), thus minimizing PLL phase noise.



In PLL CLOCK MODE, the DAC is driven at the input sample rate (unless the data is multiplexed) through CLK1/CLK1C. CLK2/CLK2C is not used. In this case, there is no phase ambiguity on the clock. The DAC generates the higher-speed DAC sample-rate clock using an internal PLL/VCO. In PLL clock mode, the user provides a differential external reference clock on CLK1/CLK1C.

A type-4 phase-frequency detector (PFD) in the internal PLL compares this reference clock to a feedback clock and drives the PLL to maintain synchronization between the two clocks. The feedback clock is generated by dividing the VCO output by 1x, 2x, 4x, or 8x as selected by the prescaler (**div[1:0]**). The output of the prescaler is the DAC sample rate clock and is divided down to generate clocks at  $\div 2$ ,  $\div 4$ ,  $\div 8$ , and  $\div 16$ . The feedback clock is selected by the registers **sel[1:0]**, and then is fed back to the PFD for synchronization to the input clock. Because the feedback clock is also used for the data input rate, the interpolation rate of the DAC5686 is the ratio of DAC output clock to the feedback clock. The PLLLOCK pin is an output that indicates when the PLL has achieved lock. An external RC low-pass PLL filter is provided by the user at pin LPF. See the low-pass filter section for filter-setting calculations. This is the only mode where the LPF filter applies.

Use of the internal PLL/VCO generally results in higher phase noise than if an externally generated DAC clock is used. At low frequencies, such as baseband signals, use of the internal PLL/VCO likely has a minimal effect on signal quality. For higher IF frequencies, such as in single sideband or quadrature modulation mode, the PLL/VCO phase noise can result in degradation of the signal. Note that most of the DAC5686 plots and typical specifications are in external clock mode (PLLVDD = 0). Use of the DAC5686 PLL/VCO also can result in higher out-of-band spurious signals (see the *Non-Harmonic Clock-Related Spurious Signals* section).

3. PLLVDD = 0 V and **dual\_clk** = 1: DUAL CLOCK MODE

In DUAL CLOCK MODE, the DAC is driven at the DAC sample rate through CLK2/CLK2C and at the input data rate through CLK1/CLK1C. The DUAL CLOCK MODE has the advantage of a clean external clock for DAC sampling without the phase ambiguity. The edges of CLK1 and CLK2 must be aligned to within  $t_{align}$  (See Figure 26), defined as

$$t_{align} = \frac{1}{2f_{CLK2}} - 0.5 \text{ ns}$$

where  $f_{CLK2}$  is the clock frequency of CLK2. For example,  $t_{align} = 0.5$  ns at  $f_{CLK2} = 500$  MHz and 1.5 ns at  $f_{CLK2} = 250$  MHz.



Figure 26. DAC and Data Clock Mode

The CDC7005 from Texas Instruments is recommended for providing phase-aligned clocks at different frequencies for this application.

Table 3 provides a summary of the clock configurations with corresponding data rate ranges.

# DAC5686

INSTRUMENTS www.ti.com

Texas

#### SLWS147F-APRIL 2003-REVISED JUNE 2009



DU

| CLOCK MODE              | PLLVDD          | DIV[1:0]       | SEL[1:0]      | DATA RATE (MSPS)             | PLLLOCK PIN FUNCTION           |
|-------------------------|-----------------|----------------|---------------|------------------------------|--------------------------------|
| Non-                    | interleaved inp | out data; inte | rnal PLL off; | DA[15:0] data rate matche    | s DB[15:0] data rate.          |
| External 2×             | 0 V             | XX             | 00            | DC to 160                    | External clk2/clk2c clock ÷ 2  |
| External 4×             | 0 V             | XX             | 01            | DC to 125                    | External clk2/clk2c clock ÷ 4  |
| External 8×             | 0 V             | XX             | 10            | DC to 62.5                   | External clk2/clk2c clock ÷ 8  |
| External 16×            | 0 V             | XX             | 11            | DC to 31.25                  | External clk2/clk2c clock ÷ 16 |
| External dual clock 2×  | 0 V             | XX             | 00            | DC to 160                    | None - held low                |
| External dual clock 4×  | 0 V             | XX             | 01            | DC to 125                    | None - held low                |
| External dual clock 8×  | 0 V             | XX             | 10            | DC to 62.5                   | None - held low                |
| External dual clock 16× | 0 V             | XX             | 11            | DC to 31.25                  | None - held low                |
|                         | Interle         | aved input d   | lata on the D | A[15:0] input pins; internal | PLL off                        |
| External 2×             | 0 V             | XX             | 00            | DC to 80                     | External clk2/clk2c clock ÷ 2  |
| External 4×             | 0 V             | XX             | 01            | DC to 80                     | External clk2/clk2c clock ÷ 4  |
| External 8×             | 0 V             | XX             | 10            | DC to 62.5                   | External clk2/clk2c clock ÷ 8  |
| External 16×            | 0 V             | XX             | 11            | DC to 31.25                  | External clk2/clk2c clock ÷ 16 |
| External dual clock 2×  | 0 V             | XX             | 00            | DC to 80                     | None - held low                |
| External dual clock 4×  | 0 V             | XX             | 01            | DC to 62.5                   | None - held low                |
| External dual clock 8×  | 0 V             | XX             | 10            | DC to 31.25                  | None - held low                |
| External dual clock 16× | 0 V             | XX             | 11            | DC to 15.625                 | None - held low                |

# Table 3. Clock-Mode Configuration

TEXAS INSTRUMENTS

www.ti.com

SLWS147F-APRIL 2003-REVISED JUNE 2009

|                                                                                             | Tab     | Table 3. Clock-mode Configuration (continued) |              |                              |                             |  |  |  |  |
|---------------------------------------------------------------------------------------------|---------|-----------------------------------------------|--------------|------------------------------|-----------------------------|--|--|--|--|
| CLOCK MODE                                                                                  | PLLVDD  | DIV[1:0]                                      | SEL[1:0]     | DATA RATE (MSPS)             | PLLLOCK PIN FUNCTION        |  |  |  |  |
| Non-interleaved input data; internal PLL on; DA[15:0] data rate matches DB[15:0] data rate. |         |                                               |              |                              |                             |  |  |  |  |
| Internal 2×                                                                                 | 3.3 V   | 00                                            | 00           | 125 to 160                   | Internal PLL lock indicator |  |  |  |  |
| Internal 2×                                                                                 | 3.3 V   | 01                                            | 00           | 62.5 to 125                  | Internal PLL lock indicator |  |  |  |  |
| Internal 2×                                                                                 | 3.3 V   | 10                                            | 00           | 31.25 to 62.5                | Internal PLL lock indicator |  |  |  |  |
| Internal 2×                                                                                 | 3.3 V   | 11                                            | 00           | 15.63 to 31.25               | Internal PLL lock indicator |  |  |  |  |
| Internal 4×                                                                                 | 3.3 V   | 00                                            | 01           | 62.5 to 125                  | Internal PLL lock indicator |  |  |  |  |
| Internal 4×                                                                                 | 3.3 V   | 01                                            | 01           | 31.25 to 62.5                | Internal PLL lock indicator |  |  |  |  |
| Internal 4×                                                                                 | 3.3 V   | 10                                            | 01           | 15.63 to 31.25               | Internal PLL lock indicator |  |  |  |  |
| Internal 4×                                                                                 | 3.3 V   | 11                                            | 01           | 7.8125 to 15.625             | Internal PLL lock indicator |  |  |  |  |
| Internal 8×                                                                                 | 3.3 V   | 00                                            | 10           | 31.25 to 62.5                | Internal PLL lock indicator |  |  |  |  |
| Internal 8×                                                                                 | 3.3 V   | 01                                            | 10           | 15.63 to 31.25               | Internal PLL lock indicator |  |  |  |  |
| Internal 8×                                                                                 | 3.3 V   | 10                                            | 10           | 7.8125 to 15.625             | Internal PLL lock indicator |  |  |  |  |
| Internal 8×                                                                                 | 3.3 V   | 11                                            | 10           | 3.9 to 7.8125                | Internal PLL lock indicator |  |  |  |  |
| Internal 16×                                                                                | 3.3 V   | 00                                            | 11           | 15.625 to 31.25              | Internal PLL lock indicator |  |  |  |  |
| Internal 16×                                                                                | 3.3 V   | 01                                            | 11           | 7.8125 to 15.625             | Internal PLL lock indicator |  |  |  |  |
| Internal 16×                                                                                | 3.3 V   | 10                                            | 11           | 3.9062 to 7.8125             | Internal PLL lock indicator |  |  |  |  |
|                                                                                             | Interle | aved input d                                  | ata on the D | A[15:0] input pins; internal | PLL on                      |  |  |  |  |
| Internal 2×                                                                                 | 3.3 V   | 00                                            | 00           | Not recommended              | Internal PLL lock indicator |  |  |  |  |
| Internal 2×                                                                                 | 3.3 V   | 01                                            | 00           | 62.5 to 80                   | Internal PLL lock indicator |  |  |  |  |
| Internal 2×                                                                                 | 3.3 V   | 10                                            | 00           | 31.25 to 62.5                | Internal PLL lock indicator |  |  |  |  |
| Internal 2×                                                                                 | 3.3 V   | 11                                            | 00           | 15.625 to 31.25              | Internal PLL lock indicator |  |  |  |  |
| Internal 4×                                                                                 | 3.3 V   | 00                                            | 01           | 62.5 to 80                   | Internal PLL lock indicator |  |  |  |  |
| Internal 4×                                                                                 | 3.3 V   | 01                                            | 01           | 31.25 to 62.5                | Internal PLL lock indicator |  |  |  |  |
| Internal 4×                                                                                 | 3.3 V   | 10                                            | 01           | 15.625 to 31.25              | Internal PLL lock indicator |  |  |  |  |
| Internal 4×                                                                                 | 3.3 V   | 11                                            | 01           | 7.8125 to 15.625             | Internal PLL lock indicator |  |  |  |  |
| Internal 8×                                                                                 | 3.3 V   | 00                                            | 10           | 31.25 to 62.5                | Internal PLL lock indicator |  |  |  |  |
| Internal 8×                                                                                 | 3.3 V   | 01                                            | 10           | 15.625 to 31.25              | Internal PLL lock indicator |  |  |  |  |
| Internal 8×                                                                                 | 3.3 V   | 10                                            | 10           | 7.8125 to 15.625             | Internal PLL lock indicator |  |  |  |  |
| Internal 8×                                                                                 | 3.3 V   | 11                                            | 10           | 3.9062 to 7.8125             | Internal PLL lock indicator |  |  |  |  |
| Internal 16×                                                                                | 3.3 V   | 00                                            | 11           | 15.625 to 31.25              | Internal PLL lock indicator |  |  |  |  |
| Internal 16×                                                                                | 3.3 V   | 01                                            | 11           | 7.8125 to 15.625             | Internal PLL lock indicator |  |  |  |  |
| Internal 16×                                                                                | 3.3 V   | 10                                            | 11           | 3.9062 to 7.8125             | Internal PLL lock indicator |  |  |  |  |
| Internal 16×                                                                                | 3.3 V   | 11                                            | 11           | 1.9531 to 3.9062             | Internal PLL lock indicator |  |  |  |  |

# Table 3. Clock-Mode Configuration (continued)

# **Non-Harmonic Clock-Related Spurious Signals**

In interpolating DACs, imperfect isolation between the digital and DAC clock circuits generates spurious signals at frequencies related to the DAC clock rate. The digital interpolation filters in these DACs run at sub-harmonic frequencies of the output rate clock, where these frequencies are  $f_{DAC}/2^N$ , N = 1–4. For example, for 2× interpolation there is only one interpolation filter running at  $f_{DAC}/2$ ; for 4× interpolation, on the other hand, there are two interpolation filters running at  $f_{DAC}/2$  and  $f_{DAC}/4$ . These lower-speed clocks for the interpolation filter mix with the DAC clock circuit and create spurious images of the wanted signal and second Nyquist-zone image at offsets of  $f_{DAC}/2^N$ .

The location of these spurious signals is determined by whether the DAC5686 output is used as a complex signal to be feed to an analog quadrature modulator or as a real IF signal. Figure 28(a) shows the location of the largest spurious signals for  $f_{DAC} = 500$  MSPS and 4× interpolation for a complex output signal. At the output of the analog quadrature modulator, the spurious signals with negative frequencies appear on the opposite sideband from the wanted signal. The closest spurious signal results from the wanted signal mixing with the  $f_{DAC}/4$  interpolation-filter clock, which in this example is 125 MHz from the wanted signal for all IF frequencies.

#### SLWS147F-APRIL 2003-REVISED JUNE 2009

Figure 28(b) shows the location of the largest spurious signals for  $f_{DAC} = 500$  MSPS and 4× interpolation for a real output signal. With a real output signal, there is no distinction between negative and positive frequencies, and therefore the signals that appear at negative frequencies with a complex signal potentially fall near the wanted signal. In particular, at IFs near  $f_{DAC}/8$ ,  $f_{DAC}/4$ , and  $f_{DAC} \times 3/4$  (62.5 MHz, 125 MHz and 187.5 MHz in this example) the mixing effect results in spurious signals falling near the wanted signal, which may present a problem depending on the system application. For a frequency-symmetric signal (such as a single WCDMA or CDMA carrier), operating at exactly  $f_{DAC}/8$ ,  $f_{DAC}/4$  and  $f_{DAC} \times 3/4$ , the spurious signal falls completely inside the wanted signal, which produces a clean spectrum but may result in degradation of the signal quality.



Figure 28. Spurious Frequency vs IF

The offset between wanted and spurious signals is maximized at low IFs (<  $f_{DAC}/8$ ) and at  $f_{DAC} \times 3/16$ ,  $f_{DAC} \times 5/16$  and  $f_{DAC} \times 7/16$ . For example, with  $f_{DATA} = 122.88$  MSPS and  $4\times$  interpolation, operating with IF =  $f_{DAC} \times 5/16 = 153.6$  MHz results in spurious signals at offsets of 60 MHz from the wanted signal.

Figure 29(a) shows the amplitude of each spurious signal as a function of IF in external-clock mode (CLK2 input). The dominant spurious signal is IF  $- f_{DAC}/2$ . The amplitudes of the IF  $+ f_{DAC}/4$  and IF  $- f_{DAC}/4$  are the next-highest spurious signals and are approximately at the same amplitude. Finally, at IF frequencies greater than 100 MHz, small spurious signals at IF  $f_{DAC}/8$  and IF  $- f_{DAC} \times 3/4$  are measurable.

Figure 29(b) shows the amplitude of each spurious signal as a function of IF in PLL clock mode (CLK1 input). Generating the DAC clock with the onboard PLL/VCO increases the IF  $- f_{DAC}/2$  by 10 dB and the amplitude of the IF  $f_{DAC}/4$  and IF  $- f_{DAC} \times 3/4$  by 25 dB compared to the external-clock mode. The IF  $f_{DAC}/8$  spurs are the same as in the external-clock mode.





Figure 29. Typical Amplitude of Clock-Related Spurious Signals in (a) External-Clock Mode and (b) PLL Mode

The amplitudes in Figure 29 are typical values and will vary by a few dB across different parts, supply voltages, and temperatures. Figure 28 and Figure 29 can be used to estimate the non-harmonic clock-related harmonic signals. Take the example for using the DAC5686 in external-clock mode, f<sub>DAC</sub> = 500 MHz, 4× interpolation, and IF = 85 MHz with a real output. Figure 28(b) and Figure 29(a) predict the spurious signals shown in Table 4.

| External-Older Mode       |                 |                 |  |  |  |
|---------------------------|-----------------|-----------------|--|--|--|
| Spurious Signal           | Frequency (MHz) | Amplitude (dBc) |  |  |  |
| $IF - f_{DAC}/2$          | 165             | -47             |  |  |  |
| $IF + f_{DAC}/4$          | 210             | -64             |  |  |  |
| $IF - f_{DAC}/4$          | 40              | -64             |  |  |  |
| $IF - f_{DAC} \times 3/4$ | > 250           | N/A             |  |  |  |

| Table 4. Predicted Frequency and Amplitude for               |
|--------------------------------------------------------------|
| f <sub>DAC</sub> – 500 MHz, 4× Interpolation, IF = 85 MHz in |
| External-Clock Mode                                          |



Figure 30 shows the DAC5686 output spectrum for the preceding example. The amplitudes of the clock-related spurs agree quite well with the predicted amplitudes in Table 4.



Figure 30. DAC5686 Output Spectrum With f<sub>DAC</sub> = 500 MSPS, 4× Interpolation, IF = 85 MHz, and External-Clock Mode

#### **Dual-Bus Mode**

In dual-bus mode, two separate parallel data streams (I and Q) are input to the DAC5686 on data bus **DA** and data bus **DB**. Dual-bus mode is selected by setting **INTERL** to 0 in the **config\_msb** register. Figure 31 shows the DAC5686 data path in dual-bus mode. The dual-bus mode timing diagram is shown in Figure 32 for the PLL clock mode and in Figure 33 for the external clock mode.



Figure 31. Dual-Bus Mode Data Path





Figure 32. Dual-Bus Mode Timing Diagram (PLL Mode)



Figure 33. Dual-Bus Mode Timing Diagram (External Clock Mode)

## Interleave Bus Mode

In interleave bus mode, one parallel data stream with interleaved data (I and Q) is input to the DAC5686 on data bus **DA**. Interleave bus mode is selected by setting **INTERL** to 1 in the **config\_msb** register. Figure 34 shows the DAC5686 data path in interleave bus mode. The interleave bus mode timing diagram is shown in Figure 35.





Texas Instruments

www.ti.com

SLWS147F-APRIL 2003-REVISED JUNE 2009



Figure 35. Interleave Bus Mode Timing Diagram Using TxENABLE

Interleaved user data on data bus **DA** is alternately multiplexed to internal data channels A and B. Data channels A and B can be synchronized using either the **QFLAG** pin or the **TxENABLE** pin. When **qflag** in register **config\_usb** is 0, transitions on **TxENABLE** identify the interleaved data sequence. The first data after the rising edge of **TxENABLE** is latched with the rising edge of **CLK** as channel-A data. Data is then alternately distributed to B and A channels with successive rising edges of **CLK**. When **qflag** is 1, the **QFLAG** pin is used as an input by the user to identify the interleaved data sequence. **QFLAG** high identifies data as channel B (see Figure 36).



Figure 36. Interleave Bus Mode Timing Diagram Using QFLAG

When using interleaved input mode with the PLL enabled, the input clock CLK1 is at 2× the frequency of the input to FIR1. The divider that generates the clock for the FIR1 input cannot be synchronized between multiple DAC5686s, which can result in a one-CLK1-period output time difference between devices that have synchronized input data. Dual-clock mode is recommended in applications where multiple DAC5686s must be synchronized in interleaved input mode.

The dual-clock mode is selected by setting **dualclk** high in the **config\_usb** register. In this mode, the DAC5686 uses both clock inputs; **CLK1/CLK1C** is the input data clock, and **CLK2/CLK2C** is the external clock. The edges of the two input clocks must be phase-aligned within 500 ps to function properly.

# Clock Synchronization Using the PHSTR Pin in External Clock Mode

In external clock mode, the DAC5686 is clocked at the DAC output sample frequency (CLK2 and CLK2C). For an interpolation rate N, there are N possible phases for the DAC input clock on the PLLLOCK pin (see Figure 37 for N = 4).



SLWS147F-APRIL 2003-REVISED JUNE 2009



T0003-01

#### Figure 37. Four Possible PLLLOCK Phases for N = 4 in External Clock Mode

To synchronize PLLLOCK input clocks across multiple DAC5686 chips, a synchronization signal on the PHSTR pin is used. During configuration of the DAC5686 chips, address **sync\_phstr** in **config\_msb** is set high to enable the PHSTR input pin as a synchronization input to the clock dividers generating the input clock. A simultaneous low-to-high transition on the PHSTR pin for each DAC5686 then forces the input clock on PLLLOCK to start in phase on each DAC. See Figure 38.



T0004-01

#### Figure 38. Using PHSTR to Synchronize PLLLOCK Input Clock for Multiple DACs in External Clock Mode



The PHSTR transition has a setup and hold time relative to the DAC output sample clock ( $t_{s\_PHSTR}$  and  $t_{h\_PHSTR}$ ) equal to 50% of the DAC output sample clock period up to a maximum of 1 ns. At 500 MHz, the setup and hold times are therefore 0.5 ns. The PHSTR signal can remain high after synchronization, or can return low. A new low-to-high transition resynchronizes the input clock. Note that the PHSTR transition also resets the NCO accumulator.

## **Digital Filters**

Figure 39 through Figure 42 show magnitude spectrum responses for 2×, 4×, 8×, and 16× FIR interpolation filtering. The transition band is from 0.4 to 0.6  $f_{DATA}$  with < 0.002-dB pass-band ripple and > 80-dB stop-band attenuation for all four configurations. The filters are linear phase. The **sel** field in register **config\_lsb** selects the interpolation filtering rate as 2×, 4×, 8×, or 16×; interpolation filtering can be completely bypassed by setting **fullbypass** in register **config\_lsb**.

Figure 43 shows the spectral correction of the DAC sinx/x rolloff achieved with use of inverse sinc filtering. Pass-band ripple from 0 to 0.4  $f_{DATA}$  is < 0.03 dB. Inverse sinc filtering is enabled by **sinc** in register **config\_msb**.







Submit Documentation Feedback

The filter taps for interpolation filters FIR1–FIR4 and inverse sinc filter FIR5 are listed in Table 5.

|       |      | Filter Taps for F |      |                |
|-------|------|-------------------|------|----------------|
| FIR1  | FIR2 | FIR3              | FIR4 | FIR5 (INVSINC) |
| 8     | 9    | 31                | -33  | 1              |
| 0     | 0    | 0                 | 0    | -3             |
| -24   | -58  | -219              | 289  | 9              |
| 0     | 0    | 0                 | 512  | -34            |
| 58    | 214  | 1212              | 289  | 400            |
| 0     | 0    | 2048              | 0    | -34            |
| -120  | -638 | 1212              | -33  | 9              |
| 0     | 0    | 0                 |      | -3             |
| 221   | 2521 | -219              |      | 1              |
| 0     | 4096 | 0                 |      |                |
| -380  | 2521 | 31                |      |                |
| 0     | 0    |                   |      |                |
| 619   | -638 |                   |      |                |
| 0     | 0    |                   |      |                |
| -971  | 214  |                   |      |                |
| 0     | 0    |                   |      |                |
| 1490  | -58  |                   |      |                |
| 0     | 0    |                   |      |                |
| -2288 | 9    |                   |      |                |
| 0     |      |                   |      |                |
| 3649  |      |                   |      |                |
| 0     |      |                   |      |                |
| -6628 |      |                   |      |                |
| 0     |      |                   |      |                |
| 20750 |      |                   |      |                |
| 32768 |      |                   |      |                |
| 20750 |      |                   |      |                |
| 0     |      |                   |      |                |
| -6628 |      |                   |      |                |
| 0     |      |                   |      |                |
| 3649  |      |                   |      |                |
| 0     |      |                   |      |                |
| -2288 |      |                   |      |                |
| 0     |      |                   |      |                |
| 1490  |      |                   |      |                |
| 0     |      |                   |      |                |
| -971  |      |                   |      |                |
| 0     |      |                   |      |                |
| 619   |      |                   |      |                |
| 0     |      |                   |      |                |
| -380  |      |                   |      |                |
| 0     |      |                   |      |                |
| 221   |      |                   |      |                |
| 0     |      |                   |      |                |
| -120  |      |                   |      |                |
| -120  |      |                   |      |                |

## Table 5. Filter Taps for FIR1-FIR5

SLWS147F-APRIL 2003-REVISED JUNE 2009

www.ti.com

| Table 5. Filter Taps for FIR1–FIR5 (continued) |      |      |      |                |  |  |  |  |
|------------------------------------------------|------|------|------|----------------|--|--|--|--|
| FIR1                                           | FIR2 | FIR3 | FIR4 | FIR5 (INVSINC) |  |  |  |  |
| 0                                              |      |      |      |                |  |  |  |  |
| 58                                             |      |      |      |                |  |  |  |  |
| 0                                              |      |      |      |                |  |  |  |  |
| -24                                            |      |      |      |                |  |  |  |  |
| 0                                              |      |      |      |                |  |  |  |  |
| 8                                              |      |      |      |                |  |  |  |  |

## NCO

The DAC5686 uses a numerically controlled oscillator (NCO) with a 32-bit frequency register and a 16-bit phase register. The NCO is used in quadrature-modulation and single-sideband modes to provide sin and cos for mixing. The NCO tuning frequency is programmed in registers 0x1 through 0x4. Phase offset is programmed in registers 0x5 and 0x6. A block diagram of the NCO is shown in Figure 44.



Figure 44. Block Diagram of the NCO

The NCO accumulator is reset to zero when the **PHSTR** pin is high and remains at zero until **PHSTR** is set low. Frequency word **freq** in the frequency register is added to the accumulator every clock cycle. The output frequency of the NCO is:

$$f_{NCO} = \frac{freq \times f_{DAC}}{2^{32}}$$

While the maximum clock frequency of the DACs is 500 MSPS, the maximum clock frequency the NCO can operate at is 320 MHz; mixing at DAC rates higher than 320 MSPS requires using the f<sub>DAC</sub>/4 mixing option.



## **Register Bit Allocation Map**

| -                        |     |             |                  |                                          |            |         |              |           |                |                 |
|--------------------------|-----|-------------|------------------|------------------------------------------|------------|---------|--------------|-----------|----------------|-----------------|
| NAME                     | R/W | ADDRE<br>SS | BIT 7            | BIT 6                                    | BIT 5      | BIT 4   | BIT 3        | BIT 2     | BIT 1          | BIT 0           |
| chip_ver                 | R/W | 0x00        |                  |                                          | atest[4:0] |         |              | vers      | sion[2:0] read | only            |
| freq_lsb                 | R/W | 0x01        |                  |                                          |            | freq_   | int[7:0]     |           |                |                 |
| freq_Imidsb              | R/W | 0x02        |                  |                                          |            | freq_i  | nt[15:8]     |           |                |                 |
| freq_umidsb              | R/W | 0x03        |                  |                                          |            | freq_in | ıt[23:16]    |           |                |                 |
| freq_msb                 | R/W | 0x04        |                  |                                          |            | freq_in | ıt[31:24]    |           |                |                 |
| phase_lsb                | R/W | 0x05        |                  |                                          |            | phase   | _int[7:0]    |           |                |                 |
| phase_msb                | R/W | 0x06        |                  | phase_int[15:8]                          |            |         |              |           |                |                 |
| config_lsb               | R/W | 0x07        | mode             | e[1:0]                                   | div[       | 1:0]    | .0] sel[1:0] |           | counter        | full_<br>bypass |
| config_msb               | R/W | 0x08        | ssb              | interl                                   | sinc       | dith    | sync_phstr   | nco       | sif4           | twos            |
| config_usb               | R/W | 0x09        | dual_clk         | DDS_g                                    | ain[1:0]   | rspect  | qflag        | PLL_r     | ng[1:0]        | rev_bbus        |
| daca_offset_lsb          | R/W | 0x0A        |                  |                                          |            | daca_o  | ffset[7:0]   |           |                |                 |
| daca_gain_lsb            | R/W | 0x0B        |                  |                                          |            | daca_g  | gain[7:0]    |           |                |                 |
| daca_offset_gain_<br>msb | R/W | 0x0C        | da               | daca_offset[10:8] sleepa daca_gain[11:8] |            |         |              | ain[11:8] |                |                 |
| dacb_offset_lsb          | R/W | 0x0D        | dacb_offset[7:0] |                                          |            |         |              |           |                |                 |
| dacb_gain_lsb            | R/W | 0x0E        |                  | dacb_gain[7:0]                           |            |         |              |           |                |                 |
| dacb_offset_gain_<br>msb | R/W | 0x0F        | da               | cb_offset[10                             | :8]        | sleepb  |              | dacb_g    | ain[11:8]      |                 |

## **REGISTER DESCRIPTIONS**

## Register Name: chip\_ver

| MSB |            |   |   |   |   |                         | LSB |  |
|-----|------------|---|---|---|---|-------------------------|-----|--|
|     | atest[4:0] |   |   |   |   | chip_ver[2:0] read only |     |  |
| 0   | 0          | 0 | 0 | 0 | 1 | 0                       | 1   |  |

**chip\_ver[3:0**]: chip\_ver [3:0] stores the device version, initially 0x5. The user can find out which version of the DAC5686 is in the system by reading this byte.

a\_test[4:0]: must be 0 for proper operation.

## Register Name: freq\_lsb

| MSB |               |   |   |   |   |   | LSB |
|-----|---------------|---|---|---|---|---|-----|
|     | freq_int[7:0] |   |   |   |   |   |     |
| 0   | 0             | 0 | 0 | 0 | 0 | 0 | 0   |

freq\_int[7:0]: The lower 8 bits of the frequency register in the DDS block

## Register Name: freq\_Imidsb

| MSB |                |   |   |   |   |   | LSB |
|-----|----------------|---|---|---|---|---|-----|
|     | freq_int[15:8] |   |   |   |   |   |     |
| 0   | 0              | 0 | 0 | 0 | 0 | 0 | 0   |

freq\_int[15:8]: The lower mid 8 bits of the frequency register in the DDS block

## Register Name: freq\_umidsb

| MSB |                 |   |   |   |   |   | LSB |
|-----|-----------------|---|---|---|---|---|-----|
|     | freq_int[23:16] |   |   |   |   |   |     |
| 0   | 0               | 0 | 0 | 0 | 0 | 0 | 0   |



SLWS147F-APRIL 2003-REVISED JUNE 2009

## freq\_int[23:16]: The upper mid 8 bits of the frequency register in the DDS block

## Register Name: freq\_msb

| MSB |                 |  |  |  |  |  | LSB |
|-----|-----------------|--|--|--|--|--|-----|
|     | freq_int[31:24] |  |  |  |  |  |     |
| 0   | 0 0 1 0 0 0 0 0 |  |  |  |  |  |     |

## freq\_int[31:24]: The most significant 8 bits of the frequency register in the DDS block

## Register Name: phase\_lsb

| MSB |                |   |   |   |   |   | LSB |
|-----|----------------|---|---|---|---|---|-----|
|     | phase_int[7:0] |   |   |   |   |   |     |
| 0   | 0              | 0 | 0 | 0 | 0 | 0 | 0   |

## phase\_int[7:0]: The lower 8 bits of the phase register in the DDS block

## Register Name: phase\_msb

| MSB |                 |   |   |   |   |   | LSB |
|-----|-----------------|---|---|---|---|---|-----|
|     | phase_int[15:8] |   |   |   |   |   |     |
| 0   | 0               | 0 | 0 | 0 | 0 | 0 | 0   |

phase\_int[15:8]: The most significant 8 bits of the phase register in the DDS block

## Register Name: config\_lsb

| MSB  |        |      |      |      |      |         | LSB         |
|------|--------|------|------|------|------|---------|-------------|
| mode | e[1:0] | div[ | 1:0] | sel[ | 1:0] | counter | Full_bypass |
| 0    | 0      | 0    | 0    | 0    | 0    | 0       | 1           |

mode[1:0]: Controls the mode of the DAC5686; summarized in Table 6.

## Table 6. DAC5686 Modes

| mode[1:0] | DAC5686 MODE    |
|-----------|-----------------|
| 00        | Dual-DAC        |
| 01        | Single-sideband |
| 10        | Quadrature      |
| 11        | Dual-DAC        |

div[1:0]: Controls the PLL divider value; summarized in Table 7.

## Table 7. PLL Divide Ratios

| div[1:0] | PLL DIVIDE RATIO |
|----------|------------------|
| 00       | 1× divider       |
| 01       | 2× divider       |
| 10       | 4× divider       |
| 11       | 8× divider       |

sel[1:0]: Controls the selection of interpolating filters used; summarized in Table 8.

| Table 6. DACJ000 Tiller Conniguration |     |  |  |  |  |  |  |  |
|---------------------------------------|-----|--|--|--|--|--|--|--|
| sel[1:0] INTERP. FIR SETTING          |     |  |  |  |  |  |  |  |
| 00                                    | ×2  |  |  |  |  |  |  |  |
| 01                                    | ×4  |  |  |  |  |  |  |  |
| 10                                    | ×8  |  |  |  |  |  |  |  |
| 11                                    | ×16 |  |  |  |  |  |  |  |

## Table 8. DAC5686 Filter Configuration

**counter**: When asserted, the DAC5686 goes into counter mode and uses an internal counter as a ramp input to the DAC. The count range is determined by the A-side input data DA[2:0], as summarized in Table 9.

Table 9. DAC5686 Counter Mode Count Range

| DA[2:0] | COUNT RANGE           |
|---------|-----------------------|
| 000     | All bits D[15:0]      |
| 001     | Lower 7 bits D[6:0]   |
| 010     | Mid 4 bits D[10:7]    |
| 100     | Upper 5 bits D[15:11] |

full\_bypass: When asserted, the interpolation filters and mixer logic are bypassed, and the data inputs DA[15:0]

## Register Name: config\_msb

| MSB |        |      |      |            |     |      | LSB  |
|-----|--------|------|------|------------|-----|------|------|
| ssb | interl | sinc | dith | sync_phstr | nco | sif4 | twos |
| 0   | 0      | 0    | 0    | 0          | 0   | 0    | 0    |

**ssb**: In single-sideband mode, assertion inverts the B data; in quadrature modulation mode, assertion routes the A data path to DACB instead of the B data path.

**interl**: When asserted, data input to the DAC5686 on channel DA[15:0] is interpreted as a single interleaved stream (I/Q); channel DB[15:0] is unused.

**sinc**: Assertion enables the INVSINC filter.

and DB[15:0] go straight to the DAC inputs.

dith: Assertion enables dithering in the PLL.

**sync\_phstr**: Assertion enables the PHSTR input as a sync input to the clock dividers in external single-clock mode.

**nco**: Assertion enables the NCO.

sif4: When asserted, the sif interface becomes a 4-pin interface instead of a 3-pin interface. The SDIO pin becomes an input only, and the SDO is the output.

twos: When asserted, the chip interprets the input data as 2s complement form instead of binary offset.

## Register Name: config\_usb

| MSB     |                                             |   |   |   |     |        | LSB      |
|---------|---------------------------------------------|---|---|---|-----|--------|----------|
| dualclk | clk DDS_gain[1:0] rspect qflag pll_rng[1:0] |   |   |   |     | g[1:0] | rev_bbus |
| 0       | 0                                           | 0 | 0 | 0 | 0 0 |        | 0        |

**dual\_clk**: When asserted, the DAC5686 uses both clock inputs; CLK1/CLK1C is the input data clock and CLK2/CLK2C is the DAC output clock. These two clocks must be phase-aligned within 500 ps to function properly. When deasserted, CLK2/CLK2C is the DAC output clock and is divided down to generate the input data clock, which is output on PLLLOCK. Dual clock mode is only available when PLLVDD = 0.

DDS\_gain[1:0]: Controls the gain of the DDS so that the overall gain of the DDS is unity. It is important to



ensure that  $max(abs(cos(\omega t) + sin(\omega t))) < 1$ . At different frequencies, the summation produces different maximum outputs and must be reduced. The simplest is  $f_{DAC}/4$  mode where the maximum is 1 and the gain multiply should be 1 to maintain unity. However, due to the fact that the digital logic does a divide-by-two in this summation, the gain necessary to achieve unity must be double (DDS\_gain[1:0] = 01). Table 10 shows the digital gain necessary and the actual signal gain needed to make the above equation have a maximum value of 1.

|                | -              |                       |
|----------------|----------------|-----------------------|
| DDS_gain [1:0] | DIGITAL GAIN   | SIGNAL GAIN FOR UNITY |
| 00             | 1.40625        | 0.703125              |
| 01             | 2              | 1                     |
| 10             | 1.59375 0.7936 |                       |
| 11             | 1.40625        | 0.703125              |

### Table 10. Digital Gain for DDS

**rspect**: When asserted, the sin term is negated before being used in mixing. This gives the reverse spectrum in single-sideband mode.

**qflag**: When asserted, the QFLAG pin is used by the user as an input indicator during interleaved data input mode to identify the Q sample. When deasserted, the TxENABLE pin transition is used to start an internal toggling signal, which is used to interpret the interleaved data sequence; the first sample clocked into the DAC5686 after TxENABLE goes high is routed through the A data path.

**PLL\_rng[1:0]**: Increases the PLL VCO Vtol current, summarized in Table 11. See Figure 17 for the effect on VCO gain and range.

| PLL_rng[1:0] | Vtol CURRENT INCREASE |
|--------------|-----------------------|
| 00           | nominal               |
| 01           | 15%                   |
| 10           | 30%                   |
| 11           | 45%                   |

## Table 11. PLL VCO Vtol Current Increase

**rev\_bbus[1:0]**: When asserted, pin 92 changes from DB15 to DB0, pin 91 changes from DB14 to DB1, etc., reversing the order of the DB[15:0] pins.

## Register Name: daca\_offset\_lsb (2s complement)

| MSB |                  |  |  |  |  |  | LSB |  |  |  |  |
|-----|------------------|--|--|--|--|--|-----|--|--|--|--|
|     | daca_offset[7:0] |  |  |  |  |  |     |  |  |  |  |
| 0   |                  |  |  |  |  |  |     |  |  |  |  |

daca\_offset[7:0]: The lower 8 bits of the DACA offset

## Register Name: daca\_gain\_lsb (2s complement)

| MSB |   |   |        |          |   |   | LSB |
|-----|---|---|--------|----------|---|---|-----|
|     |   |   | daca_g | ain[7:0] |   |   |     |
| 0   | 0 | 0 | 0      | 0        | 0 | 0 | 0   |

**daca\_gain[7:0]**: The lower 8 bits of the DACA gain control register. These lower 8 bits are for fine gain control. This word is a 2s complement value that adjusts the full-scale output current over an approximate 4% to -4% range.

#### Register Name: daca\_offset\_gain\_msb (2s complement)

MSB

| IVISD |                   |   |        |                 |   |   | LOD |
|-------|-------------------|---|--------|-----------------|---|---|-----|
|       | daca_offset[10:8] |   | sleepa | daca_gain[11:8] |   |   |     |
| 0     | 0                 | 0 | 0      | 0               | 0 | 0 | 0   |

daca\_offset[10:8]: The upper 3 bits of the DACA \_offset

ISB

SLWS147F-APRIL 2003-REVISED JUNE 2009

www.ti.com

sleepa: When asserted, DACA is put into the sleep mode.

daca\_gain[11:8]: Coarse gain control for DACA; the full-scale output current is:

$$I_{\text{fullscale}} = \left[\frac{16(V_{\text{extio}})}{R_{\text{biasj}}} \times \frac{(\text{GAINCODE} + 1)}{16} \div \left(1 - \frac{\text{FINEGAIN}}{3072}\right)\right]$$

where GAINCODE is the decimal equivalent of daca\_gain [11:8] {0...15} and the FINEGAIN is daca\_gain [7:0] as 2s complement {-127...128}.

## Register Name: dacb\_offset\_lsb (2s complement)

| MSB              |   |   |   |   |   |   | LSB |  |  |
|------------------|---|---|---|---|---|---|-----|--|--|
| dacb_offset[7:0] |   |   |   |   |   |   |     |  |  |
| 0                | 0 | 0 | 0 | 0 | 0 | 0 | 0   |  |  |

## dacb\_offset[7:0]: The lower 8 bits of the DACB offset

## Register Name: dacb\_gain\_lsb (2s complement)

| MSB           |  |  |        |          |  |  | LSB |
|---------------|--|--|--------|----------|--|--|-----|
|               |  |  | dacb_g | ain[7:0] |  |  |     |
| 0 0 0 0 0 0 0 |  |  |        |          |  |  |     |

**dacb\_gain[7:0]**: The lower 8 bits of the DACB gain control register. These lower 8 bits are for fine gain control. This word is a 2s complement value that adjusts the full-scale output current over an approximate 4% to -4% range.

## Register Name: dacb\_offset\_gain\_msb (2s complement)

| MSB   |                   |  |        |   |         |           | LSB |
|-------|-------------------|--|--------|---|---------|-----------|-----|
|       | dacb_offset[10:8] |  | sleepb |   | dacb_ga | ain[11:8] |     |
| 0 0 0 |                   |  | 0      | 0 | 0       | 0         | 0   |

dacb\_offset[10:8]: The upper 3 bits of the DACA \_offset

sleepb: When asserted, DACB is put into the sleep mode.

dacb\_gain[11:8]: Coarse gain control for DACB; the full-scale output current is:

$$I_{\text{fullscale}} = \left[ \frac{16(V_{\text{extio}})}{R_{\text{biasj}}} \times \frac{(\text{GAINCODE} + 1)}{16} \div \left( 1 - \frac{\text{FINEGAIN}}{3072} \right) \right]$$

where GAINCODE is the decimal equivalent of dacb\_gain [11:8] {0...15} and the FINEGAIN is dacb\_gain [1:0] as 2s complement {-127...128}.

## **DIGITAL INPUTS**

Figure 45 shows a schematic of the equivalent CMOS digital inputs of the DAC5686. DA[15:0], DB[15:0], SLEEP, PHSTR, TxENABLE, QFLAG, SDIO, SCLK, and SDENB have pulldown resistors and RESETB has a pullup resistor internal to the DAC5686. The pullup and pulldown circuitry is approximately equivalent to 100 k $\Omega$ . See the specification table for logic thresholds.



#### SLWS147F-APRIL 2003-REVISED JUNE 2009



Figure 45. CMOS/TTL Digital Equivalent Input

## **CLOCK INPUT AND TIMING**

Figure 46 shows an equivalent circuit for the clock input.



Figure 46. Clock Input Equivalent Circuit

Figure 47, Figure 48, and Figure 49 show various input configurations for driving the differential clock input (CLK/CLKC).



SLWS147F-APRIL 2003-REVISED JUNE 2009







Figure 48. Driving the DAC5686 With a Single-Ended TTL/CMOS Clock Source



Figure 49. Driving the DAC5686 With a Differential ECL/PECL Clock Source



## **DAC Transfer Function**

The CMOS DAC's consist of a segmented array of NMOS current sinks, capable of sinking a full-scale output current up to 20 mA. Differential current switches direct the current of each current source through either one of the complementary output nodes IOUT1 or IOUT2. Complementary output currents enable differential operation, thus canceling out common mode noise sources (digital feed-through, on-chip and PCB noise), dc offsets, even order distortion components, and increasing signal output power by a factor of two.

The full-scale output current is set using external resistor  $R_{BIAS}$  in combination with an on-chip bandgap voltage reference source (1.2 V) and control amplifier. Current  $I_{BIAS}$  through resistor  $R_{BIAS}$  is mirrored internally to provide a full-scale output current equal to 16 times IBIAS. The full-scale current IOUT<sub>FS</sub> can be adjusted from 20 mA down to 2 mA.

The relation between IOUT1 and IOUT2 can be expressed as:

 $IOUT1 = -IOUT_{FS} - IOUT2$ 

We denote current flowing into a node as – current and current flowing out of a node as + current. Because the output stage is a current sink, the current can only flow from AVDD into the IOUT1 and IOUT2 pins. If IOUT2 = -5 mA and IO(FS) = 20 mA then:

IOUT1 = -20 - (-5) = -15 mA

The output current flow in each pin driving a resistive load can be expressed as:

 $\begin{aligned} \text{IOUT1} &= \text{IOUT}_{\text{FS}} \times (65535 - \text{CODE}) \ / \ 65536 \\ \text{IOUT2} &= \text{IOUT}_{\text{FS}} \times \text{CODE} \ / \ 65536 \end{aligned}$ 

where CODE is the decimal representation of the DAC data input word.

For the case where IOUT1 and IOUT2 drive resistor loads  $R_{\rm L}$  directly, this translates into single ended voltages at IOUT1 and IOUT2:

VOUT1 = AVDD - I IOUT1 I ×  $R_L$ VOUT2 = AVDD - I IOUT2 I ×  $R_L$ 

Assuming that the data is full scale (65535 in offset binary notation) and the R<sub>L</sub> is 25  $\Omega$ , the differential voltage between pins IOUT1 and IOUT2 can be expressed as:

VOUT1 = AVDD - I -20 mA I x 25  $\Omega$  = 2.8 V VOUT2 = AVDD - I -0 mA I x 25  $\Omega$  = 3.3 V VDIFF = VOUT1 - VOUT2 = 0.5 V

Note that care should be taken not to exceed the compliance voltages at node IOUT1 and IOUT2, which would lead to increased signal distortion.

## **Reference Operation**

The DAC5686 comprises a band-gap reference and control amplifier for biasing the full-scale output current. The full-scale output current is set by applying an external resistor  $R_{BIAS}$ . The bias current  $I_{BIAS}$  through resistor  $R_{BIAS}$  is defined by the on-chip band-gap reference voltage and control amplifier. The full-scale output current equals 16 times this bias current. The full-scale output current IOUT<sub>FS</sub> can thus be expressed as (coarse gain = 15, fine gain = 0):

$$IOUT_{FS} = \frac{16 \times V_{EXTIO}}{R_{BIAS}}$$

where  $V_{EXTIO}$  is the voltage at terminal EXTIO. The band-gap reference voltage delivers an accurate voltage of 1.2 V. This reference is active when terminal EXTLO is connected to AGND. An external decoupling capacitor  $C_{EXT}$  of 0.1  $\mu$ F should be connected externally to terminal EXTIO for compensation. The band-gap reference additionally can be used for external reference operation. In that case, an external buffer with a high-impedance input should be used in order to limit the band-gap load current to a maximum of 100 nA. The internal reference can be disabled and overridden by an external reference by connecting EXTLO to AVDD. Capacitor  $C_{EXT}$  may hence be omitted. Terminal EXTIO serves as either input or output node.

The full-scale output current can be adjusted from 20 mA down to 2 mA by varying resistor  $R_{BIAS}$  or changing the externally applied reference voltage. The internal control amplifier has a wide input range supporting the full-scale output current range of 20 dB.

Copyright © 2003–2009, Texas Instruments Incorporated



## Analog Current Outputs

Figure 50 shows a simplified schematic of the current source array with corresponding switches. Differential switches direct the current of each individual NMOS current source to either the positive output node IOUT1 or its complementary negative output node IOUT2. The output impedance is determined by the stack of the current sources and differential switches and is typically >300 k $\Omega$  in parallel with an output capacitance of 5 pF.

The external output resistors are terminated to AVDD. The maximum output compliance at nodes IOUT1 and IOUT2 is limited to AVDD + 0.5 V, determined by the CMOS process. Beyond this value, transistor breakdown can occur, resulting in reduced reliability of the DAC5686 device. The minimum output compliance voltage at nodes IOUT1 and IOUT2 equals AVDD – 0.5 V. Exceeding the minimum output compliance voltage adversely affects distortion performance and integral nonlinearity. The optimum distortion performance for a single-ended or differential output is achieved when the maximum full-scale signal at IOUT1 and IOUT2 does not exceed 0.5 V.



Figure 50. Equivalent Analog Current Output

The DAC5686 can be easily configured to drive a doubly terminated  $50-\Omega$  cable using a properly selected RF transformer. Figure 51 and Figure 52 show the  $50-\Omega$  doubly terminated transformer configuration with 1:1 and 4:1 impedance ratios, respectively. Note that the center tap of the primary input of the transformer must be connected to AVDD to enable a dc current flow. Applying a 20-mA full-scale output current would lead to a 0.5-Vpp output for a 1:1 transformer and a 1-Vpp output for a 4:1 transformer.









Figure 52. Driving a Doubly Terminated 50-Ω Cable Using a 4:1 Impedance-Ratio Transformer

## SLEEP MODE

The DAC5686 features a power-down mode that turns off the output current and reduces the supply current to less than 5 mA over the supply range of 3 V to 3.6 V and temperature range of -40C to 85C. The power-down mode is activated by applying a logic level 1 to the SLEEP pin (e.g., by connecting pin SLEEP to IOVDD). An internal pulldown circuit at node SLEEP ensures that the DAC5686 is enabled if the input is left disconnected. Power-up and power-down activation times depend on the value of the external capacitor at node SLEEP. For a nominal capacitor value of 0.1 mF, it takes less than 5 ms to power down and approximately 3 ms to power up.

## **POWER-UP SEQUENCE**

In all conditions, bring up DVDD first. If PLLVDD is powered (PLL on), CLKVDD should be powered before or simultaneously with PLLVDD. AVDD, CLKVDD and IOVDD can be powered simultaneously or in any order. Within AVDD, the multiple AVDD pins should be powered simultaneously.





## **DAC5686 EVALUATION BOARD**

There is a combination EVM board for the DAC5686 digital-to-analog converter for evaluation. This board allows the user the flexibility to operate the DAC5686 in various configurations. Possible output configurations include transformer-coupled, resistor-terminated, inverting/non-inverting and differential amplifier outputs. The digital inputs are designed to be driven directly from various pattern generators with the onboard option to add a resistor network for proper load termination.

## APPENDIX A. PLL LOOP FILTER COMPONENTS

## DESIGNING THE PLL LOOP FILTER

The DAC5686 contains an external loop filter to set the bandwidth and phase margin of the PLL. For the external second-order filter shown in Figure 53, the components R1, C1, and C2 are set by the user to optimize the PLL for the application. The resistance R3 =  $200 \Omega$  and the capacitance C3 = 8 pF are internal to the DAC5686. Note that the positions of R1 and C1 can be reversed, relative to each other.



Figure 53. DAC5686 Loop Filter

The typical VCO gain (Gvco) (the slope of VCO frequency vs voltage) as a function of VCO frequency for the DAC5686 is shown in Figure 17. The VCO frequency range can be extended to higher frequencies by setting the pll\_rng[1:0] registers to increase the VCO Vtol current (see Table 11). However, only the range for PLL\_rng = 00 (nominal) is specified.

For the lowest possible phase noise, the VCO frequency should be chosen so Gvco is minimized, where

 $f_{vco} = f_{data} \times Interpolation \times PLL Divider$ 

For example, if  $f_{data} = 125$  MSPS and 2× interpolation is used, the PLL divider should be set to 2 to lock the VCO at 500 MHz for a typical Gvco of 200 MHz/V.

The external loop filter components C1, C2, and R1 are determined by choosing Gvco,  $N = f_{vco}/f_{data}$ , the loop phase margin  $\phi_d$ , and the loop bandwidth  $\omega_d$ . Except for applications where abrupt clock frequency changes require a fast PLL lock time, it is suggested that  $\phi_d$  be set to at least 80 degrees for stable locking and suppression of the phase-noise side lobes. Phase margins of 60 degrees or less occasionally have been sensitive to board layout and decoupling details.

The optimum loop bandwidth  $\omega_d$  depends on both the VCO phase noise, which is largely a function of Gvco, and the application. For the example above with Gvco = 200 MHz/V, an  $\omega_d$  = 1 MHz would be typical, but lower or higher loop bandwidths may provide better phase noise characteristics. For a higher Gvco, for example Gvco = 400 MHz/V, an  $\omega_d \sim$  7 MHz would be typical. However, it is suggested that customers experiment with varying the loop bandwidth at least from × to 2× to verify the optimum setting.



C1, C2, and R1 are then calculated by the following equations:

$$C1 = \tau 1 \left( 1 - \frac{\tau 2}{\tau 3} \right)$$
$$C2 = \frac{\tau 1 \times \tau 2}{\tau 3}$$
$$R1 = \frac{\tau 3^2}{\tau 1(\tau 3 - \tau 2)}$$

where

$$\tau 1 = \frac{K_d K_{VCO}}{\omega_d^2} (\tan \phi_d + \sec \phi_d)$$
  
$$\tau 2 = \frac{1}{\omega_d (\tan \phi_d + \sec \phi_d)}$$
  
$$\tau 3 = \frac{\tan \phi_d + \sec \phi_d}{\omega_d}$$

and

| Charge pump current:                  | iqp = 1 mA                                    |
|---------------------------------------|-----------------------------------------------|
| VCO gain:                             | $K_{VCO} = 2\pi \times G_{VCO} \text{ rad/A}$ |
| f <sub>vco</sub> /f <sub>data</sub> : | $N=\{2,4,8,16,32\}$                           |
| Phase detector gain:                  | $K_d = iqp \times (2\pi N)^{-1} A/rad$        |

An Excel<sup>™</sup> spreadsheet is available on the TI Web site at http://www-s.ti.com/sc/psheets/scac057/scac057.zip for automatically calculating the values for C1, C2, and R1.

Completing the preceding example with

| PARAMETER      | VALUE    | UNIT  |  |  |  |  |
|----------------|----------|-------|--|--|--|--|
| Gvco           | 2.00E+02 | MHz/V |  |  |  |  |
| ω <sub>d</sub> | 1.00E+00 | MHz   |  |  |  |  |
| Ν              | 4        |       |  |  |  |  |
| φ <sub>d</sub> | 80       |       |  |  |  |  |

the component values are

| C1 (F)   | C2 (F)   | R1 (Ω)   |  |  |  |  |
|----------|----------|----------|--|--|--|--|
| 1.44E-08 | 1.11E-10 | 1.27E+02 |  |  |  |  |

Because the PLL characteristics are not sensitive to these components, the closest 20%-tolerance capacitor and 1%-tolerance resistor values can be used. If the calculation results in a negative value for C2 or an unrealistically large value for C1, then the phase margin must be reduced slightly.

50

## **Revision History**

## Changes from Revision E (June 2006) to Revision F

| Changed DA[15:0] pin description                                      | 5  |
|-----------------------------------------------------------------------|----|
| Changed DB[15:0] pin description                                      | 5  |
| Changed PHSTR pin descripton.                                         |    |
| Changed QFLAG pin description                                         |    |
| Changed RESETB pin description                                        |    |
| Changed SCLK pin description                                          |    |
| Changed SDENB pin description                                         | 5  |
| Changed SDIO pin description                                          | 6  |
| made changes per input markup                                         | 18 |
| Changed terms in Equation 1                                           | 18 |
| Changed signs of inputs and formula for lower DAC in Figure 20        | 19 |
| Made corrections to Equation 2 and Equation 3.                        | 21 |
| Added values to resistors in Figure 45                                |    |
| Swapped definitions of IOUT1 and IOUT2 in the corresponding equations |    |

## Changes from Revision D (January 2006) to Revision E

| • | For QFLAG description, changed O to I and output to input                                       | 5  | ; |
|---|-------------------------------------------------------------------------------------------------|----|---|
| • | Changed QFLAG description from output to input                                                  | 32 |   |
| • | New paragraph describing problem with synchronization in PLL clock mode with interleaved input. | 32 |   |
| • | Added "by the user as an input indicator" to first sentence of qflag register description       | 41 |   |

www.ti.com

Page

Page

Copyright © 2003–2009, Texas Instruments Incorporated



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| DAC5686IPZP      | ACTIVE        | HTQFP        | PZP                | 100  | 90             | RoHS & Green    | NIPDAU                        | Level-3-260C-168 HR  | -40 to 85    | DAC5686IPZP             | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## TEXAS INSTRUMENTS

www.ti.com

## TRAY



9-Aug-2022



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

\*All dimensions are nominal

| Device      | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | K0<br>(µm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|-------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| DAC5686IPZP | PZP             | HTQFP           | 100  | 90  | 6 X 15               | 150                        | 315    | 135.9     | 7620       | 20.3       | 15.4       | 15.45      |

## PZP 100

## **GENERIC PACKAGE VIEW**

# PowerPAD <sup>™</sup> TQFP - 1.2 mm max height

## 14 x 14 mm Pkg Body, 0.5 mm pitch 16 x 16 mm Pkg Area

PLASTIC QUAD FLATPACK

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PZP (S-PQFP-G100)

PowerPAD™ PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion

D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.

E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. F. Falls within JEDEC MS-026

PowerPAD is a trademark of Texas Instruments.



# PZP (S-PQFP-G100)

# PowerPAD<sup>™</sup> PLASTIC QUAD FLATPACK

## THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

 $\cancel{B}$  Tie strap features may not be present. PowerPAD is a trademark of Texas Instruments



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated