

# TVS Diodes

Transient Voltage Suppressor Diodes

# BGF120A

Dual Channel Ultra-Low Capacitance ESD Diode

## Datasheet

Rev. 1.4, 2012-09-17

Final

Edition 2012-09-17

Published by Infineon Technologies AG 81726 Munich, Germany © 2012 Infineon Technologies AG All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

## Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.



| Revision Histo  | Revision History Rev.1.3, 2012-08-01             |  |  |  |  |  |
|-----------------|--------------------------------------------------|--|--|--|--|--|
| Page or Item    | Subjects (major changes since previous revision) |  |  |  |  |  |
| Rev. 1.4, 2012- | 09-17                                            |  |  |  |  |  |
| 12              | Package outline updated                          |  |  |  |  |  |
|                 |                                                  |  |  |  |  |  |
|                 |                                                  |  |  |  |  |  |
|                 |                                                  |  |  |  |  |  |
| -               |                                                  |  |  |  |  |  |

#### Trademarks of Infineon Technologies AG

AURIXTM, C166TM, Canpaktm, CIPOSTM, CIPURSETM, Econopacktm, CoolMostm, CoolSettm, Corecontroltm, Crossavetm, Davetm, DI-Poltm, EasyPIMTM, Econobridgetm, Econopualtm, Econopimtm, Econopacktm, Eicedrivertm, eupectm, FCostm, Hitfettm, Hybridpacktm, I²rftm, Isofacetm, Isopacktm, MIPaqtm, Modstacktm, my-dtm, NovalithICtm, OptiMostm, Origatm, Powercodetm; Primariontm, Primepacktm, Primestacktm, Pro-Siltm, Profettm, Rasictm, Reversavetm, Satrictm, Siegettm, Sindriontm, Sipmostm, Smartlewistm, Solid Flashtm, Tempfettm, thinq!tm, Trenchstoptm, TriCoretm.

#### Other Trademarks

Advance Design System™ (ADS) of Agilent Technologies, AMBA™, ARM™, MULTI-ICE™, KEIL™, PRIMECELL™, REALVIEW™, THUMB™, µVision™ of ARM Limited, UK. AUTOSAR™ is licensed by AUTOSAR development partnership. Bluetooth™ of Bluetooth SIG Inc. CAT-iq™ of DECT Forum. COLOSSUS™, FirstGPS™ of Trimble Navigation Ltd. EMV™ of EMVCo, LLC (Visa Holdings Inc.). EPCOS™ of Epcos AG. FLEXGO™ of Microsoft Corporation. FlexRay™ is licensed by FlexRay Consortium. HYPERTERMINAL™ of Hilgraeve Incorporated. IEC™ of Commission Electrotechnique Internationale. IrDA™ of Infrared Data Association Corporation. ISO™ of INTERNATIONAL ORGANIZATION FOR STANDARDIZATION. MATLAB™ of MathWorks, Inc. MAXIM™ of Maxim Integrated Products, Inc. MICROTEC™, NUCLEUS™ of Mentor Graphics Corporation. MIPI™ of MIPI Alliance, Inc. MIPS™ of MIPS Technologies, Inc., USA. muRata™ of MURATA MANUFACTURING CO., MICROWAVE OFFICE™ (MWO) of Applied Wave Research Inc., OmniVision™ of OmniVision Technologies, Inc. Openwave™ Openwave Systems Inc. RED HAT™ Red Hat, Inc. RFMD™ RF Micro Devices, Inc. SIRIUS™ of Sirius Satellite Radio Inc. SOLARIS™ of Sun Microsystems, Inc. SPANSION™ of Spansion LLC Ltd. Symbian™ of Symbian Software Limited. TAIYO YUDEN™ of Taiyo Yuden Co. TEAKLITE™ of CEVA, Inc. TEKTRONIX™ of Tektronix Inc. TOKO™ of TOKO KABUSHIKI KAISHA TA. UNIX™ of X/Open Company Limited. VERILOG™, PALLADIUM™ of Cadence Design Systems, Inc. VLYNQ™ of Texas Instruments Incorporated. VXWORKS™, WIND RIVER™ of WIND RIVER SYSTEMS, INC. ZETEX™ of Diodes Zetex Limited.

Last Trademarks Update 2011-11-11

Final Datasheet 3 Rev. 1.4, 2012-09-17



**BGF120A Dual Channel Ultra-Low Capacitance ESD Diode** 

## 1 BGF120A Dual Channel Ultra-Low Capacitance ESD Diode

### 1.1 Features

- ESD /transient protection of high-speed data and RF antenna lines exceeding:
  - IEC61000-4-2 (ESD): 18 kV (contact)
- Max. reverse working voltage: 5.3 V
- Ultra-low capacitance:
  - < 0.75 pF (max.) in bi-directional configuration</p>
  - < 1.5 pF (max.) in uni-directional configuration</li>
- Very low reverse current: < 1 nA (typ.)</li>
- Small leadless plastic package with 0.75 mm x 0.75 mm size (typ.) and 0.66 mm height (max.)
- 400 μm pad pitch and 40 μm Sn solder depot on pads
- · RoHS and WEEE compliant package



## 1.2 Application

- USB 2.0, 10/100/1000 Ethernet, Firewire, DVI, HDMI, S-ATA
- · RF antenna protection e.g. GPS, FM radio, mobile TV

## 1.3 Description

The BGF120A can be used for 2 lines uni-directional or 1 line bi-directional ESD and surge protection up to 20 kV contact discharge according to IEC61000-4-2. The capacitance of the device is less then 0.75 pF (max.) in bi-directional configuration and less than 1.5 pF (max.) in uni-directional configuration. Maximum reverse working voltage is 5.3 V (uni-directional) or  $\pm 5.3$  V (bi-directional). The reverse leakage current is less than 1 nA (typ.). The leadless plastic package has 0.75 mm x 0.75 mm typical size and maximum height of 0.66 mm. The pads have 400  $\mu$ m pitch and offer 40  $\mu$ m Sn for high reliability soldering



Figure 1-1 Pin Configuration and Schematic Diagram

| Туре    | Package  | Configuration                          | Marking code |
|---------|----------|----------------------------------------|--------------|
| BGF120A | TSLP-4-8 | 2 lines, uni-directional <sup>1)</sup> | A            |

<sup>1)</sup> Or 1 line, bi-directional between A1 and A2, if B1, B2 are not connected



**Electrical Characteristics** 

## 2 Electrical Characteristics

**Table 2-1** Maximum Ratings  $T_A$  = 25 °C, unless otherwise specified

| Parameter                       | Symbol    |      | Values |      |    | Note /         |
|---------------------------------|-----------|------|--------|------|----|----------------|
|                                 |           | Min. | Тур.   | Max. |    | Test Condition |
| Operating temperature range     | $T_{OP}$  | -40  | -      | +125 | °C |                |
| Storage temperature range       | $T_{STG}$ | -65  | -      | +150 | °C |                |
| Contact discharge <sup>1)</sup> | $V_{ESD}$ | -    | -      | 18   | kV |                |

<sup>1)</sup>  $V_{\rm ESD}$  according to IEC61000-4-2

Attention: Stresses above the max. values listed here may cause permanent damage to the device.

Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Maximum ratings are absolute ratings; exceeding only one of these values may cause irreversible damage to the integrated circuit.

**Table 2-2 DC Electrical Characteristics**  $T_A$  = 25 °C, unless otherwise specified

| Parameter               | Symbol    | Values |      |      | Unit | Note /                |
|-------------------------|-----------|--------|------|------|------|-----------------------|
|                         |           | Min.   | Тур. | Max. |      | Test Condition        |
| Reverse working voltage | $V_{RWM}$ | -      | -    | 5.3  | V    |                       |
| Breakdown voltage       | $V_{BR}$  | 6      | -    | -    | V    | $I_{\rm BR}$ = 1 mA   |
| Reverse current         | $I_{R}$   | -      | <1   | 50   | nA   | V <sub>R</sub> = 5.3V |

**Table 2-3 DC Electrical Characteristics**  $T_A$  = 25 °C, unless otherwise specified

| Parameter                      | Symbol           | Values |      |      | Unit | Note /                         |
|--------------------------------|------------------|--------|------|------|------|--------------------------------|
|                                |                  | Min.   | Тур. | Max. |      | Test Condition                 |
| Line capacitance <sup>1)</sup> | $C_{L}$          |        |      |      | pF   | $V_{\rm R}$ = 0 V, $f$ = 1 MHz |
| A1 or A2 to B1/B2              | _                | -      | -    | 1.5  |      |                                |
| A1 to A2, B1/B2 n.c.           |                  | -      | -    | 0.75 |      |                                |
| Series inductance per diode    | $L_{\mathbb{S}}$ | -      | 0.25 | -    | nH   |                                |

<sup>1)</sup> Total capacitance line to ground



### **Electrical Characteristics**

**Table 2-4 ESD Characteristics** at  $T_A$  = 25 °C, unless otherwise specified

| Parameter                              | Symbol       | Values |      |      | Unit | Note /                            |
|----------------------------------------|--------------|--------|------|------|------|-----------------------------------|
|                                        |              |        | Тур. | Max. |      | <b>Test Condition</b>             |
| Reverse clamping voltage <sup>1)</sup> | $V_{CL}$     |        |      |      | V    |                                   |
| A1 or A2 vs B1, B2                     | 02           | -      | 22   | -    |      | $I_{TLP} = 16 \text{ A},$         |
| A1 or A2 vs B1, B2                     |              | -      | 31   | -    |      | $I_{\text{TLP}} = 30 \text{ A},$  |
| Forward clamping voltage <sup>1)</sup> | $V_{\sf FC}$ |        |      |      | V    |                                   |
| A1 or A2 vs B1, B2                     |              | -      | -14  | -    |      | $I_{TLP}$ = -16 A,                |
| A1 or A2 vs B1, B2                     |              | -      | -20  | -    |      | $I_{\text{TLP}} = -30 \text{ A},$ |
| Dynamic resistance <sup>1)</sup>       | $R_{DYN}$    |        |      |      | Ω    |                                   |
| positive pulse A1 or A2 vs. B1, B2     |              | -      | 0.7  | -    |      |                                   |
| negative pulse A1 or A2 vs B1, B2      |              | -      | 0.5  | -    |      |                                   |

<sup>1)</sup> ANSI/ESD STM5.5.1 - Electrostatic Discharge Sensitive Testing using Transmission Line Pulse (TLP) Model. TLP conditions:  $Z_0$  = 50  $\Omega$ ,  $t_{\rm p}$  = 100 ns,  $t_{\rm r=0.6\,ns}$ ,  $I_{\rm TLP}$  and  $V_{\rm TLP}$  averaging window:  $t_{\rm 1}$  = 30 ns to  $t_{\rm 2}$  = 60 ns, extraction of dynamic resistance using least squares fit of TLP characteristic between  $I_{\rm PP1}$  = 10 A and  $I_{\rm PP2}$  = 30 A. Please refer to Application Note AN210[1].



Figure 3-1 Reverse current  $I_R = f(V_R)$ 



Figure 3-2 Capacitance A1vs. B1, A2 vs. B2,  $C_{L(A1,B1)} = C_{L(A2,B2)} = f(V_R)$ 





Figure 3-3 Clamping voltage at +8 kV discharge according IEC61000-4-2 (R = 330  $\Omega$ , C = 150 pF)



Figure 3-4 Clamping voltage at -8 kV discharge according IEC61000-4-2 (R = 330  $\Omega$ , C = 150 pF)





Figure 3-5 Clamping voltage at +15 kV discharge according IEC61000-4-2 (R = 330 Ohm, C = 150 pF)



Figure 3-6 Clamping voltage at -15 kV discharge according IEC61000-4-2 ( $R = 330 \,\Omega$ ,  $C = 150 \,\mathrm{pF}$ )



Figure 3-7 Clamping voltage (TLP):  $I_{\mathsf{TLP}} = f(V_{\mathsf{TLP}})$  according ANSI/ESD STM5.5.1- Electrostatic Dischange Sensitivity Testing using Transmission Line Pulse (TLP) Model. TLP conditions:  $Z_0 = 50~\Omega$ ,  $t_{\mathsf{p}} = 100~\mathrm{ns}, t_{\mathsf{r}} = 0.6~\mathrm{ns}, I_{\mathsf{TLP}}$  and  $V_{\mathsf{TLP}}$  averaging window:  $t_1 = 30~\mathrm{ns}$  to  $t_2 = 60~\mathrm{ns}$ , extraction of dynamic resistance using squares fit to ELP charactersistic between  $I_{\mathsf{TLP1}} = 10~\mathrm{A}$  and  $I_{\mathsf{TLP2}} = 30~\mathrm{A}$ . Please refer to Application Note AN210 [1]



**Application and Signal Routing** 

## 4 Application and Signal Routing

## Application example for high-speed data line protection (uni-directional)

This low parasitic capacitance dual channel TVS diode array can be used either in a 2 channel uni-directional configuration or in a single channel bi-directional configuration. Due to the low capacitance and low inductance the configurations are perfect fit for ultra high-speed interfaces, such as USB2.0/3.0, S-ATA, DVI or HDMI ports.



Figure 4-1 Application example for high-speed data line protection (uni-directional)

#### Application example for RF antenna line (bi-directional)

Connecting pin A1(A2) to the signal line and A2(A1) to GND and leaving pin B1/B2 floating even further reduces the parasitics to 0.75 pF only and correspondingly enable the user to add reliable ESD protection to RF antennas in e.g. GPS, FM radio or mobile TV applications without influence of the RF circuitry.



Figure 4-2 Application example for RF antenna line (bi-directional)



**Package** 

## 5 Package



Figure 5-1 Package outline for TSLP-4-8 (dimension in mm)



Figure 5-2 Package footprint for TSLP-4-8 (dimension in mm)



Figure 5-3 Tape and Reel Information for TSLP-4-8 (dimension in mm)



Figure 5-4 Marking (example) for TSLP-4-8



References

## References

- [1] Infineon Technologies AG, "Effective ESD Protection Design at System Level Using VF-TLP Characterization Methodology", Application Note 210, RF and Protection Devices, April 22, 2010, Rev.1.0
- [2] Infineon Technologies AG, "Recommendation for PCB Assembly of Infineon TSLP and TSSLP Packages".

www.infineon.com