

Document Number: MC33199 Rev. 4.0, 10/2006

# Automotive ISO 9141 Serial Link Driver

The MC33199 is a serial interface circuit used in diagnostic applications. It is the interface between the microcontroller and the special K and L lines of the ISO diagnostic port. The MC33199 has been designed to meet the «Diagnosis System ISO9141» specification.

The device has a bi-directional bus K line driver, fully protected against short circuits and over temperature. It also includes the L line receiver, used during the wake up sequence in the ISO transmission.

The MC33199 has a unique feature which allow transmission Baud rate up to 200kBaud.

#### Features

- Electrically Compatible with Specification "Diagnosis System ISO9141"
- Transmission speed up to 200kBaud
- Internal Voltage Reference Generator for Line Comparator Thresholds
- TXD, RXD and LO pins are 5V CMOS Compatible
- High Current Capability of DIA pin (K line)
- Short Circuit Protection for the K Line Input
- Over Temperature Shutdown with Hysteresis
- Large Operating Range of Driver Supply Voltage
- Large Operating Temperature Range
- · ESD Protected pins

**ARCHIVE INFORMATION** 

Pb-Free Packaging Designated by Suffix Code EF



33199

LIN, ISO-9141 J-1850 PHYSICAL

**INTERFACES** 

D SUFFIX EF SUFFIX (PB-FREE) PLASTIC PACKAGE 98ASB42565B 14 PIN SOIC

| ORDERING INFORMATION |                                        |         |  |
|----------------------|----------------------------------------|---------|--|
| Device               | Temperature<br>Range (T <sub>A</sub> ) | Package |  |
| MC33199D             | -40°C to 125°C                         | 14 SOIC |  |
| MCZ33199EF/R2        | -40 0 10 125 0                         | 14 3010 |  |



Figure 1. Simplified Application Diagram

Freescale Semiconductor, Inc. reserves the right to change the detail specifications, as may be required, to permit improvements in the design of its products. © Freescale Semiconductor, Inc., 2007. All rights reserved.







## **INTERNAL BLOCK DIAGRAM**





**ARCHIVE INFORMATION** 



## **PIN CONNECTIONS**

#### Figure 3. 33199 Pin Connections

#### Table 1. Pin Definitions

A functional description of each pin can be found in the Functional Pin Description section, beginning on page 12.

| Pin Number | Pin Name | Definition                                                                                                                            |
|------------|----------|---------------------------------------------------------------------------------------------------------------------------------------|
| 1          | VCC      | 5V typical power supply pin. typical supply current is less than 1.5mA                                                                |
| 2          | REF-IN-L | Input reference for C2 comparator.                                                                                                    |
| 3          | REF-IN-K | Input reference for C1 comparator.                                                                                                    |
| 4          | LO       | This pin control Sleep Mode, Transmit Level, and Speed. It has a weak pulldown.                                                       |
| 5          | RXD      | Open drain output of the data on BUS. A recessive bus = a logic [1], a dominant bus = logic [0]. An external pullup is required.      |
| 6          | TXD      | Data input here will appear on the BUS pin. A logic [0] will assert the bus, a logic [1] will make the bus go to the recessive state. |
| 7, 8       | NC       | No internal connection to these pins.                                                                                                 |
| 9          | DIA      | Provides a battery-level logic signal.                                                                                                |
| 10         | GND      | Electrical Common Ground and Heat removal. A good thermal path will also reduce the die temperature.                                  |
| 11         | 11       | Power input. An external diode is needed for reverse battery protection.                                                              |
| 12         | L        | The external bus load resistor connects here to prevent bus pullup in the event of loss of module ground.                             |
| 13         | VS       | This pin connects to the bus through external components.                                                                             |
| 14         | REF-OUT  | Internal reference voltage generator output pin.                                                                                      |



# ELECTRICAL CHARACTERISTICS

#### **MAXIMUM RATINGS**

#### Table 2. Maximum Ratings

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| ELECTRICAL RATINGS <sup>(1)</sup><br>VS Supply Pin<br>DC Voltage Range<br>Transient Pulse <sup>(2)</sup> | V <sub>S</sub><br>V <sub>PULSE</sub> | 0.5 to + 40                  | V   |  |
|----------------------------------------------------------------------------------------------------------|--------------------------------------|------------------------------|-----|--|
| DC Voltage Range<br>Transient Pulse <sup>(2)</sup>                                                       | _                                    |                              | V   |  |
| Transient Pulse <sup>(2)</sup>                                                                           | _                                    |                              |     |  |
|                                                                                                          |                                      |                              |     |  |
|                                                                                                          | I ULUL                               | 2 to + 40                    |     |  |
| VCC Supply DC Voltage Range                                                                              | V <sub>CC</sub>                      | 0.3 to + 6.0                 | V   |  |
| DIA and L Pins <sup>(2)</sup>                                                                            |                                      |                              |     |  |
| DC Voltage Range                                                                                         |                                      | - 0.5 TO + 38                | V   |  |
| Transient Pulse (clamped by internal diode)                                                              |                                      | -2                           | V   |  |
| DC Source Current                                                                                        |                                      | - 50                         | mA  |  |
| DIA Low Level Sink Current                                                                               |                                      | INT. LIMIT                   | mA  |  |
| TXD DC Voltage Range                                                                                     |                                      | -0.3 TO V <sub>CC</sub> +0.3 | V   |  |
| REF-IN DC Voltage Range                                                                                  |                                      |                              | V   |  |
| VS < VCC                                                                                                 |                                      | -0.3 TO V <sub>CC</sub>      |     |  |
| VS > VCC                                                                                                 |                                      | -0.3 TO $V_S$                |     |  |
| ESD Voltage Capability                                                                                   | V <sub>ESD</sub>                     | +/-2000                      | V   |  |
| THERMAL RATINGS                                                                                          |                                      |                              |     |  |
| Storage Temperature                                                                                      | T <sub>STG</sub>                     | 55 to + 150                  | °C  |  |
| Operating Junction Temperature                                                                           | Τ <sub>J</sub>                       | 40 to + 150                  | °C  |  |
| Thermal Resistance, Junction to air                                                                      | R <sub>TJA</sub>                     | 180                          | C/W |  |
| Max Power Dissipation (@ T <sub>A</sub> =105 °C)                                                         | PD                                   | 250                          | mW  |  |
| Peak Package Reflow Temperature During Reflow <sup>(3)</sup> , <sup>(4)</sup>                            | T <sub>PPRT</sub>                    | Note 4.                      | °C  |  |

MC33xxxD enter 33xxx), and review parametrics.



## STATIC ELECTRICAL CHARACTERISTICS

#### **Table 3. Static Electrical Characteristics**

Characteristics noted under conditions V<sub>CC</sub> from 4.5V to 5.5V, V<sub>S</sub> from 4.5V to 20V unless otherwise note. Typical values reflect approximate mean at 25°C, nominal VCC and VS, at time of device characterization. Typical values noted reflect the approximate parameter means at  $T_A = 25^{\circ}$ C under nominal conditions unless otherwise noted.

| Characteristic                               | Symbol             | Min                  | Тур              | Мах                  | Unit |
|----------------------------------------------|--------------------|----------------------|------------------|----------------------|------|
| VCC PIN 1                                    | l                  |                      |                  | I                    |      |
| VCC Supply Voltage Range                     | V <sub>CC</sub>    | 4.5                  |                  | 5.5                  | V    |
| VCC Supply Current <sup>(6)</sup>            | I <sub>CC</sub>    | 0.5                  | 1.0              | 1.5                  | V    |
| REF-IN-L PIN 2 AND REF-IN-K PIN 3            |                    | 1                    |                  | 1 1                  |      |
| REF-IN-L & REF-IN-K Input Voltage Range:     | V <sub>INREF</sub> |                      |                  |                      | V    |
| for 0 $<$ V <sub>S</sub> $<$ V <sub>CC</sub> |                    | 2.0                  |                  | V <sub>CC</sub> -2.0 |      |
| for $V_{CC} < V_S < 40V$                     |                    | 2.0                  |                  | V <sub>S</sub> -1.0  |      |
| REF-IN-L & REF-IN-K Inputs Currents          | I <sub>VIN</sub>   | -5.0                 |                  | 5.0                  | μΑ   |
| _O PIN 4                                     |                    | 1                    |                  | 1 1                  |      |
| LO open Collector Output                     | V <sub>OL</sub>    |                      |                  |                      | V    |
| Low Level Voltage @ I <sub>OUT</sub> = 1mA   |                    |                      | 0.34             | 0.7                  |      |
| Low Level Voltage @ I <sub>OUT</sub> = 4mA   |                    |                      |                  | 0.8                  |      |
| RXD PIN 5                                    |                    | 1                    |                  |                      |      |
| Pull up resistor to VCC                      | R <sub>RXD</sub>   | 1.5                  | 2.0              | 2.5                  | kΩ   |
| Low Level Voltage @ I <sub>OUT</sub> =1mA    | V <sub>OL</sub>    |                      | 0.3              | 0.7                  | V    |
| FXD PIN 6                                    | ·                  |                      |                  |                      |      |
| High Level Input Voltage                     | V <sub>IH</sub>    | 0.7V <sub>CC</sub>   | 2.8              |                      | V    |
| Low Level Input Voltage                      | V <sub>IL</sub>    |                      | 2.0              | 0.3V <sub>CC</sub>   | V    |
| Input Current @ 0 <v<sub>S&lt;40V</v<sub>    |                    |                      |                  |                      | μΑ   |
| TXD at High Level                            | I <sub>H</sub>     | -200                 |                  | 30                   |      |
| TXD at Low Level                             | Ι <sub>Ι</sub>     | -600                 |                  | -100                 |      |
| DIA INPUT / OUTPUT PIN 9                     |                    |                      |                  |                      |      |
| Low Level Output Voltage @ I = 30mA          | V <sub>OL</sub>    | 0.0                  | 0.35             | 0.8                  | V    |
| Drive Current Limit                          | I <sub>LIM</sub>   | 40                   |                  | 120                  | mA   |
| High Level Input Threshold Voltage           | V <sub>IH</sub>    | V <sub>REF MIN</sub> | V <sub>REF</sub> | V <sub>REF MAX</sub> | V    |
| (REF-IN-K connected to REF-OUT)              |                    | 0.25V                | 0.325V           | 0.4V                 |      |
| Low Level Input Threshold Voltage            | V <sub>IL</sub>    | V <sub>REF MIN</sub> | V <sub>REF</sub> | V <sub>REF MAX</sub> | V    |
| (REF-IN-K connected to REF-OUT)              |                    | -0.2V                | -0.125V          | -0.05V               |      |
| Input Hysteresis                             | V <sub>HYST</sub>  | 300                  | 450              | 600                  | mV   |
| Leakage Current                              | I <sub>LEAK</sub>  | 4.0                  | 10               | 16                   | μΑ   |
| Over temperature Shutdown                    | T <sub>LIM</sub>   | 155                  |                  |                      | °C   |

Notes

5. Measured with TXD=Vcc, I1=Vs, DIA & L high, no load, REF-IN-L and REF-IN-K connected to REF-OUT

# **CRICAL CHARACTERISTICS** STATIC ELECTRICAL CHARACTERISTICS

#### Table 3. Static Electrical Characteristics (continued)

Characteristics noted under conditions V<sub>CC</sub> from 4.5V to 5.5V, V<sub>S</sub> from 4.5V to 20V unless otherwise note. Typical values reflect approximate mean at 25°C, nominal VCC and VS, at time of device characterization. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                             | Symbol              | Min                           | Тур                   | Max                  | Ur |
|--------------------------------------------|---------------------|-------------------------------|-----------------------|----------------------|----|
| - INPUT PIN 12                             |                     |                               | l                     |                      |    |
| High Level Input Threshold Voltage         | V <sub>IH</sub>     | V <sub>REF MIN</sub><br>0.25V | V <sub>REF</sub>      | V <sub>REF MAX</sub> | V  |
| (REF-IN-L connected to REF-OUT)            |                     |                               | 0.325V                | 0.4V                 |    |
| Low Level Input Threshold Voltage          | V <sub>IL</sub>     | V <sub>REF MIN</sub>          | V <sub>REF</sub>      | V <sub>REF MAX</sub> | ١  |
| (REF-IN-L connected to REF-OUT)            |                     | -0.2V                         | -0.125V               | -0.05V               |    |
| Input Hysteresis                           | V <sub>HYST</sub>   | 300                           | 450                   | 600                  | m  |
| Leakage Current                            | I <sub>LEAK</sub>   | 4.0                           | 10                    | 16                   | μ  |
| 1 INPUT PIN 11                             |                     |                               |                       |                      |    |
| Static Source Current                      | I <sub>1S</sub>     | -4.0                          | -3.0                  | -2.0                 | m  |
| Static Saturation Voltage @ I1S=-2mA       | V <sub>I1SAT</sub>  | V <sub>S</sub> - 1.2          | V <sub>S</sub> - 0.8  | V <sub>S</sub>       | ١  |
| Dynamic Source Current                     | I <sub>1D</sub>     | -120                          | -80                   | -40                  | m  |
| Dynamic Saturation Voltage @ I1S=-40mA     | V <sub>I1DSAT</sub> | V <sub>S</sub> - 2.7          | V <sub>S</sub> - 0.85 | V <sub>S</sub>       | ١  |
| /S PIN 13                                  |                     |                               |                       |                      |    |
| VS Supply Voltage Range                    | V <sub>S</sub>      | 4.5                           |                       | 20                   | ١  |
| VS Supply Current                          | ۱ <sub>S</sub>      | 0.5                           | 1.3                   | 2.0                  | m  |
| REF-OUT PIN 14                             |                     |                               |                       |                      |    |
| Output Voltage :                           | V <sub>REF</sub>    |                               |                       |                      | ١  |
| @ 3 < $V_S$ < 5.6V & IRO = +-10 $\mu$ A    |                     | 2.7                           |                       | 3.3                  |    |
| @ 5.6 < $V_{S}$ < 18V & IRO = +-10 $\mu$ A |                     | 0.5 x V <sub>S</sub>          |                       | $0.56 \times V_S$    |    |
| @ 18 < $V_S$ < 40V & IRO = +-10 $\mu$ A    |                     | 8.5                           |                       | 10.8                 |    |
| Maximum output current                     | I <sub>OUT</sub>    | -50                           |                       | 50                   | μ  |
|                                            | R <sub>PU</sub>     | 3.0                           | 8.0                   | 12                   | k  |

Analog Integrated Circuit Device Data

Freescale Semiconductor

33199



#### **DYNAMIC ELECTRICAL CHARACTERISTICS**

#### **Table 4. Dynamic Electrical Characteristics**

Characteristics noted under conditions Vcc from 4.5V to 5.5V, Vs from 4.5V to 20V unless otherwise noted. Typical values noted reflect the approximate parameter means at  $T_A = 25^{\circ}$ C under nominal conditions unless otherwise noted.

| Characteristic                    | Symbol           | Min | Тур | Max  | Unit |
|-----------------------------------|------------------|-----|-----|------|------|
| DELAY TIMING                      | Ι                | 1   | 1   |      | 1    |
| Transmission Speed                | 1/T BIT          | 0.0 |     | 200k | Baud |
| High or Low Bit Time              | T BIT            | 5.0 |     |      | μs   |
| Rxd Output :                      |                  |     |     |      | ns   |
| Low to High Transition Delay Time | t <sub>RDR</sub> |     |     | 450  |      |
| High to Low Transition Delay Time | t <sub>DRF</sub> |     |     | 450  |      |
| LO Output :                       |                  |     |     |      | μs   |
| Low to High Transition Delay Time | t <sub>LDR</sub> |     |     | 2.0  |      |
| High to Low Transition Delay Time | t <sub>LDF</sub> |     |     | 2.0  |      |
| DIA Output :                      |                  |     |     |      | ns   |
| Low to High Transition Delay Time | t <sub>DDR</sub> |     |     | 650  |      |
| High to Low Transition Delay Time | t <sub>DDF</sub> |     |     | 650  |      |
| 11 Output @ VS-I1 > 2.7V :        |                  |     |     |      | μs   |
| Rise time                         | t <sub>l1R</sub> |     |     | 0.3  |      |
| Hold Time                         | t <sub>l1F</sub> | 1.5 |     | 4.5  |      |



### TIMING DIAGRAMS



At static HIGH or LOW level TXD, the current source I1 delivers a current of 3mA (typ). Only during LOW to HIGH transition, does this current increase to a higher value in order to charge the K Line capacitor (CI<4nF) in a short time.

Figure 6. Current Source I1 AC Characteristics

<sup>t</sup>l1R

Current Source I1

Minimum Limit

4mA 2mA





Figure 7. Current Source I1 and DIA Discharge current test schematic

## ELECTRICAL PERFORMANCE CURVES









Figure 9. VS Supply Current versus VS Supply Voltage



Figure 10. IS Supply Voltage versus VS Supply Voltage

















Figure 14. L and DIA Hysteresis versus Temperature



Figure 15. L and DIA Current versus L and DIA Voltage















Figure 19. TXD and LO Saturation Voltage versus Temperature



Figure 20. I1 Saturation Voltage versus Temperature



Figure 21. I1 Output DC Current versus Temperature







Figure 23. I1 Pulse Current Width versus Temperature



# FUNCTIONAL DESCRIPTION

#### **INTRODUCTION**

The MC33199 is a serial interface circuit used in diagnostic applications. It is the interface between the microcontroller and the special K and L lines of the ISO diagnostic port. The MC33199 has been designed to meet the «Diagnosis System ISO9141» specification.

This product description will detail the functionality of the device (see <u>Figure 2. 33199 Simplified Internal Block Diagram</u>). First, the power supply and reference voltage generator will be discussed, then the paths functions between MCU, K and L lines will be detailed. A dedicated paragraph will tell about the special functionality of the I1 pin, which allow high Baud rates transmission.

### FUNCTIONAL PIN DESCRIPTION

## VCC (VCC)

 $5\mathrm{V}$  typical power supply pin. Typical supply current is less than 1.5mA.

#### REF-IN-L (REF-IN-L)

Input reference for C2 comparator. This input can be connected directly to REF-OUT, with or without a resistor network, or to an external reference.

#### **REF-IN-K (REF-IN-K)**

Input reference for C1 comparator. This input can be connected directly to REF-OUT, with or without a resistor network, or to an external reference.

### LO (LO)

**ORMATION** 

**SCHIVE IN** 

Output of C2 comparator, normally connected to a microcontroller I/O. If L input > (REF-IN-L + Hyst/2) then output LO is in high state. If L< (REF-IN-L - Hyst/2) then output LO is in low state, output transistor ON.

This pin is an open collector structure. A Pull up resistor should be added to VCC.

Drive capability of this output is 5mA.

## RXD (RXD)

Receive output, normally connected to a microcontroller I/ O.

If DIA input > (REF-IN-L + Hyst/2) then output LO is in high state.

If DIA < (REF-IN-L - Hyst/2) then output LO is in low state, output transistor ON. This pin has an internal pull up resistor to VCC (2Kohm typ). Drive capability of this output is 5mA

### TXD (TXD)

Transmission input, is normally connected to a microcontroller I/O. This pin controls DIA output. If Txd is high, the output DIA transistor is OFF. If Txd is low the DIA output transistor is ON.

#### DIA (DIA)

Input / Output Diagnosis Bus line pin. This pin is an open collector structure, protected against over current and short

circuit to VBAT (VS). When turning ON (TXD low), this pin will pull the Bus line to Gnd, the current into DIA will be internally limited to 60mA typ.

The internal power transistor has a thermal shutdown circuit, which forces the DIA output OFF in case of over temperature.

DIA is also the C1 comparator input. It is protected against both positive and negative over voltage by a 38V zener diode. This pin exhibits a constant input current of 7.5?A.

### GND (GND)

Gnd reference for the entire device.

#### I1 (I1)

Bus source current pin. It is normally tied to DIA pin and to the Bus line.

At static HIGH or LOW level Txd, the current source I1 delivers a current of 3mA (typ). Only during LOW to HIGH transition, does this current increase to a higher value in order to charge the key line capacitor (CI<4nF) in a short time (see fig 3 and 4).

#### L (L)

Input for C2 comparator. This pin is protected against both positive and negative over voltage by a 38V zener diode.

This L line is a second independent input. It can be used for wake up sequence in ISO diagnosis or as an additional input bus line.

This pin exhibits a constant input current of  $7.5\mu A$ .

#### VS (VS)

12V typical, or Vbat supply pin for the device. This pin is protected against over voltage transients.

#### **REF-OUT (REF-OUT)**

Internal reference voltage generator output pin. Its value depends on Vs (Vbat) values. This output can be directly connected to REF-IN L and REF-IN-K, or through a resistor network. Maximum current capability is  $50\mu$ A.

33199



# FUNCTIONAL DEVICE OPERATION

#### POWER SUPPLIES AND REFERENCE VOLTAGE

The device has two power supplies :

A 5V supply, VCC, normally connected to the MCU supply voltage. This pin sinks typically 1mA during operation. A VBAT supply voltage, VS, normally tied to the car battery voltage. This pin can sustain up to 40V DC. Care should be taken for reverse battery protection and transient voltages higher than 40V.

The voltage reference generator is supplied from both VCC and VBAT. It provides reference voltage for the K and L lines comparators thresholds. The reference voltage is dependant on VBAT voltage : it is linear versus VBAT voltage, for VBAT from 5.6V to 18V. Below 5.6V and over 18V the reference voltage is clamped (see Figure 12). The reference is connected externally to the device, through REF-OUT pin. It is available for other needs. It can supplied 50 $\mu$ A max (see Figure 13).

# PATH FUNCTIONS BETWEEN MCU, K AND L LINES

**INFORMATIC** 

The path function from the MCU to the K line is composed of a driver interfacing directly with the MCU through the TXD pin. The TXD pin is CMOS compatible. This driver controls a power transistor which can be turned ON or OFF. When it is ON, it pull the DIA pin low. This pin is known as K line in the ISO 9141 specification. The DIA pin structure is open collector, without pull up component. This allow the connection of several MC33199 on the K line and the use of a single pull up resistor per system (see Figure 25). In order to protect the DIA pin against short circuits to VBAT, the device incorporates a current limitation (see Figure 17) and a thermal shutdown. This current limitation will also act when the device drives a K line bus exhibiting large parasitic capacitor value (see Special functionality of 11 pin).

The path from this DIA pin, or K line, to the MCU is done through a comparator. The comparator threshold voltage is connected to REF-IN-K pin. It can be tied to the REF-OUT voltage, if the VBAT dependant threshold is to be achieved. The second input of this comparator is internally connected to DIA pin. The output of the comparator is available on RXD output pin, normally connected to a MCU I/O port. RXD pin has a 2kOhms internal pull up resistor.

The path from the L line, used during wake-up sequence of the transmission, to the MCU is done through a second comparator. The comparator threshold voltage is connected to REF-IN-L pin. As the REF-IN-K pin, it can be tied to the REFOUT voltage, if the VBAT dependant threshold need to be achieved. The second input of this comparator is internally connected to L pin. The output of the comparator is available on LO output pin, which is an open collector structure. LO is normally connected to a MCU I/O port.

The DIA, and L pins can sustain up to 38V DC. Care should be taken for reverse battery protection and transient voltages higher than 38V.

The DIA and L pins both have internal pull down current source of typically  $7.5\mu A$  (see Figure 15). So the L line exhibits a  $10\mu A$  pull down current. The DIA pin has the same behavior when it is in OFF state, that is when TXD is at logic high level.

#### SPECIAL FUNCTIONALITY OF I1 PIN

The MC33199 has a unique feature which allows the transmission Baud rate to be up to 200kBaud. In practice, the K line can be several meters long, and thus can have a large parasitic capacitor value. This parasitic capacitor value will slow down the low to high transition of the K line, and indeed will limit the Baud rate transmission. For the K line to go from low to high level, the parasitic capacitor need to be charged, and it can only be charged by the pull up resistor. A low pull up resistor value would result in fast charge time of the capacitor, but also in large output current, and large power dissipation in the driver.

To avoid this problem, the MC33199 incorporates a dynamic current source, which is temporary activated at the low to high transition of the TXD pin, that is when the DIA pin or K line should switch from low to high level (see Figure 6 & Figure 7).

This current source is available at 11 pin. It has a typical value of 80mA. It is activated for  $4\mu$ s (see Figure 22 & Figure 23) and is automatically disabled after this time. During that time it will charge the K line parasitic capacitor. This extra current will quickly rise the K line voltage up to the Vbat, and will result in reduce rise time on the K line. With this feature the MC33199 can ensure Baud rate transmission of up to 200kBaud.

During high to low transition on the K line, the parasitic capacitor of the bus line will be discharged by the output transistor of the DIA pin. In this case, the total current may exceed the internal current limitation of the DIA pin. If so, the current limitation will act, and discharge current will be limited to typically 60mA (See Figure 7 & Figure 17).

If a high Baud rate is necessary, the I1 pin need to be connected to the DIA as shown in the typical application Figure 24. The I1 pin can also be left open, if the I1 functionality and high Baud rate are not suited in the application.



# **TYPICAL APPLICATIONS**







**ARCHIVE INFORMATION** 

1

1







Test pulses are directly applied to VS and via a capacitor of 1nF to DIA and L. The voltage VS is limited to -2V/38V by the transient suppressor diode D1. Pulses can occor simultaneously or separately.



# PACKAGING

### **PACKAGE DIMENSIONS**

For the most current package revision, visit www.freescale.com and perform a keyword search using the "98A" listed below.





| [ | © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE    | PRINT VERSION NO | DT TO SCALE |
|---|---------------------------------------------------------|-----------|--------------|------------------|-------------|
|   | TITLE:                                                  |           | DOCUMENT NO  | : 98ASB42565B    | REV: H      |
|   | 14LD SOIC N/B, 1.<br>CASE-OUTLI                         |           | CASE NUMBER  | 2: 751A-03       | 19 JUL 2005 |
|   | CASE-00TET                                              |           | STANDARD: JE | CDEC MS-012AB    |             |





## **REVISION HISTORY**

| Revision | Date    | Description of Changes                                                                                                                                                                                                                                                                                                                |
|----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.0      | 8/2006  | <ul> <li>Implemented Revision History page</li> <li>Added EF Pb-FREE suffix</li> <li>Revised Figure 1, Simplified Application Drawing.</li> <li>Converted to Freescale format and updated to the prevailing form and style</li> <li>Removed MC33199EF/R2 and replaced with MCZ33199EF/R2 in the Ordering Information block</li> </ul> |
|          | 9/2006  | <ul> <li>Made unit label corrections on Transmission Speed, High or Low Bit Time, LO Output :, and I1     Output @ VS-I1 &gt; 2.7V : on page 7.</li> </ul>                                                                                                                                                                            |
|          | 10/2006 | <ul> <li>Removed Peak Package Reflow Temperature During Reflow (solder reflow) parameter from<br/>Maximum Ratings on page 4. Added note with instructions to obtain this information from<br/>www.freescale.com.</li> </ul>                                                                                                           |

33199



#### How to Reach Us:

Home Page: www.freescale.com

#### E-mail:

support@freescale.com

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http:// www.freescale.com/epp.

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc., 2007. All rights reserved.



**INFORMATIO** 

**CHIVE**