

### Is Now Part of



## ON Semiconductor®

## To learn more about ON Semiconductor, please visit our website at www.onsemi.com

Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to Fairchild <a href="guestions@onsemi.com">guestions@onsemi.com</a>.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officer



September 2000 Revised August 2001

#### 74LCXZ16244

# Low Voltage 16-Bit Buffer/Line Driver with 5V Tolerant Inputs and Outputs

### **General Description**

The LCXZ16244 contains sixteen non-inverting buffers with 3-STATE outputs designed to be employed as a memory and address driver, clock driver, or bus oriented transmitter/receiver. The device is nibble controlled. Each nibble has separate 3-STATE control inputs which can be shorted together for full 16-bit operation.

When  $V_{CC}$  is between 0 and 1.5V, the LCXZ12644 is in the high impedance state during power up or power down. This places the outputs in high impedance (Z) state preventing intermittent low impedance loading or glitching in bus oriented applications.

The LCXZ16244 is designed for low voltage (2.7V or 3.3V)  $V_{CC}$  applications with capability of interfacing to a 5V signal environment.

The LCXZ16244 is fabricated with an advanced CMOS technology to achieve high speed operation while maintaining CMOS low power dissipation.

#### **Features**

- 5V tolerant inputs and outputs
- Guaranteed power up/down high impedance
- Supports live insertion/withdrawal
- $\blacksquare$  2.7V–3.6V  $\rm V_{CC}$  specifications provided
- $\blacksquare$  4.5 ns t<sub>PD</sub> max (V<sub>CC</sub> = 3.0V), 20  $\mu$ A I<sub>CC</sub> max
- $\pm$ 24 mA output drive ( $V_{CC} = 3.0V$ )
- Implements patented noise/EMI reduction circuitry
- Latch-up performance exceeds 500 mA
- ESD performance:

Human body model > 2000V

Machine model > 200V

Also packaged in plastic Fine-Pitch Ball Grid Array (FBGA) (Preliminary)

## **Ordering Code:**

| Order Number               | Package Number          | Package Description                                                                 |
|----------------------------|-------------------------|-------------------------------------------------------------------------------------|
| 74LCXZ16244GX<br>(Note 1)  | BGA54A<br>(Preliminary) | 54-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide [TAPE and REEL] |
| 74LCXZ16244MEA<br>(Note 2) | MS48A                   | 48-Lead Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300" Wide              |
| 74LCXZ16244MTD<br>(Note 2) | MTD48                   | 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide         |

Note 1: BGA package available in Tape and Reel only

Note 2: Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

#### **Logic Symbol**



## **Connection Diagrams**

#### Pin Assignment for SSOP and TSSOP



#### Pin Assignment for FBGA



(Top Thru View)

## **Pin Descriptions**

| Pin Names                       | Description                      |
|---------------------------------|----------------------------------|
| $\overline{OE}_n$               | Output Enable Input (Active LOW) |
| I <sub>0</sub> -I <sub>15</sub> | Inputs                           |
| O <sub>0</sub> -O <sub>15</sub> | Outputs                          |
| NC                              | No Connect                       |

## **FBGA Pin Assignments**

|   | 1               | 2               | 3               | 4               | 5               | 6               |
|---|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| Α | O <sub>0</sub>  | NC              | OE <sub>1</sub> | OE <sub>2</sub> | NC              | I <sub>0</sub>  |
| В | O <sub>2</sub>  | O <sub>1</sub>  | NC              | NC              | I <sub>1</sub>  | l <sub>2</sub>  |
| С | O <sub>4</sub>  | O <sub>3</sub>  | V <sub>CC</sub> | $V_{CC}$        | l <sub>3</sub>  | I <sub>4</sub>  |
| D | O <sub>6</sub>  | O <sub>5</sub>  | GND             | GND             | I <sub>5</sub>  | I <sub>6</sub>  |
| E | O <sub>8</sub>  | 07              | GND             | GND             | l <sub>7</sub>  | I <sub>8</sub>  |
| F | O <sub>10</sub> | O <sub>9</sub>  | GND             | GND             | I <sub>9</sub>  | I <sub>10</sub> |
| G | O <sub>12</sub> | O <sub>11</sub> | V <sub>CC</sub> | V <sub>CC</sub> | I <sub>11</sub> | I <sub>12</sub> |
| Н | O <sub>14</sub> | O <sub>13</sub> | NC              | NC              | I <sub>13</sub> | I <sub>14</sub> |
| J | O <sub>15</sub> | NC              | ŌE <sub>4</sub> | OE <sub>3</sub> | NC              | I <sub>15</sub> |

### **Truth Tables**

| Inputs                                         |   | Outputs                        |
|------------------------------------------------|---|--------------------------------|
| OE <sub>1</sub> I <sub>0</sub> -I <sub>3</sub> |   | O <sub>0</sub> -O <sub>3</sub> |
| L                                              | L | L                              |
| L                                              | Н | Н                              |
| н                                              | Х | Z                              |

| Inp                                            | Outputs |                                |
|------------------------------------------------|---------|--------------------------------|
| OE <sub>2</sub> I <sub>4</sub> –I <sub>7</sub> |         | O <sub>4</sub> -O <sub>7</sub> |
| L                                              | L       | L                              |
| L                                              | Н       | Н                              |
| Н                                              | X       | Z                              |

| Inp             | Inputs                          |                                 |  |
|-----------------|---------------------------------|---------------------------------|--|
| ŌE <sub>3</sub> | I <sub>8</sub> -I <sub>11</sub> | O <sub>8</sub> -O <sub>11</sub> |  |
| L               | L                               | L                               |  |
| L               | Н                               | Н                               |  |
| Н               | X                               | Z                               |  |

| Inputs                                           |   | Outputs                          |
|--------------------------------------------------|---|----------------------------------|
| OE <sub>4</sub> I <sub>12</sub> -I <sub>15</sub> |   | O <sub>12</sub> -O <sub>15</sub> |
| L                                                | L | L                                |
| L                                                | Н | Н                                |
| Н                                                | X | Z                                |

H = HIGH Voltage Level
L = LOW Voltage Level
X = Immaterial
Z = High Impedance

## **Functional Description**

The LCXZ16244 contains sixteen non-inverting buffers with 3-STATE standard outputs. The device is nibble (4 bits) controlled with each nibble functioning identically, but independent of the other. The control pins can be shorted together to obtain full 16-bit operation. The

3-STATE outputs are controlled by an Output Enable  $(\overline{OE}_n)$  input for each nibble. When  $\overline{OE}_n$  is LOW, the outputs are in 2-state mode. When  $\overline{OE}_n$  is HIGH, the outputs are in the high impedance mode, but this does not interfere with entering new data into the inputs.

## **Logic Diagram**



## Absolute Maximum Ratings(Note 3)

| Symbol           | Parameter                        | Value                    | Conditions                                    | Units |
|------------------|----------------------------------|--------------------------|-----------------------------------------------|-------|
| V <sub>CC</sub>  | Supply Voltage                   | −0.5 to +7.0             |                                               | V     |
| VI               | DC Input Voltage                 | −0.5 to +7.0             |                                               | V     |
| Vo               | DC Output Voltage                | -0.5 to +7.0             | Output in 3-STATE or V <sub>CC</sub> = 0-1.5V | V     |
|                  |                                  | $-0.5$ to $V_{CC} + 0.5$ | Output in HIGH or LOW State (Note 4)          | v     |
| I <sub>IK</sub>  | DC Input Diode Current           | -50                      | V <sub>I</sub> < GND                          | mA    |
| I <sub>OK</sub>  | DC Output Diode Current          | -50                      | V <sub>O</sub> < GND                          | mA    |
|                  |                                  | +50                      | $V_O > V_{CC}$                                | IIIA  |
| Io               | DC Output Source/Sink Current    | ±50                      |                                               | mA    |
| I <sub>CC</sub>  | DC Supply Current per Supply Pin | ±100                     |                                               | mA    |
| $I_{GND}$        | DC Ground Current per Ground Pin | ±100                     |                                               | mA    |
| T <sub>STG</sub> | Storage Temperature              | -65 to +150              |                                               | °C    |

## **Recommended Operating Conditions** (Note 5)

| Symbol                           | Parameter                                               |                           |     | Max             | Units |
|----------------------------------|---------------------------------------------------------|---------------------------|-----|-----------------|-------|
| V <sub>CC</sub>                  | Supply Voltage                                          | Operating                 | 2.7 | 3.6             | V     |
| VI                               | Input Voltage                                           |                           | 0   | 5.5             | V     |
| Vo                               | Output Voltage                                          | HIGH or LOW State         | 0   | V <sub>CC</sub> | V     |
|                                  |                                                         | 3-STATE or $V_{CC} = OFF$ | 0   | 5.5             | V     |
| I <sub>OH</sub> /I <sub>OL</sub> | Output Current                                          | $V_{CC} = 3.0V - 3.6V$    |     | ±24             | mA    |
|                                  |                                                         | $V_{CC} = 2.7V - 3.0V$    |     | ±12             | IIIA  |
| T <sub>A</sub>                   | Free-Air Operating Temperature                          |                           | -40 | 85              | °C    |
| Δt/ΔV                            | Input Edge Rate, $V_{IN} = 0.8V-2.0V$ , $V_{CC} = 3.0V$ |                           | 0   | 10              | ns/V  |

Note 3: The Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the Absolute Maximum Ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

Note 5: Unused inputs must be held HIGH or LOW. They may not float.

### **DC Electrical Characteristics**

| Symbol             | Parameter                             | Conditions                                    | V <sub>CC</sub> | T <sub>A</sub> = -40°C to +85°C |      | Units |
|--------------------|---------------------------------------|-----------------------------------------------|-----------------|---------------------------------|------|-------|
| Symbol             | Parameter                             | Conditions                                    | (V)             | Min                             | Max  | Units |
| V <sub>IH</sub>    | HIGH Level Input Voltage              |                                               | 2.7 – 3.6       | 2.0                             |      | V     |
| V <sub>IL</sub>    | LOW Level Input Voltage               |                                               | 2.7 – 3.6       |                                 | 0.8  | V     |
| V <sub>OH</sub>    | HIGH Level Output Voltage             | $I_{OH} = -100 \mu A$                         | 2.7 – 3.6       | V <sub>CC</sub> - 0.2           |      |       |
|                    |                                       | $I_{OH} = -12 \text{ mA}$                     | 2.7             | 2.2                             |      | V     |
|                    |                                       | $I_{OH} = -18 \text{ mA}$                     | 3.0             | 2.4                             |      | V     |
|                    |                                       | $I_{OH} = -24 \text{ mA}$                     | 3.0             | 2.2                             |      |       |
| V <sub>OL</sub>    | LOW Level Output Voltage              | $I_{OL} = 100 \mu A$                          | 2.7 – 3.6       |                                 | 0.2  |       |
|                    |                                       | I <sub>OL</sub> = 12 mA                       | 2.7             |                                 | 0.4  | V     |
|                    |                                       | I <sub>OL</sub> = 16 mA                       | 3.0             |                                 | 0.4  | V     |
|                    |                                       | I <sub>OL</sub> = 24 mA                       | 3.0             |                                 | 0.55 |       |
| II                 | Input Leakage Current                 | $0 \le V_1 \le 5.5V$                          | 2.7 – 3.6       |                                 | ±5.0 | μА    |
| l <sub>OZ</sub>    | 3-STATE Output Leakage                | $0 \le V_O \le 5.5V$                          | 2.7 – 3.6       |                                 | ±5.0 | ^     |
|                    |                                       | $V_I = V_{IH}$ or $V_{IL}$                    | 2.7 - 3.0       |                                 | ±3.0 | μΑ    |
| l <sub>OFF</sub>   | Power-Off Leakage Current             | $V_I$ or $V_O = 5.5V$                         | 0               |                                 | 10   | μА    |
| I <sub>PU/PD</sub> | Power Up/Down                         | $V_O = 0.5V$ to $V_{CC}$                      | 0 – 1.5         |                                 | 15.0 | ^     |
|                    | 3-STATE Output Current                | $V_I = GND \text{ or } V_{CC}$                | 0 - 1.5         |                                 | ±5.0 | μΑ    |
| I <sub>CC</sub>    | Quiescent Supply Current              | $V_I = V_{CC}$ or GND                         | 2.7 – 3.6       |                                 | 225  |       |
|                    |                                       | $3.6V \le V_I, V_O \le 5.5V \text{ (Note 6)}$ | 2.7 – 3.6       |                                 | ±225 | μΑ    |
| $\Delta I_{CC}$    | Increase in I <sub>CC</sub> per Input | $V_{IH} = V_{CC} - 0.6V$                      | 2.7 – 3.6       |                                 | 500  | μΑ    |
| Note 6: Ou         | touts disabled or 3-STATE only        |                                               |                 |                                 |      |       |

Note 6: Outputs disabled or 3-STATE only

Note 4: I<sub>O</sub> Absolute Maximum Rating must be observed.

## **AC Electrical Characteristics**

|                   |                                | T <sub>A</sub>                                 | 0 Ω |                                                  |     |       |
|-------------------|--------------------------------|------------------------------------------------|-----|--------------------------------------------------|-----|-------|
| Symbol            | Parameter                      | $V_{CC} = 3.3V \pm 0.3V$ $C_L = 50 \text{ pF}$ |     | V <sub>CC</sub> = 2.7V<br>C <sub>L</sub> = 50 pF |     | Units |
|                   | r ai ainetei                   |                                                |     |                                                  |     |       |
|                   |                                | Min                                            | Max | Min                                              | Max |       |
| t <sub>PHL</sub>  | Propagation Delay              | 1.0                                            | 4.5 | 1.0                                              | 5.2 |       |
| t <sub>PLH</sub>  | Data to Output                 | 1.0                                            | 4.5 | 1.0                                              | 5.2 | ns    |
| t <sub>PZL</sub>  | Output Enable Time             | 1.0                                            | 5.5 | 1.0                                              | 6.3 | ns    |
| $t_{PZH}$         |                                | 1.0                                            | 5.5 | 1.0                                              | 6.3 | 115   |
| t <sub>PLZ</sub>  | Output Disable Time            | 1.0                                            | 5.4 | 1.0                                              | 5.7 |       |
| t <sub>PHZ</sub>  |                                | 1.0                                            | 5.4 | 1.0                                              | 5.7 | ns    |
| toshl             | Output to Output Skew (Note 7) |                                                | 1.0 |                                                  |     | ne    |
| t <sub>OSLH</sub> |                                |                                                | 1.0 |                                                  |     | 115   |
| t <sub>OSLH</sub> | Output to Output Skew (Note 7) |                                                | 1.0 |                                                  |     | ns    |

Note 7: Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>). Parameter guaranteed by design.

## **Dynamic Switching Characteristics**

| Symbol           | Parameter                                   | Conditions                                                        | v <sub>cc</sub><br>(v) | T <sub>A</sub> = 25°C | Units |
|------------------|---------------------------------------------|-------------------------------------------------------------------|------------------------|-----------------------|-------|
| V <sub>OLP</sub> | Quiet Output Dynamic Peak V <sub>OL</sub>   | $C_L = 50 \text{ pF}, V_{IH} = 3.3 \text{V}, V_{IL} = 0 \text{V}$ | 3.3                    | 0.8                   | V     |
| V <sub>OLV</sub> | Quiet Output Dynamic Valley V <sub>OL</sub> | $C_L = 50 \text{ pF}, V_{IH} = 3.3 \text{V}, V_{IL} = 0 \text{V}$ | 3.3                    | -0.8                  | V     |

## Capacitance

| Symbol           | Parameter                     | Conditions                                              | Typical | Units |
|------------------|-------------------------------|---------------------------------------------------------|---------|-------|
| C <sub>IN</sub>  | Input Capacitance             | $V_{CC}$ = Open, $V_I$ = 0V or $V_{CC}$                 | 7       | pF    |
| C <sub>OUT</sub> | Output Capacitance            | $V_{CC} = 3.3V$ , $V_I = 0V$ or $V_{CC}$                | 8       | pF    |
| C <sub>PD</sub>  | Power Dissipation Capacitance | $V_{CC} = 3.3V$ , $V_I = 0V$ or $V_{CC}$ , $f = 10$ MHz | 20      | pF    |

## AC LOADING and WAVEFORMS Generic for LCX Family



FIGURE 1. AC Test Circuit (C<sub>L</sub> includes probe and jig capacitance)

| V <sub>I</sub>               | CL    |
|------------------------------|-------|
| 6V for $V_{CC} = 3.3V, 2.7V$ | 50 pF |



**Waveform for Inverting and Non-Inverting Functions** 



3-STATE Output High Enable and Disable Times for Logic



Propagation Delay. Pulse Width and  $t_{\text{rec}}$  Waveforms



Setup Time, Hold Time and Recovery Time for Logic



3-STATE Output Low Enable and Disable Times for Logic



FIGURE 2. Waveforms (Input Characteristics; f = 1 MHz,  $t_r = t_f = 3 \text{ ns}$ )

| Symbol          | V <sub>cc</sub>                   |                        |  |
|-----------------|-----------------------------------|------------------------|--|
| Cynnbon         | $\textbf{3.3V} \pm \textbf{0.3V}$ | 2.7V                   |  |
| V <sub>mi</sub> | 1.5V                              | 1.5V                   |  |
| V <sub>mo</sub> | 1.5V                              | 1.5V                   |  |
| V <sub>x</sub>  | V <sub>OL</sub> + 0.3V            | V <sub>OL</sub> + 0.3V |  |
| V <sub>y</sub>  | V <sub>OH</sub> – 0.3V            | V <sub>OH</sub> – 0.3V |  |



## Physical Dimensions inches (millimeters) unless otherwise noted





#### NOTES:

- A. THIS PACKAGE CONFORMS TO JEDEC M0-205
- A. THIS PACKAGE CONFORMS TO JEDEC MU-205

  B. ALL DIMENSIONS IN MILLIMETERS

  C. LAND PATTERN RECOMMENDATION: NSMD (Non Solder Mask Defined)
  .35MM DIA PADS WITH A SOLDERMASK OPENING OF .45MM CONCENTRIC TO PADS

  D. DRAWING CONFORMS TO ASME Y14.5M-1994

#### BGA54ArevD

54-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide Package Number BGA54A Preliminary





#### 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide Package Number MTD48

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hol

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81–3–5817–1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative