

# FPA6101 2.4W Stereo Audio Power Amplifier and Headphone Driver

#### **Features**

- Operating Voltage:  $V_{DD}$ ,  $PV_{DD}$ ,  $CV_{DD}$  = 4.5V to 5.5V  $HV_{DD}$  = 3.0V to 3.6V
- No Output Capacitors Required for Headphones
- Supply Current
  - I<sub>DD</sub> = 12mA at V<sub>DD</sub> = 5V (Amplifier Mode)
  - I<sub>DD</sub> = 10mA at V<sub>DD</sub> = 5V (Headphone Mode)
- Low Shutdown Current
- Meets VISTA Requirements
- Low Distortion

#### AMP mode

- THD+N = 56dB, R<sub>L</sub> =  $4\Omega$ , P<sub>O</sub> = 1.5W
- THD+N = 64dB, R<sub>I</sub> = 8 $\Omega$ , P<sub>O</sub> = 0.9W

#### HP mode

- THD+N = 73dB, R<sub>L</sub> = 16 $\Omega$ , P<sub>O</sub> = 125mW
- THD+N = 77dB, R<sub>L</sub> = 32 $\Omega$ , P<sub>O</sub> = 88mW
- THD+N= 85dB, R<sub>L</sub> = 10k $\Omega$ , P<sub>O</sub> = 1.7Vrms
- Integrated De-Pop Circuitry
- Thermal and Over Current Protection
- Internal Gain Setting
- High Supply Voltage Ripple Rejection
- Surface-Mount Packaging
  - TSSOP-28P (with enhanced thermal pad)
  - MLP-28P (with enhanced thermal pad) Not yet released
- Lead Free Available (RoHS Compliant)



## **General Description**

The FPA6101 is a monolithic integrated circuit combining a stereo power amplifier with a stereo capacitor-less headphone amplifier in a space and cost efficient package. The headphone amplifier is ground-referenced to eliminate the output capacitors saving money and PCB space.

The amplifier features over-current, de-pop and thermal-shutdown protection. De-Pop reduces pops and clicks during power up and when using the shutdown modes. Thermal shut-down protects the amplifier from being destroyed by over-temperature or short-circuit failure.

Internal gain setting is provided to simplify the audio system design in notebook computer applications and can result in fewer support components and a reduction in PCB area. The FPA6101 is available in a TSSOP-28P or MLP-28P package. Both packages provide space saving and thermal efficiency.

## **Applications**

- Note Book PCs
- LCD TVs and Monitors
- Portable DVD, CD, or HDTV players
- Portable Radios
- Portable Games

## **Frequency Response**



## **Ordering and Marking Information**

## TSSOP-28 and MLP-28 Marking Information

| Order Number | Package Number |
|--------------|----------------|
| FPA6101MTCX  | TSSOP-28P      |
| FPA6101MXL   | MLP-28P        |



| Definit | tions         |                |     |          |  |  |
|---------|---------------|----------------|-----|----------|--|--|
| 1       | Fairchild log | Fairchild logo |     |          |  |  |
| 2       | Device num    | nber           |     |          |  |  |
| 3       | Assembly p    | lant code      |     |          |  |  |
| 4       | Year code     |                |     |          |  |  |
|         | X             | Alphabet       |     |          |  |  |
|         | 2000          | Α              |     |          |  |  |
|         | 2001          | В              |     |          |  |  |
|         | 2002          | С              |     |          |  |  |
|         | 2003          | D              |     |          |  |  |
|         | 2004          | E              |     |          |  |  |
|         | 2005          | F              |     |          |  |  |
|         | 2006          | G              |     |          |  |  |
|         | 2007          | Н              |     |          |  |  |
|         | 2008          | J              |     |          |  |  |
|         | 2009          | K              |     |          |  |  |
|         | 2010          | А              |     |          |  |  |
| 5       | Six weeks r   | numeric date   | cod | e scheme |  |  |
|         | Work v        | veek No.       |     | Y =      |  |  |
|         | Work weeks    | 06–11          |     | 1        |  |  |
|         | Work weeks    | 12–17          |     | 2        |  |  |
|         | Work weeks    | 18–23          |     | 3        |  |  |
|         | Work weeks    | 24–29          |     | 4        |  |  |
|         | Work weeks    | 30–35          |     | 5        |  |  |
|         | Work weeks    | 36–41          |     | 6        |  |  |
|         | Work weeks    |                |     | 7        |  |  |
|         | Work weeks    |                |     | 8        |  |  |
|         | Work weeks    | 52–05          |     | 9        |  |  |
| 6       | Die run cod   | le             |     |          |  |  |

#### Note:

FAIRCHILD lead-free products contain molding compounds/die attach materials and 100% matte tin plate termination finish; which are fully compliant with RoHS and compatible with both SnPb and lead-free soldiering operations. FAIRCHILD lead-free products meet or exceed the lead-free requirements of IPC/JEDEC J STD-020C for MSL classification at lead-free peak reflow temperature.

# **Pin Configurations**



# **Pin Description**

| TSSOP-28 | MLP-28 | Name             | Function Description                                                 |
|----------|--------|------------------|----------------------------------------------------------------------|
| 1        | 4      | V <sub>DD</sub>  | Power supply for control section                                     |
| 2        | 5      | GND              | Ground                                                               |
| 3        | 6      | INR_A            | Right channel input terminal for speaker amplifier                   |
| 4        | 7      | INR_H            | Right channel input terminal for headphone driver                    |
| 5        | 8      | INL_A            | Left channel input terminal for speaker amplifier                    |
| 6        | 9      | INL_H            | Left channel input terminal for headphone driver                     |
| 7, 23    | 10, 26 | PGND             | Power ground                                                         |
| 8        | 11     | LOUT+            | Left channel positive output for speaker                             |
| 9        | 12     | LOUT-            | Left channel negative output for speaker                             |
| 10, 20   | 13, 23 | PV <sub>DD</sub> | Power amplifier power supply                                         |
| 11       | 14     | CV <sub>DD</sub> | charge pump power supply                                             |
| 12       | 15     | CP+              | Charge pump flying capacitor positive connection                     |
| 13       | 16     | CGND             | Charge pump ground                                                   |
| 14       | 17     | CP-              | Charge pump flying capacitor negative connection                     |
| 15       | 18     | CV <sub>SS</sub> | Charge pump output, connect to the "HVSS"                            |
| 16       | 19     | HV <sub>SS</sub> | Headphone amplifier negative power supply                            |
| 17       | 20     | HP_R             | Right channel output for headphone                                   |
| 18       | 21     | HP_L             | Left channel output for headphone                                    |
| 19       | 22     | HV <sub>DD</sub> | Headphone amplifier positive power supply                            |
| 21       | 24     | ROUT-            | Right channel negative output for speaker                            |
| 21       | 25     | ROUT+            | Right channel positive output for speaker                            |
| 24       | 27     | HP_EN            | Headphone driver enable pin, pull HIGH to enable headphone mode      |
| 25       | 28     | BIAS             | Bias voltage generator                                               |
| 26       | 1      | SD               | It will be into shutdown mode when pulled LOW, $I_{SD}$ = 80 $\mu$ A |
| 27       | 2      | AMP_EN           | Speaker driver enable pin, pull LOW to enable speaker mode           |
| 28       | 3      | BEEP             | PC BEEP trigger signal input                                         |
|          | l .    | I                |                                                                      |

## **Block Diagram**



Figure 1.

# Absolute Maximum Ratings<sup>(2)(3)</sup>

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

(Over operating free-air temperature range unless otherwise noted)

| Symbol                                                | Parameter                    | Rating                           |
|-------------------------------------------------------|------------------------------|----------------------------------|
| PV <sub>DD</sub> , V <sub>DD</sub> , CV <sub>DD</sub> | Supply Voltage               | -0.3V to 6V                      |
| HV <sub>DD</sub>                                      | Supply Voltage               | -0.3V to 4.6V                    |
| CV <sub>SS</sub> , V <sub>SS</sub>                    | Supply Voltage               | +0.3V to -6V                     |
| SD, AMP_EN, HP_EN                                     | Input Voltage                | 0 to V <sub>DD</sub> + 0.3V      |
| T <sub>A</sub>                                        | Operating Temperature Range  | -40°C to 85°C                    |
| T <sub>J max</sub>                                    | Maximum Junction Temperature | Internally Limited (°C)          |
| T <sub>STG</sub>                                      | Storage Temperature Range    | –65°C to +150°C                  |
| T <sub>S</sub>                                        | Soldering Temperature Range  | 260°C                            |
| V <sub>ESD</sub>                                      | Electrostatic Discharge      | -2,000V to 2,000V <sup>(1)</sup> |
|                                                       |                              | -200V to 200V <sup>(2)</sup>     |
| P <sub>D</sub>                                        | Power Dissipation            | Internally Limited (W)           |

#### Notes:

- 2. Human body model: C = 100pF, R =  $1500\Omega$ , 3 positives pulses plus 3 negative pulses.
- 3. Machine model: C = 200pF, L = 0.5F, 3 positive pulses plus 3 negative pulses.

# Thermal Characteristics<sup>(4)</sup>

| Symbol        | Parameter                                | Rating |
|---------------|------------------------------------------|--------|
| $\theta_{JA}$ | Thermal Resistance – Junction to Ambient |        |
|               | TSSOP-28P <sup>(4)</sup>                 | 45°C/W |
|               | MLP-28P <sup>(4)</sup>                   | 45°C/W |

#### Note:

4. 3.42 in<sup>2</sup> printed circuit board with 2oz. trace and copper through 10 vias of 15mil diameter vias. The thermal pad on the TSSOP-28P and MLP-28P packages with solder on the printed circuit board.

## **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings.

| Symbol                           | Parameter                    |                         | Min.                | Max. | Unit |
|----------------------------------|------------------------------|-------------------------|---------------------|------|------|
| $V_{DD}$ , $PV_{DD}$ , $CV_{DD}$ | Supply Voltage               |                         | 4.5                 | 5.5  | V    |
| HV <sub>DD</sub>                 |                              |                         | 3.0                 | 3.6  | V    |
| V <sub>IH</sub>                  | High Level Threshold Voltage | SD, AMP_EN, HP_EN       | 2                   |      | V    |
| V <sub>IL</sub>                  | Low Level Threshold Voltage  | SD, AMP_EN, HP_EN       |                     | 0.8  | V    |
| Vicm                             | Common Mode Input Voltage    | for Amplifier           | V <sub>DD</sub> – 1 |      | V    |
|                                  |                              | for Headphone Amplifier | -0.7                |      |      |

## **Electrical Characteristics**

 $V_{DD} = PV_{DD} = CV_{DD} = 5V, \ HV_{DD} = 3.3V, \ GND = PGND = CPGND = 0V, \ T_A = 25^{\circ}C \ (unless \ otherwise \ noted).$ 

| Symbol               | Parameter                          | Test Condition                                                       | Min. | Тур. | Max. | Unit        |
|----------------------|------------------------------------|----------------------------------------------------------------------|------|------|------|-------------|
| $V_{DD}$ , $PV_{DD}$ | Supply Voltage                     |                                                                      | 4.5  |      | 5.5  | V           |
| $HV_{DD}$            | Headphone Amplifier Supply Voltage |                                                                      | 3    |      | 3.6  | V           |
| CV <sub>DD</sub>     | Charge Pump Supply Voltage         |                                                                      | 4.5  |      | 5.5  | V           |
| I <sub>DD</sub>      | Supply Current                     | Only Speaker mode,<br>AMP_EN = HP_EN = 0V                            |      | 18   | 30   | mA          |
|                      |                                    | Only Headphone mode,<br>HP_EN = AMP_EN = 5V                          |      | 16   | 25   |             |
|                      |                                    | All Enable, HP_EN = 5V and AMP_EN = 0V                               |      | 23   | 40   |             |
| I <sub>SD</sub>      | Shutdown Current                   | <u>SD</u> = 0V                                                       |      | 80   | 100  | μΑ          |
| I <sub>I</sub>       | Input Current                      | SD, AMP_EN                                                           |      | 1    |      | μΑ          |
|                      |                                    | HP_EN                                                                |      | 10   | 15   |             |
| SPEAKER M            | IODE, T <sub>A</sub> = 25°C        |                                                                      |      |      |      |             |
| Po                   | Output Power                       | THD = 1%, f = 1kHz:                                                  |      |      |      |             |
|                      |                                    | $R_L = 4\Omega$                                                      |      | 1.9  |      | W           |
|                      |                                    | $R_L = 8\Omega$                                                      | 1.0  | 1.2  |      |             |
|                      |                                    | THD = 10%, f = 1kHz:<br>$R_1 = 4\Omega$                              |      | 2.4  |      |             |
|                      |                                    | $R_L = 8\Omega$                                                      | 1.3  | 1.5  |      |             |
| V <sub>OS</sub>      | Output Offset Voltage              | $R_L = 8\Omega$ , Gain = 10.5dB                                      |      |      | 10   | mV          |
| THD+n                | Total Harmonic Distortion          | f: 1kHz:                                                             |      |      |      |             |
|                      | Plus Noise                         | $P_{O} = 1.5W, R_{L} = 4\Omega$                                      |      | 0.15 |      | %           |
|                      |                                    | $P_{O} = 0.9W, R_{L} = 8\Omega$                                      |      | 0.06 |      |             |
| X'talk               | Channel Separation                 | f = 1kHz, Cb = 2.2mF,<br>R <sub>I</sub> = 8Ω, P <sub>O</sub> = 0.92W |      | 80   |      | dB          |
|                      |                                    | $f = 1kHz$ , $Cb = 2.2mF$ , $R_1 = 4\Omega$ , $P_0 = 1.5W$           |      | 83   |      |             |
| PSRR                 | Power Supply Rejection Ratio       | Cb = 2.2 $\mu$ F, R <sub>L</sub> = 8 $\Omega$ ,<br>f = 120Hz         |      | 70   |      | dB          |
| S/N                  |                                    | $P_O = 0.8W$ , $R_L = 8\Omega$ , A-weighted Filter                   |      | 90   |      | dB          |
| V <sub>n</sub>       | Noise Output Voltage               | Gain = 10.5dB, $R_L = 8\Omega$ ,<br>Cb = 2.2 $\mu$ F                 |      | 80   |      | μV<br>(rms) |
| A <sub>V</sub>       | Internal Voltage Gain              | Amplifier mode, No load                                              | 10   | 10.5 | 11   | dB          |
| Ri                   | Input Resistance                   |                                                                      | 16   | 18   | 20   | kΩ          |

## **Electrical Characteristics** (Continued)

 $V_{DD} = PV_{DD} = CV_{DD} = 5V, \ HV_{DD} = 3.3V, \ GND = PGND = CPGND = 0V, \ T_A = 25^{\circ}C \ (unless \ otherwise \ noted).$ 

| Symbol           | Parameter                          | Test Condition                                    | Min. | Тур.                      | Max. | Unit            |
|------------------|------------------------------------|---------------------------------------------------|------|---------------------------|------|-----------------|
| HEADPHON         | IE MODE, T <sub>A</sub> = 25°C     |                                                   | •    | •                         |      | -               |
| Po               | Output Power                       | THD = 1%, f = 1kHz:                               |      |                           |      |                 |
|                  |                                    | $R_L = 16\Omega$                                  |      |                           | 160  | mW              |
|                  |                                    | $R_L = 32\Omega$                                  |      | 100                       | 120  |                 |
|                  |                                    | THD = 10%, f = 1kHz:                              |      |                           |      |                 |
|                  |                                    | $R_L = 16\Omega$                                  |      |                           | 200  |                 |
|                  |                                    | $R_L = 32\Omega$                                  |      | 150                       | 165  |                 |
| Vo               | Output Voltage Swing               | $R_I = 10k\Omega$ :                               |      |                           |      |                 |
|                  |                                    | THD = 10%                                         |      |                           | 2.9  | Vrms            |
|                  |                                    | THD = 1%                                          |      |                           | 2.4  |                 |
| Vos              | Output Offset Voltage              | $RL = 32\Omega$                                   | -10  |                           | +10  | mV              |
| THD+n            | Total Harmonic Distortion plus     | f = 1kHz:                                         |      |                           |      |                 |
|                  | Noise                              | $P_O = 125$ mW, RL = $16\Omega$                   |      | 0.02                      |      | %               |
|                  |                                    | $P_0 = 88$ mW, RL = $32\Omega$                    |      | 0.02                      |      |                 |
|                  |                                    | $V_O = 1.7 Vrms$ , RL = $10k\Omega$               |      | 0.005                     |      |                 |
| X'talk           | Channel Separation                 | $f = 1kHz$ , $R_I = 16\Omega$ , $P_O = 125mW$     |      | 85                        |      | dB              |
|                  |                                    | $f = 1kHz$ , $R_I = 32\Omega$ , $P_O = 88mW$      |      | 95                        |      |                 |
|                  |                                    | $f = 1kkHz$ , $R_I = 10k\Omega$ , $V_O = 1.7Vrms$ |      | 100                       |      |                 |
| PSRR             | Power Supply Rejection Ratio       | $C_B = 2.2 \mu F, R_L = 32 \Omega,$<br>f = 120Hz  |      | 80                        |      | dB              |
| S/N              |                                    | With A-weighted Filter                            |      |                           |      |                 |
|                  |                                    | $P_{O} = 70 \text{mW}, R_{L} = 32 \Omega$         |      | 95                        |      | dB              |
|                  |                                    | VO = 1.2Vrms, $R_L$ = 10kΩ                        |      | 92                        |      |                 |
| Vn               | Noise Output Voltage               | C <sub>B</sub> = 2.2µF                            |      | 30                        |      | μV (rms         |
| Rf               | Input Feedback Resistance          |                                                   | 38   | 40                        | 42   | kΩ              |
| CHARGE PU        | UMP                                |                                                   |      |                           |      |                 |
| Fosc             | Switching Frequency                |                                                   | 460  | 540                       | 620  | kHz             |
| CVss             |                                    | No load                                           |      | -0.98<br>CV <sub>DD</sub> |      | V               |
| Req              | Charge Pump Requirement Resistance |                                                   |      | 9                         | 10   | Ω               |
| BEEP             | 1                                  | 1                                                 | 1    | 1                         |      | -               |
| Vbeep            | Beep Trigger Level                 |                                                   |      | 3                         |      | V <sub>PP</sub> |
| T <sub>RES</sub> | Beep Response Time                 |                                                   |      | 4                         |      | mS              |

## **Electrical Characteristics** (Continued)

 $V_{DD} = PV_{DD} = CV_{DD} = 5V, \ HV_{DD} = 3.3V, \ GND = PGND = CPGND = 0V, \ T_A = 25^{\circ}C \ (unless \ otherwise \ noted).$ 

| Symbol    | Parameter               | Test Condition                                                                                   | Min. | Тур. | Max. | Unit |
|-----------|-------------------------|--------------------------------------------------------------------------------------------------|------|------|------|------|
| ATTENUATI | ON                      | 1                                                                                                | '    | 1    |      |      |
| HP_EN     | HP Disable Attenuation  | $R_L = 32\Omega$ , $V_O = 1.1V$ rms, fin = 1kHz                                                  |      | 110  |      | dB   |
|           |                         | $R_L = 10k\Omega$ , $V_O = 1.1Vrms$ , fin = 1kHz                                                 |      | 85   |      |      |
| AMP_EN    | AMP Disable Attenuation | $R_L = 8\Omega$ , $V_O = 2Vrms$ ,<br>fin = 1kHz                                                  |      | 112  |      | dB   |
|           |                         | $R_L = 4\Omega$ , $V_O = 2Vrms$ , fin = 1kHz                                                     |      | 112  |      |      |
| SD        | Shutdown Active         | $R_L = 10k\Omega$ , $V_O = 1.1Vrms$ , fin = 1kHz                                                 |      | 90   |      | dB   |
|           |                         | $R_L = 8\Omega$ , $V_O = 1Vrms$ , fin = 1kHz                                                     |      | 100  |      |      |
| HEADPHON  | E TO SPEAKER CROSSTALK  | (                                                                                                | '    |      |      |      |
| X'talk    | Channel Separation      | $\overline{\text{AMP}_{\text{EN}}} = 0, R_{\text{L}} = 8\Omega$                                  |      | 85   |      | dB   |
|           |                         | HP_EN = 1, R <sub>L</sub> = 16Ω,<br>fin = 1kHz, P <sub>O</sub> = 125mW                           |      | 85   |      |      |
| SPEAKER T | O HEADPHONE CROSSTALK   | (                                                                                                |      |      | •    |      |
| X'talk    | Channel Separation      | $\overline{\text{HP}_{\text{EN}}}$ = 1, R <sub>L</sub> = 10k $\Omega$                            |      | 80   |      | dB   |
|           |                         | $\overline{\text{AMP\_EN}}$ = 0, R <sub>L</sub> = 4 $\Omega$ , fin = 1kHz, P <sub>O</sub> = 1.5W |      | 80   |      |      |
|           |                         |                                                                                                  |      |      |      |      |

# **Typical Operating Characteristics**



# **Typical Operating Characteristics** (Continued)









# **Typical Operating Characteristics** (Continued)



## **Typical Operating Characteristics (Continued)** Vdd =5V HVdd=3.3V HVdd=3.3V RI=10KOhm RI=10KOhm Ri=39KOhm Rin=39KOhm Cin=3.3uF Cin=3.3uF BW<80KHz Vo=1.7Vrms HP mode BW<80KHz HP mode Right channel Vdd=5V HVdd=3.3V RI=10KOhm Rin=39KOhm Cin=3.3uF Vo=1.7Vrms BW<80KHz HP mode Vdd=5V HVdd=3.3V RI=10KOhm Right to Left Rin=39KOhm Cin=3.3uF A-weighted HP mode Vdd =5V HVdd=3.3V RI=160hm (HP) RI=80hm(AMP) Rin=39KOhm(HP) Vdd=5V Cin=3.3uF (HP) Hvdd=3.3V Po=125mW(HP) RI=10KOhm AMP (active) mode Ri=39KOhm HP Mode Cin=3.3uF Vo=240mVrms HP mode Right (HP) to Left (AMP) Left (HP) to Left (AMP) Left (HP) to Right (AMP) Right (HP) to Right (AMP)



# **Typical Operating Characteristics** (Continued)





# **Typical Operating Characteristics** (Continued)



## **Typical Application Circuit**



Figure 66.

## **Application Information**

## Amplifier Mode Operation

The FPA6101 has two pairs of operational amplifiers internally, allowed for different amplifier configurations.



Figure 67. FPA6101 Internal Configuration (each channel)

The OP1 and OP2 are all differential drive configuration, The differential drive configuration doubling the voltage swing on the load compare to the single-ending configuration, the differential gain for each channel is 2x (Gain of SE mode).

By driving the load differentially through outputs OUT+ and OUT-, an amplifier configuration commonly referred to as bridged mode is established. BTL mode operation is different from the classical single-ended SE amplifier configuration where one side of its load is connected to ground.

A BTL amplifier design has a few distinct advantages over the SE configuration, as it provides differential drive to the load, thus doubling the output swing for a specified supply voltage. Four times the output power is possible as compared to a SE amplifier under the same conditions. A BTL configuration, such as the one used in FPA6101, also creates a second advantage over SE amplifiers. Since the differential outputs, ROUT+, ROUT-, LOUT+, and LOUT-, are biased at half-supply, no need DC voltage exists across the load. This eliminates the need for an output coupling capacitor which is required in a single supply, SE configuration.

#### **Headphone Mode Operation**

The FPA6101's headphone amplifiers using a charge pump to invert the positive power supply (CV $_{DD}$ ) to negative power supply (CV $_{SS}$ ), see Figure 68. The headphone amplifiers operate at this bipolar power supply, and the outputs reference is refer to the ground. This feature eliminates the output capacitor that using in conventional single-ended headphone amplifier. Headphone amplifier internal supply voltage is come from HV $_{DD}$  and V $_{SC}$ . For good AC performance, the HV $_{DD}$  connected to 3.3V is recommended. And it can be avoid the output voltage too big for line out application.



Figure 68. Cap-Free Operation

#### **Charge Pump Flying Capacitor**

The flying capacitor ( $C_{CPF}$ ) affects the load transient of the charge pump. If the capacitor's value is too small that will degrade the charge pump's current driver capability, and degrade the performance of headphone amplifier.

Increasing the flying capacitor's value will improve the load transient of charge pump. Recommend using the low ESR ceramic capacitors (X7R type is Recommended) above  $1\mu F$ .

#### **Charge Pump Output Capacitor**

The output capacitor ( $C_{CPO}$ )'s value affects the power ripple directly at  $CV_{SS}$  ( $V_{SS}$ ). Increasing the value of output capacitor reduces the power ripple. The ESR of output capacitor affects the load transient of  $CV_{SS}$  ( $V_{SS}$ ). Low ESR and greater than  $1\mu F$  ceramic capacitor (X7R type is suggested) is recommended.

#### **Charge Pump Bypass Capacitor**

The bypass capacitor ( $C_{CPB}$ ) relate with the charge pump switching transient. The capacitor's value is same as flying capacitor (1µF) Place it close to the  $CV_{DD}$  and PGND.



Figure 69. HPD Configurations

The HP\_EN detect the voltage, less than 0.8V it disable headphone amplifiers; greater than 2V, enable the headphone amplifier.

In Figure 69, using a phone-jack that has control pin, and connect the control pin to HP EN input. When a headphone plug is inserted, the HP\_EN will pull high by internal then enable headphone amplifiers; without headphone plug the HP\_EN is pull to GND.

#### **Operation Mode**

FPA6101 amplifier has two pairs independent amplifier, one for stereo speaker is a BTL structure, and the other for headphone is cap-less structure. And each pair have independent input pin, INR\_A and INA\_L are for stereo speaker drivers, INR\_H and INL\_H are for stereo headphone drivers.

Amplifier mode operation: Pull low the AMP\_EN control pin can enable the stereo speaker driver.

Headphone mode operation: Pull high the HP\_EN control pin can enable the cap-less headphone drive.

Both amplifier and headphone "ON" mode: Pull low the AMP\_EN and pull high the HP\_EN control pins, will turn on both speaker drivers and headphone drivers

Both amplifier and headphone "OFF" mode: Pull high the AMP EN and pull low the HP EN control pins, will turn off both speaker drivers and headphone drivers

If connect the AMP\_EN and HP\_EN together, then connect this pin to headphone jack's control pin (Figure 69), the FPA6101 can switch between the "Amplifier mode (Headphone mute), or Headphone mode (Amplifier mute).

## **Gain Setting**

The gain for speaker driver is 10.5dB, but it can low down the gain by external input resistor (Ri.external). that add on INR A and INL A input pins. The Table 1 shows the reference gain setting with external input resistor (Ri. external) for speaker amplifier (AMP Mode).

For headphone driver, the internal feedback resistor is 40kW (R<sub>f(HP)</sub> external, 10% variation by process), so the headphone driver's gain is setting by the input resistor (R<sub>i(HP)</sub> external), Table 1 show the reference gain setting with external resistor for headphone driver (HP Mode).

#### Input Capacitor, Ci

In the typical application an input capacitor, Ci, is required to allow the amplifier to bias the input signal to the proper DC level for optimum operation. In this case, Ci and the minimum input impedance Ri form a highpass filter with the corner frequency determined in the follow equation:

$$f_C$$
 (highpass) = 1 / ( $2\pi Ri(min) \cdot Ci$ ) (1)

**Table 1. Gain Settings** 

20

| Amp Mode (10.dB default gain)        |                                     |                               |                             |  |  |  |
|--------------------------------------|-------------------------------------|-------------------------------|-----------------------------|--|--|--|
| $R_i$ , external (k $\Omega$ )       | OUTP (V/V)                          | BTL O/P<br>(V/V)              | Gain<br>(dB)                |  |  |  |
| 6.2                                  | 1.25                                | 2.51                          | 8.0                         |  |  |  |
| 3.3                                  | 1.42                                | 2.85                          | 9.1                         |  |  |  |
| 1                                    | 1.59                                | 3.19                          | 10.1                        |  |  |  |
| 0                                    | 1.68                                | 3.36                          | 10.5                        |  |  |  |
| HP Mode                              |                                     |                               |                             |  |  |  |
|                                      |                                     |                               |                             |  |  |  |
| $R_{i(HP)}$ , external (k $\Omega$ ) | $R_{i(HP)}$ ,internal ( $k\Omega$ ) | HP OUT<br>(V/V)               | HP Gain<br>(dB)             |  |  |  |
|                                      |                                     |                               |                             |  |  |  |
| (kΩ)                                 | (kΩ)                                | (V/V)                         | (dB)                        |  |  |  |
| (kΩ)<br>62                           | ( <b>k</b> Ω) 40                    | (V/V)<br>0.65                 | (dB)<br>-3.8                |  |  |  |
| (kΩ)<br>62<br>50                     | (kΩ)<br>40<br>40                    | (V/V)<br>0.65<br>0.80         | (dB)<br>-3.8<br>-1.9        |  |  |  |
| (kΩ)<br>62<br>50<br>39               | (kΩ)<br>40<br>40<br>40              | (V/V)<br>0.65<br>0.80<br>1.03 | (dB)<br>-3.8<br>-1.9<br>0.2 |  |  |  |

<sup>40</sup> \*The internal Rf's value has 10% variation by process.

2.00

6.0

The value of Ci is important to consider as it directly affects the low frequency performance of the circuit. Consider the example where Ri is  $10k\Omega$  and the specification calls for a flat bass response down to 10Hz. Equation is reconfigured as follow:

$$Ci = \frac{1}{2\pi RiF_C}$$
 (2)

Consider to input resistance variation, the Ci is 1.6 so one would likely choose a value in the range of 2.2µF to 3.3µF. A further consideration for this capacitor is the leakage path from the input source through the input network (Ri + Rf, Ci) to the load. This leakage current creates a DC offset voltage at the input to the amplifier that reduces useful headroom, especially in high gain applications. For this reason a low-leakage tantalum or ceramic capacitor is the best choice. When polarized capacitors are used, the positive side of the capacitor should face the amplifier input in most applications as the DC level there is held at V<sub>DD</sub>/2, which is likely higher that the source DC level. Please note that it is important to confirm the capacitor polarity in the application.

## **Effective Bias Capacitor, Cbypass**

As with any power amplifier, proper supply bypassing is critical for low noise performance and high power supply rejection.

The capacitor location on both the bypass and power supply pins should be as close to the device as possible. The effect of a larger bypass capacitor is improved PSRR due to increased 1.8V bias voltage stability. Typical applications employ a 5V regulator with 2.2µF and a

0.1µF bypass capacitor, which aid in supply filtering. This does not eliminate the need for bypassing the supply nodes of the FPA6101. The selection of bypass capacitors, especially Cb, is thus dependent upon desired PSRR requirements, click and pop performance.

#### **Power Supply Decoupling, Cs**

The FPA6101 is a high-performance CMOS audio amplifier that requires adequate power supply decoupling to ensure the output total harmonic distortion (THD) is as low as possible. Power supply decoupling also prevents the oscillations causing by long lead length between the amplifier and the speaker. The optimum decoupling is achieved by using two different type capacitors that target on different type of noise on the power supply leads. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series-resistance (ESR) ceramic capacitor, typically 0.1µF placed as close as possible to the device V<sub>DD</sub> lead works best (the pin 1 (V<sub>DD</sub>) and pin 2 (GND)'s capacitor must short less than 1cm). For filtering lower-frequency noise signals, a large aluminum electrolytic capacitor of 10µF or greater placed near the audio power amplifier is recommended.

#### **Shutdown Function**

In order to reduce power consumption while not in use, the FPA6101 contains a shutdown pin to externally turn off the amplifier bias circuitry. This shutdown feature turns the amplifier off when a logic low is placed on the SD pin. The trigger point between a logic high and logic low level is typically 2.0V. It is best to switch between ground and the supply  $V_{DD}$  to provide maximum device performance.

By switching the SD pin to low, the amplifier enters a low-current state,  $I_{DD}$  <  $80\mu\text{A}.$  FPA6101 is in shutdown mode, except PC-BEEP detects circuit. On normal operating, SD pin pull to high level to keeping the IC out of the shutdown mode. The SD pin should be tied to a definite voltage to avoid unwanted state changes. The wake-up time of shutdown is about 150mS, and the shutdown release's pop is cause by the operational amplifier's offset.

#### **PC-BEEP Detection**

FPA6101 integrates a PCBEEP detect circuit for NOTE-BOOK PC used. When PC-BEEP signal drive to PCBEEP input pin, and PCBEEP mode is active. FPA6101 will turn on speaker drivers and the internal gain fixed as 0dB. The PCBEEP signal becomes the amplifiers input signal. If the amplifiers in the shutdown mode, it will out of shutdown mode whenever PCBEEP mode enable. The FPA6101 will return to previous setting when it is out of PC BEEP mode.

The input impedance is  $100k\Omega$  on PCBEEP input pin.

#### **Speaker Driver Amplifier Efficiency**

An easy-to-use equation to calculate efficiency starts out as being equal to the ratio of power from the power supply to the power delivered to the load. The following equations are the basis for calculating amplifier efficiency.

$$Efficiency = \frac{P_O}{Psup}$$
 (3)

where.

$$P_{O} = \frac{V_{O}rms \bullet V_{O}rms}{R_{I}} = \frac{(V_{P} \bullet V_{P})}{2R_{I}}$$
 (4)

$$V_{O}rms = \frac{V_{P}}{\sqrt{2}}$$
 (5)

$$Psup = V_{DD} \bullet I_{DD}(AVG) = V_{DD} \bullet \frac{2V_{P}}{\pi R_{I}}$$
 (6)

Efficiency of a Differential configuration:

$$\frac{P_{O}}{Psup} = \left\{ \frac{(V_{P} \bullet V_{P})}{2R_{I}} \right\} / \left\{ V_{DD} \bullet \frac{2V_{P}}{\pi R_{I}} \right\} = \frac{\pi R_{L}}{4V_{DD}}$$
(7)

Table 2 calculates efficiencies for four different output power levels. Note that the efficiency of the amplifier is quite low for lower power levels and rises sharply as power to the load is increased resulting in nearly flat internal power dissipation over the normal operating range. Note that the internal dissipation at full output power is less than in the half power range. Calculating the efficiency for a specific system is the key to proper power supply design. For a stereo 1W audio system with 8W loads and a 5V supply, the maximum draw on the power supply is almost 3W.

Table 2. Efficiency vs. Output Power in 5V/8W Differential Amplifier Systems

| P <sub>O</sub> (W) | Efficiency (%) | I <sub>DD</sub> (A) | V <sub>PP</sub> (V) | P <sub>D</sub> (W) |
|--------------------|----------------|---------------------|---------------------|--------------------|
| 0.25               | 31.25          | 0.16                | 2.00                | 0.55               |
| 0.50               | 47.62          | 0.21                | 2.83                | 0.55               |
| 1.00               | 66.67          | 0.30                | 4.00                | 0.5                |
| 1.25               | 78.13          | 0.32                | 4.47                | 0.35               |

<sup>\*</sup>High peak voltages cause the THD to increase.

A final point to remember about linear amplifiers is how to manipulate the terms in the efficiency equation to utmost advantage when possible. Note that in equation,  $V_{DD}$  is in the denominator. This indicates that as  $V_{DD}$  goes down, efficiency goes up. In other words, use the efficiency analysis to choose the correct supply voltage and speaker impedance for the application.

#### **Power Dissipation**

Whether the power amplifier is operated in BTL or SE modes, power dissipation is a major concern. In equation 8 states the maximum power dissipation point for a SE mode operating at a given supply voltage and driving a specified load.

SE Mode: 
$$P_{D, MAX} = \frac{V_{DD}^2}{2\pi R_L}$$
 (8)

In BTL mode operation, the output voltage swing is doubled as in SE mode. Thus the maximum power dissipation point for a BTL mode operating at the same given conditions is 4 times as in SE mode.

BTL Mode: 
$$P_{D, MAX} = \frac{4V_{DD}^2}{2p^2R_L}$$
 (9)

Since the FPA6101 is a dual channel power amplifier, the maximum internal power dissipation is 2 times that both of equations depending on the mode of operation. Even with this substantial increase in power dissipation, the FPA6101 does not require extra heatsink. The power dissipation from equation 9, assuming a 5V power supply and an  $8\Omega$  load, must not be greater than the power dissipation that results from the equation 9:

$$P_{D, MAX} = \frac{T_{J, MAX} - T_A}{\theta_{JA}}$$
 (10)

For TSSOP-28 packages with thermal pad, the thermal resistance ( $\theta_{JA}$ ) is equal to 45°C/W.

Since the maximum junction temperature ( $T_{J,MAX}$ ) of FPA6101 is 150°C and the ambient temperature (TA) is defined by the power system design, the maximum power dissipation that the IC package is able to handle can be obtained from equation 10. Once the power dissipation is greater than the maximum limit ( $P_{D,MAX}$ ), either the supply voltage ( $V_{DD}$ ) must be decreased, the load impedance ( $R_L$ ) must be increased or the ambient temperature should be reduced.

#### **Thermal Pad Considerations**

The thermal pad must be connected to ground. The package with thermal pad of the FPA6101 requires special attention on thermal design. If the thermal design issues are not properly addressed, the FPA6101  $4\Omega$  will go into thermal shutdown when driving a  $4\Omega$  load. The thermal pad on the bottom of the FPA6101 should be soldered down to a copper pad on the circuit board. Heat can be conducted away from the thermal pad through the copper plane to ambient. If the copper plane is not on the top surface of the circuit board, 8 to 10 vias of 15 mil or smaller in diameter should be used to thermally

couple the thermal pad to the bottom plane. For good thermal conduction, the vias must be plated through and solder filled. The copper plane used to conduct heat away from the thermal pad should be as large as practical.

If the ambient temperature is higher than 25°C, a larger copper plane or forced-air cooling will be required to keep the FPA6101 junction temperature below the thermal shutdown temperature (150°C). In higher ambient temperature, higher airflow rate and/or larger copper area will be required to keep the IC out of thermal shutdown. See Demo Board Circuit Layout as an example foe PCB layout.



Figure 70. TSSOP28 Layout Recommendations

## **Thermal Considerations**

Linear power amplifiers dissipate a significant amount of heat in the package under normal operating conditions. In the Power Dissipation vs. Output Power graph, the FPA6101 is operating at a 5V supply and a  $4\Omega$  speaker that 2W output power peaks are available. The vertical axis gives the information of power dissipation (PD) in the IC with respect to each output driving power (PO) on the horizontal axis.

This is valuable information when attempting to estimate the heat dissipation of the IC requirements for the amplifier system.

Using the power dissipation curves for a 5V/4 $\Omega$  system, the internal dissipation in the FPA6101 and maximum ambient temperatures is shown in Table 3.

Table 3. FPA6101 Power Information, 5V/4 $\Omega$ , Stereo, Differential Mode

| Peak<br>Output<br>Power (W) | Average<br>Output<br>Power (W) | Power<br>Dissipation<br>(W/Channel) | Max. T <sub>A</sub> with<br>Thermal<br>Pad (°C) |
|-----------------------------|--------------------------------|-------------------------------------|-------------------------------------------------|
| 2                           | 1.95                           | 1.25                                | 37                                              |
| 2                           | 1.17                           | 1.25                                | 37                                              |
| 2                           | 0.74                           | 1.19                                | 43                                              |
| 2                           | 0.43                           | 1.05                                | 55                                              |
| 2                           | 0.19                           | 0.8                                 | 78                                              |

**Table 4. Thermal Resistance** 

| Package  | $\theta_{JA}$ |  |
|----------|---------------|--|
| TSSOP 28 | 45°C/W        |  |
| MLP      | TBD°C/W       |  |

This parameter is measured with the recommended copper heat sink pattern on a 2-layer PCB,  $23\text{cm}^2$  in 5.7mm x 4mm in PCB, 2oz. Copper,  $100\text{mm}^2$  coverage. Airflow 0 CFM The maximum ambient temperature depends on the heat sink ability of the PCB system.

To calculate maximum ambient temperatures, first consideration is that the numbers from the dissipation graphs are per channel values, so the dissipation of the IC heat needs to be doubled for two-channel operation.

Given  $\theta_{JA}$ , the maximum allowable junction temperature. ( $T_{J,Max}$ ), and the total antimale dissipation ( $P_D$ ), the maximum ambient temperature can be calculated with the following equation. The maximum recommended junction temperature for the FPA6101 is 150°C. The internal dissipation figures are taken from the Power Dissipation vs. Output Power graph.

$$T_{A, MAX} = T_{J, MAX} - \theta_{JA} P_{D}$$
(11)

 $150 - 45(0.8 \cdot 2) = 78^{\circ}C$  (with Thermal Pad)

#### Note

Internal dissipation of 0.8W is estimated for a 2W system with 15dB headroom per channel.

Table 3 shows that for some applications no airflow is required to keep junction temperatures in the specified range. The FPA6101 is designed with a thermal shutdown protection that turns the device off when the junction temperature surpasses 150°C to prevent damaging the IC. The information in Table 3 was calculated for maximum listen volume with limited distortion. When the output level is reduced, the numbers in the table change significantly. Also, using  $8\Omega$  speakers will dramatically increase the thermal performance by increasing amplifier efficiency.

## **Packaging Dimensions**

## TSSOP-28



Figure 71.

## Packaging Dimensions (Continued)

#### MLP 5x5-28



Figure 72.

# **Tape and Reel Dimensions**

## TSSOP-28P



| Α       | В        | С        | J       | T1       | T2      | W        | Р       | E        |
|---------|----------|----------|---------|----------|---------|----------|---------|----------|
| 330±1   | 100 ref. | 13±0.5   | 2±0.5   | 16.4±0.2 | 2±0.2   | 16±0.3   | 12±0.1  | 1.75±0.1 |
| F       | D        | D1       | Po      | P1       | Ao      | Во       | Ko      | t        |
| 7.5±0.1 | 1.5±0.1  | 1.5 min. | 4.0±0.1 | 2.0±0.1  | 6.9±0.1 | 10.2±0.1 | 1.8±0.1 | 0.3±0.05 |

Figure 73.

# **Cover Tape Dimensions**

| Application | Carrier Width | Cover Tape Width | Devices per Reel |  |
|-------------|---------------|------------------|------------------|--|
| TSSOP-28P   | 16            | 21.3             | 2000             |  |

# 5 x 5 Shipping Tray



Figure 74.





intended to be an exhaustive list of all such trademarks.

ACEx<sup>®</sup>
Build it Now™
CorePLUS™ *CROSSVOLT™*CTL™

Current Transfer Logic™ EcoSPARK<sup>®</sup>

Fairchild<sup>®</sup>
Fairchild Semiconductor<sup>®</sup>
FACT Quiet Series™
FACT<sup>®</sup>
FAST<sup>®</sup>
FastvCore™
FPS™
FRFET<sup>®</sup>

Global Power Resource<sup>sм</sup>

Green FPS™

Green FPS™ e-Series™ GTO™

i-Lo™ IntelliMAX™ ISOPLANAR™ MegaBuck™

MICROCOUPLER™
MicroFET™
MicroPak™
MillerDrive™
Motion-SPM™
OPTOLOGIC®
OPTOPLANAR®

PDP-SPM™ Power220® Power247<sup>®</sup> POWEREDGE<sup>®</sup> Power-SPM™

PowerTrench®
Programmable Active Droop™
QFET®

QS™ QT Optoelectronics™

RapidConfigure™ SMART START™ SPM® STEALTH™ SuperFET™ SuperSOT™-3 SuperSOT™-6

Quiet Series™

SuperSOT™-8 SyncFET™

The Power Franchise®

he per franchise
Franchise
TinyBoost™
TinyBoost™
TinyBogic®
TINYOPTO™
TinyPower™
TinyPWM™
TinyPWI™
SerDes™
UHC®
UniFET™
VCX™

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### PRODUCT STATUS DEFINITIONS

## Definition of Terms

| Datasheet Identification | Product Status         | Definition                                                                                                                                                                                               |
|--------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production       | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |