

# Primary-Side-Regulated LED Driver with Power Factor Correction

# SOIC8 CASE 751EB

# **FL7733A**

# **Description**

The FL7733A is a highly-integrated PWM controller with advanced Primary-Side Regulation (PSR) technique to minimize components in low-to-mid-power LED lighting converters.

Using an innovative TRUECURRENT® technology to provide tight tolerance constant–current output, this LED driver enables designs with constant current (CC) tolerance of less than  $\pm 1\%$  over the universal line voltage range to meet stringent LED brightness requirements.

By minimizing turn-on time fluctuation, high power factor and low THD over the universal line range are obtained in the FL7733A. An integrated high-voltage startup circuit implements fast startup and high system efficiency. During startup, adaptive feedback loop control anticipates the steady-state condition and sets initial feedback condition close to the steady state to ensure no overshoot or undershoot of LED current

The FL7733A also provides powerful protections, such as LED short / open, output diode short, sensing resistor short / open, and over-temperature for high system reliability.

The FL7733A controller is available in an 8-pin Small-Outline Package (SOP).

#### **Features**

# Performance

- <±3% Total Constant Current Tolerance Over All Conditions</li>
   <±1% Over Universal Line Voltage Variation</li>
   <±1% from 50% to 100% Load Voltage Variation</li>
   <±1% with ±20% Magnetizing Inductance Variation</li>
- Primary-Side Regulation (PSR) Control for Cost-Effective Solution without Requiring Input Bulk Capacitor and Secondary Feedback Circuitry
- Application Input Voltage Range: 80 V<sub>AC</sub> 308 V<sub>AC</sub>
- High PF of >0.9, and Low THD of <10% Over Universal Line Input Range
- $\bullet$  Fast <200 ms Start-up (at 85  $V_{AC})$  Using Internal High-Voltage Startup with  $V_{DD}$  Regulation
- Adaptive Feedback Loop Control for Startup without Overshoot

# System Protection

- LED Short / Open Protection
- Output Diode Short Protection
- Sensing Resistor Short / Open Protection
- V<sub>DD</sub> Over-Voltage Protection (OVP)
- V<sub>DD</sub> Under-Voltage Lockout (UVLO)

# **MARKING DIAGRAM**



7733A = Device Code
Z = Plant Code
X = 1-Digit Year Code
Y = 1-Digit Week Code
TT = 2-Digit Die Run Code
T = Package Type (M = SOP)
M = Manufacture Flow Code

#### **PIN CONFIGURATION**



#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 12 of this data sheet.

# System Protection (continued)

- All Protections are Auto Restart (AR)
- Cycle-by-Cycle Current Limit
- Over-Temperature Protection (OTP)
- All Protections are Auto Restart (AR)
- Cycle-by-Cycle Current Limit

# **Applications**

1

 Low to Mid Power LED Lighting Systems of 5 W to Greater than 60 W Compatible with Analog Dimming Function

# **Related Product Resources**

FL7733A Product Folder

# **APPLICATION DIAGRAM**



Figure 1. Typical Application

# **BLOCK DIAGRAM**



Figure 2. Functional Block Diagram

# **PIN DESCRIPTION**

| Pin No. | Name | Description                                                                                                                                                                                    |
|---------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | CS   | Current Sense. This pin connects a current-sense resistor to detect the MOSFET current for constant output current regulation.                                                                 |
| 2       | GATE | PWM Signal Output. This pin uses the internal totem-pole output driver to drive the power MOSFET.                                                                                              |
| 3       | GND  | Ground                                                                                                                                                                                         |
| 4       | VDD  | Power Supply. IC operating current and MOSFET driving current are supplied using this pin.                                                                                                     |
| 5       | VS   | Voltage Sense. This pin detects the output voltage and discharge time information for CC regulation. This pin is connected to the auxiliary winding of the transformer via a resistor divider. |
| 6       | СОМІ | Constant Current Loop Compensation. This pin is connected to a capacitor between COMI and GND for compensating the current loop gain.                                                          |
| 7       | NC   | No Connect                                                                                                                                                                                     |
| 8       | HV   | High Voltage. This pin is connected to the rectified input voltage via a resistor.                                                                                                             |

# **ABSOLUTE MAXIMUM RATINGS**

| Symbol            | Parameter                                 |      | Max  | Unit |
|-------------------|-------------------------------------------|------|------|------|
| HV                | HV Pin Voltage                            | -    | 700  | V    |
| V <sub>VDD</sub>  | DC Supply Voltage (Note 1, 2)             | -    | 30   | V    |
| V <sub>VS</sub>   | VS Pin Input Voltage                      | -0.3 | 6.0  | V    |
| V <sub>CS</sub>   | CS Pin Input Voltage                      | -0.3 | 6.0  | V    |
| V <sub>COMI</sub> | COMI Pin Input Voltage                    | -0.3 | 6.0  | V    |
| $V_{GATE}$        | GATE Pin Input Voltage                    |      | 30.0 | V    |
| $P_{D}$           | Power Dissipation (T <sub>A</sub> < 50°C) |      | 633  | mW   |
| $T_J$             | Maximum Junction Temperature              |      | 150  | °C   |
| T <sub>STG</sub>  | Storage Temperature Range                 |      | 150  | °C   |
| TL                | Lead Temperature (Soldering) 10 Seconds   |      | 260  | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device.
   All voltage values, except differential voltages, are given with respect to GND pin.

# **THERMAL IMPEDANCE** ( $T_A = 25^{\circ}C$ , unless otherwise specified.)

| Symbol | Parameter                             | Value | Unit |
|--------|---------------------------------------|-------|------|
| θЈА    | Junction-to-Ambient Thermal Impedance | 158   | °C/W |
| θјС    | Junction-to-Case Thermal Impedance    | 39    | °C/W |

<sup>3.</sup> Referenced the JEDEC recommended environment, JESD51-2, and test board, JESD51-3, 1S1P with minimum land pattern.

# **ESD CAPABILITY**

| Symbol | Parameter                                     | Value | Unit |
|--------|-----------------------------------------------|-------|------|
| ESD    | Human Body Model, ANSI/ESDA/JEDEC JS-001-2012 | 5     | kV   |
|        | Charged Device Model, JESD22-C101             |       |      |

<sup>4.</sup> Meets JEDEC standards JESD22-A114 and JESD 22-C101.

**ELECTRICAL CHARACTERISTICS** ( $V_{DD} = 15 \text{ V}, T_J = -40 \text{ to } +125^{\circ}\text{C}$ , unless otherwise specified. Currents are defined as positive into the device and negative out of device.)

| Symbol                      | Parameter                                                              | Test Condition                                                                                  | Min  | Тур  | Max  | Unit |
|-----------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------|------|------|------|
| $V_{DD-ON}$                 | Turn-On Threshold Voltage                                              |                                                                                                 | 14.5 | 16.0 | 17.5 | V    |
| $V_{DD-OFF}$                | Turn-Off Threshold Voltage                                             |                                                                                                 | 6.75 | 7.75 | 8.75 | V    |
| I <sub>DD-OP</sub>          | Operating Current                                                      | $C_L = 1 \text{ nF, } f = f_{MAX-CC}$                                                           | 3    | 4    | 5    | mA   |
| I <sub>DD-ST</sub>          | Startup Current                                                        | $V_{DD} = V_{DD-ON} - 1.6 \text{ V}$                                                            | -    | 50   | 100  | μΑ   |
| $V_{VDD-OVP}$               | V <sub>DD</sub> Over-Voltage Protection Level                          |                                                                                                 | 23   | 24   | 25.5 | V    |
| GATE SECTION                |                                                                        |                                                                                                 |      |      |      |      |
| V <sub>OL</sub>             | Output Voltage Low                                                     | $T_A = 25$ °C, $V_{DD} = 20$ V, $I_{DD\_GATE} = 1$ mA                                           | -    | _    | 1.5  | V    |
| V <sub>OH</sub>             | Output Voltage High                                                    | $T_A = 25^{\circ}C, V_{DD} = 10 V,$<br>$I_{DD} = 1 \text{ mA}$                                  | 5    | -    | -    | V    |
| I <sub>SOURCE</sub>         | Peak Sourcing Current (Note 5)                                         | V <sub>DD</sub> = 10~20 V                                                                       | ı    | -60  | -    | mA   |
| I <sub>SINK</sub>           | Peak Sinking Current (Note 5)                                          | V <sub>DD</sub> = 10~20 V                                                                       | -    | 180  | -    | mA   |
| t <sub>R</sub>              | Rising Time                                                            | $T_A = 25$ °C, $V_{DD} = 15$ V, $C_{LOAD} = 1$ nF                                               | 100  | 150  | 200  | ns   |
| t <sub>F</sub>              | Falling Time                                                           | $T_A = 25^{\circ}C, V_{DD} = 15 V,$<br>$C_{LOAD} = 1 \text{ nF}$                                | 20   | 60   | 100  | ns   |
| V <sub>CLAMP</sub>          | Output Clamp Voltage                                                   | V <sub>DD</sub> = 20 V, V <sub>CS</sub> = 0 V,<br>V <sub>VS</sub> = 0 V, V <sub>COM</sub> = 0 V | 12   | 15   | 18   | V    |
| HV STARTUP SI               | ECTION                                                                 |                                                                                                 |      |      |      |      |
| I <sub>HV</sub>             | Supply Current From HV Pin                                             | $T_A = 25^{\circ}C, V_{IN} = 90 V_{AC}, V_{DD} = 0 V$                                           | -    | -    | 9    | mA   |
| I <sub>HV-LC</sub>          | Leakage Current after Startup                                          |                                                                                                 | -    | 1    | 10   | μΑ   |
| t <sub>R-JFET</sub>         | JFET Regulation Time after Startup (Note 5)                            | T <sub>A</sub> = 25°C                                                                           | 190  | 250  | 310  | ms   |
| V <sub>JFET-HL</sub>        | JFET Regulation High Limit Voltage                                     |                                                                                                 | 17.5 | 19.0 | 20.5 | V    |
| V <sub>JFET-LL</sub>        | JFET Regulation Low Limit Voltage                                      |                                                                                                 | 11.5 | 13.0 | 14.5 | ٧    |
| CURRENT-ERR                 | OR-AMPLIFIER SECTION                                                   |                                                                                                 |      |      |      |      |
| 9м                          | Transconductance (Note 5)                                              | T <sub>A</sub> =25°C                                                                            | 11   | 17   | 23   | μmho |
| I <sub>COMI-SINK</sub>      | COMI Sink Current                                                      | T <sub>A</sub> = 25°C, V <sub>EAI</sub> = 2.55 V,<br>V <sub>COMI</sub> = 5 V                    | 12   | 18   | 24   | μΑ   |
| I <sub>COMI</sub> -SOURCE   | COMI Source Current                                                    | $T_A = 25^{\circ}C, V_{EAI} = 0.45 \text{ V}, V_{COMI} = 0 \text{ V}$                           | 12   | 18   | 24   | μΑ   |
| V <sub>COMI-HGH</sub>       | COMI High Voltage                                                      | V <sub>EAI</sub> = 0 V                                                                          | 4.7  | -    | -    | V    |
| $V_{COMI-LOW}$              | COMI Low Voltage                                                       | V <sub>EAI</sub> = 5 V                                                                          | -    | -    | 0.1  | V    |
| V <sub>COMI_INT.CLP</sub>   | Initial COMI Clamping Voltage (Note 5)                                 |                                                                                                 | -    | 1.2  | -    | V    |
| t <sub>COMI_INT.CLP</sub>   | Time for Initial COMI Clamping (Note 5)                                |                                                                                                 | I    | 15   | -    | ms   |
| VOLTAGE-SEN                 | SE SECTION                                                             |                                                                                                 |      |      |      |      |
| t <sub>DIS-BNK</sub>        | t <sub>DIS</sub> Blanking Time of V <sub>S</sub> (Note 5)              |                                                                                                 | 0.85 | 1.15 | 1.45 | μs   |
| I <sub>VS-BNK</sub>         | V <sub>S</sub> Current for VS Blanking                                 |                                                                                                 | -75  | -90  | -105 | μΑ   |
| V <sub>VS-OVP</sub>         | V <sub>S</sub> Level for Output Over–Voltage Protection                |                                                                                                 | 2.95 | 3.00 | 3.15 | V    |
| V <sub>VS</sub> -LOW-CL-EN  | V <sub>S</sub> Threshold Voltage to Enable Low Current Limit (Note 5)  |                                                                                                 | 0.25 | 0.30 | 0.35 | V    |
| V <sub>VS-HIGH-CL-DIS</sub> | V <sub>S</sub> Threshold Voltage to Disable Low Current Limit (Note 5) |                                                                                                 | 0.54 | 0.60 | 0.66 | V    |
| V <sub>VS-SLP-TH</sub>      | V <sub>S</sub> Threshold Voltage for Output Short-LED Protection       |                                                                                                 | 0.25 | 0.30 | 0.35 | V    |
| t <sub>SLP-BNK</sub>        | V <sub>S</sub> Detection Disable Time after Startup (Note 5)           | T <sub>A</sub> = 25°C                                                                           | _    | 15   | -    | ms   |

**ELECTRICAL CHARACTERISTICS** ( $V_{DD} = 15 \text{ V}, T_J = -40 \text{ to } +125^{\circ}\text{C}$ , unless otherwise specified. Currents are defined as positive into the device and negative out of device.) (continued)

| Symbol                            | Parameter                                                                 | Test Condition                                | Min   | Тур   | Max   | Unit |
|-----------------------------------|---------------------------------------------------------------------------|-----------------------------------------------|-------|-------|-------|------|
| CURRENT-SEN                       | ISE SECTION                                                               |                                               |       |       |       |      |
| $V_{RV}$                          | Reference Voltage                                                         | T <sub>A</sub> = 25°C                         | 1.485 | 1.500 | 1.515 | V    |
| t <sub>LEB</sub>                  | Leading-Edge Blanking Time (Note 5)                                       |                                               | -     | 300   | -     | ns   |
| t <sub>MIN</sub>                  | Minimum On Time in CC (Note 5)                                            | V <sub>COMI</sub> = 0 V                       | -     | 500   | -     | ns   |
| t <sub>PD</sub>                   | Propagation Delay to GATE Output                                          |                                               | 50    | 100   | 150   | ns   |
| V <sub>CS-HIGH-CL</sub>           | High Current Limit Threshold                                              |                                               | 0.9   | 1.0   | 1.1   | V    |
| V <sub>CS-LOW-CL</sub>            | Low Current Limit Threshold                                               |                                               | 0.16  | 0.20  | 0.24  | V    |
| t <sub>LOW-CM</sub>               | Low Current Mode Operation Time at Startup (Note 5)                       |                                               | _     | 20    | _     | ms   |
| V <sub>CS-SRSP</sub>              | V <sub>CS</sub> Threshold Voltage for Sensing Resistor Short Protection   |                                               | -     | -     | 0.1   | V    |
| V <sub>CS-OCP</sub>               | V <sub>CS</sub> Threshold Voltage for Over–Current Protection             | T <sub>A</sub> = 25°C                         | 1.20  | 1.35  | 1.50  | V    |
| V <sub>CS</sub> / I <sub>VS</sub> | Relation of Line Compensation Voltage and V <sub>S</sub> Current (Note 5) |                                               | -     | 21.5  | -     | V/A  |
| OSCILLATOR S                      | ECTION                                                                    |                                               |       |       |       |      |
| f <sub>MAX-CC</sub>               | Maximum Frequency in CC                                                   | T <sub>A</sub> = 25°C, V <sub>S</sub> = 3.0 V | 65    | 70    | 75    | kHz  |
| f <sub>MIN-CC</sub>               | Minimum Frequency in CC                                                   | $T_A = 25^{\circ}C, V_S = 0.3 V$              | 24.0  | 29.5  | 33.0  | kHz  |
| t <sub>ON-MAX</sub>               | Maximum Turn-On Time                                                      | $T_A = 25$ °C, $f = f_{MAX-CC}$               | 11.0  | 13.5  | 16.0  | μs   |
| OVER-TEMPER                       | NATURE-PROTECTION SECTION                                                 |                                               |       |       |       |      |
| T <sub>OTP</sub>                  | Threshold Temperature for OTP (Note 5)                                    |                                               | -     | 150   | _     | °C   |
| T <sub>OTP-HYS</sub>              | Restart Junction Temperature Hysteresis (Note 5)                          |                                               | _     | 10    | -     | °C   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

5. These parameters, although guaranteed by design, are not production tested.

# TYPICAL PERFORMANCE CHARACTERISTICS



Figure 3. V<sub>DD-ON</sub> vs. Temperature



Figure 4. V<sub>DD-OFF</sub> vs. Temperature



Figure 5.  $I_{DD-OP}$  vs. Temperature



Figure 6.  $V_{\text{DD-OVP}}$  vs. Temperature



Figure 7. f<sub>MAX-CC</sub> vs. Temperature



Figure 8. f<sub>MIN-CC</sub> vs. Temperature

# TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



Figure 9. V<sub>VR</sub> vs. Temperature



Figure 10. Gm vs. Temperature



Figure 11. I<sub>COMI-SOURCE</sub> vs. Temperature



Figure 12.  $I_{COMI-SINK}$  vs. Temperature



Figure 13.  $V_{VS-OVP}$  vs. Temperature



Figure 14. V<sub>CS-OCP</sub> vs. Temperature

#### **FUNCTIONAL DESCRIPTION**

FL7733A is AC-DC PWM controller for LED lighting applications. TRUECURRENT technology regulate accurate constant LED current independent of input voltage, output voltage, and magnetizing inductance variations. The DCM control in the oscillator reduces conduction loss and maintains DCM operation over a wide range of output voltage, which implements high power factor correction in a single-stage flyback or buck-boost topology. A variety of protections, such as LED short / open protection, sensing resistor short / open protection, over-current protection, over-temperature protection, and cycle-by-cycle current limitation stabilize system operation and protect external components.

## Startup

At startup, an internal high–voltage JFET supplies startup current and  $V_{DD}$  capacitor charging current, as shown in Figure 15. When  $V_{DD}$  reaches 16 V, switching begins and the internal high–voltage JFET continues to supply  $V_{DD}$  operating current for an initial 250 ms to maintain  $V_{DD}$  voltage higher than  $V_{DD-OFF}$ . As the output voltage increases, the auxiliary winding becomes the dominant  $V_{DD}$  supply current source.



Figure 15. Startup Block

Switching is controlled by current—mode for 20 ms after  $V_{\rm DD-ON}$ . During current—mode switching with the flyback or buck—boost topology, output current is only determined by output voltage. Therefore, the output voltage increases with constant slope, regardless of line voltage variation. Short—LED Protection (SLP) is enabled after the 15 ms SLP blanking time so that the output voltage is higher than SLP threshold voltage and successful startup is guaranteed without SLP in normal condition.

During current–mode switching, COMI voltage, which determines turn–on time in voltage mode, is adjusted close to the steady state level. The COMI capacitor is charged to  $1.2~\rm V$  for 15 ms and adjusted to a modulated level inversely proportional to  $\rm V_{IN}$  peak value for 5 ms. Turn–on time right after 20 ms startup time can be controlled close to steady state on time so that voltage mode is smoothly entered without LED current overshoot or undershoot.



Figure 16. Startup Sequence

#### PFC and THD

In the flyback or the buck-boost topology, constant turn-on time and constant frequency in Discontinuous Conduction Mode (DCM) operation can achieve high PF and low THD, as shown in Figure 17. Constant turn-on time is maintained by the internal error amplifier and a large external COMI capacitor (typically over 1  $\mu$ F) at COMI pin. Constant frequency and DCM operation are managed by DCM control.



Figure 17. Power Factor Correction

# **Constant-Current Regulation**

The output current can be estimated using the peak drain current and inductor current discharge time because output current is the same as the average of the diode current in steady state. The peak value of the drain current is determined by the CS peak voltage detector. The inductor current discharge time (t<sub>DIS</sub>) is sensed by a t<sub>DIS</sub> detector. With peak drain current, inductor current discharging time and operating switching period information, the TRUECURRENT calculation block estimates output current as follows:

$$I_{O} = \frac{1}{2} \cdot \frac{t_{DIS}}{t_{S}} \cdot V_{CS} \cdot n_{PS} \cdot \frac{1}{R_{S}} \tag{eq. 1} \label{eq:IO}$$

$$\frac{t_{DIS}}{t_S} \cdot V_{CS} = 0.25 \tag{eq. 2}$$

$$I_{O} = 0.125 \cdot \frac{n_{PS}}{R_{S}}$$
 (eq. 3)

where,  $n_{PS}$  is the primary-to-secondary turn ratio and  $R_S$  is a sensing resistor connected between the source terminal of the MOSFET and ground.



Figure 18. Key Waveforms for Primary-Side Regulation

The output of the current calculation is compared with an internal precise voltage reference to generate an error voltage (V<sub>COMI</sub>), which determines the MOSFET's turn-on time in voltage-mode control. With this innovative TRUECURRENT technology from constant-current output can be precisely controlled. Although the output current is calculated with accurate method the output current at high input voltage may still be higher than that at low input voltage due to MOSFET's turn off propagation delay caused by high Qg. To maintain tight CC regulation over the entire input voltage range, a line compensation resistor of  $100\sim500~\Omega$  can be inserted between the CS pin and the source terminal of the MOSFET. The voltage across by compensation resistor is dependent on current flow out of the CS pin for MOSFET turn-on and it is proportional to input voltage.

# **DCM Control**

As mentioned above, DCM should be guaranteed for high power factor in flyback topology. To maintain DCM across a wide range of output voltage, the switching frequency is linearly adjusted by the output voltage in linear frequency control in the whole Vs range. Output voltage is detected by the auxiliary winding and the resistive divider connected to the VS pin, as shown in Figure 19. When the output voltage decreases, secondary diode conduction time is increased and the DCM control lengthens the switching period, which

retains DCM operation over the wide output voltage range, as shown in Figure 20. The frequency control lowers the primary rms current with better power efficiency in full-load condition.



Figure 19. DCM and BCM Control



Figure 20. Primary and Secondary Current

## **BCM Control**

The end of secondary diode conduction time could possibly be behind the end of a switching period set by DCM control. In this case, the next switching cycle starts at the end of secondary diode conduction time since FL7733A doesn't allow CCM. Consequently, the operation mode changes from DCM to Boundary Conduction Mode (BCM).

# Analog Dimming Function

Analog dimming function can be implemented by controlling COMI voltage which determines the turn-on time of main power MOSFET. Figure 21 shows an example analog dimming circuit for the FL7733A which uses a photo-coupler so the LED current can be controlled by the dimming signal, A-Dim, from the secondary side of the isolation transformer.



Figure 21. Analog Dimming Control

# Short-LED Protection (SLP)

In case of a short–LED condition, the secondary diode is stressed by high current. When  $V_S$  voltage is lower than 0.3 V due to a short–LED condition, the cycle–by–cycle current limit level changes to 0.2 V from 1.0 V and SLP is triggered if the  $V_S$  voltage is less than 0.3 V for four (4) consecutive switching cycles. Figure 22 and Figure 23 show the SLP block and operational waveforms during LED–short condition. To set enough auto–restart time for system safety under protection conditions,  $V_{DD}$  is maintained between 13 V and 19 V, which is higher than UVLO, for 250 ms after  $V_{DD-ON}$ . SLP is disabled for an initial 15 ms to ensure successful startup in normal LED condition.



Figure 22. Internal SLP Block



Figure 23. Waveforms in Short-LED Condition

#### **Open-LED Protection**

FL7733A protects external components, such as output diodes and output capacitors, during open–LED condition. During switch turn–off, the auxiliary winding voltage is applied as the reflected output voltage. Because the  $V_{DD}$  and  $V_{S}$  voltages have output voltage information through the auxiliary winding, the internal voltage comparators in the VDD and VS pins can trigger output Over–Voltage Protection (OVP), as shown in Figure 24 and Figure 25.



Figure 24. Internal OVP Block



Figure 25. Waveforms in LED Open Condition

# **Sensing Resistor Short Protection (SRSP)**

In a sensing resistor short condition, the  $V_{CS}$  level is almost zero and pulse–by–pulse current limit or OCP is not effective. The FL7733A is designed to provide sensing resistor short protection for both current and voltage mode operation. If the  $V_{CS}$  level is less than 0.1 V in the first switching cycle, the GATE output is stopped by current–mode SRSP. After 20 ms startup time, the GATE is shut down by the voltage–mode SRSP if  $V_{CS}$  level is less than 0.1 V at over 60% level of peak  $V_{IN}$ .

# Under-Voltage Lockout (UVLO)

The  $V_{DD}$  turn-on and turn-off thresholds are fixed internally at 16 V and 7.75 V, respectively. During startup, the  $V_{DD}$  capacitor must be charged to 16 V through the high-voltage JFET to enable the FL7733A. The  $V_{DD}$  capacitor continues to supply  $V_{DD}$  until auxiliary power is delivered from the auxiliary winding of the main transformer.  $V_{DD}$  should remain higher than 7.75 V during this startup process. Therefore, the  $V_{DD}$  capacitor must be adequate to keep  $V_{DD}$  over the UVLO threshold until the auxiliary winding voltage is above 7.75 V.

# **Over-Current Protection (OCP)**

When an output diode or secondary winding are shorted, switch current with extremely high di/dt can flow through the MOSFET even by minimum turn-on time. The

FL7733A is designed to protect the system against this excessive current. When the CS voltage across the sensing resistor is higher than 1.35 V, the OCP comparator output shuts down GATE switching.

In a sensing resistor open condition, the sensing resistor voltage can't be detected and output current is not regulated properly. If the sensing resistor is damaged open–circuit, the parasitic capacitor in the CS pin is charged by internal CS current sources. Therefore, the  $V_{CS}$  level is built up to the OCP threshold voltage and then switching is shut down immediately.

# **Over-Temperature Protection (OTP)**

The temperature–sensing circuit shuts down PWM output if the junction temperature exceeds  $150^{\circ}$ C. The hysteresis temperature after OTP triggering is  $10^{\circ}$ C.

# **PCB LAYOUT GUIDANCE**

PCB layout for a power converter is as important as circuit design because PCB layout with high parasitic inductance or resistance can lead to severe switching noise with system instability. PCB should be designed to minimize switching noise into control signals.

- The signal ground and power ground should be separated and connected only at one position (GND pin) to avoid ground loop noise. The power ground path from the bridge diode to the sensing resistors should be short and wide.
- 2. Gate-driving current path (GATE R<sub>GATE</sub> MOSFET R<sub>CS</sub> GND) must be as short as possible.

- Control pin components; such as C<sub>COMI</sub>, C<sub>VS</sub>, and R<sub>VS2</sub>; should be placed close to the assigned pin and signal ground.
- 4. High-voltage traces related to the drain of MOSFET and RCD snubber should be kept far way from control circuits to avoid unnecessary interference.
- 5. If a heat sink is used for the MOSFET, connect this heat sink to power ground.
- 6. The auxiliary winding ground should be connected closer to the GND pin than the control pin components' ground.



Figure 26. Layout Example

#### **ORDERING INFORMATION**

| Part Number | Operating Temperature Range | Package                                                      | Shipping <sup>†</sup> |
|-------------|-----------------------------|--------------------------------------------------------------|-----------------------|
| FL7733AMX   | -40°C to +125°C             | SOIC8, 8-Lead, Small Outline<br>Package (SOP-8)<br>(Pb-Free) | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

TRUECURRENT is registered trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries.



ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales