











**TPS53126** 

SLUS909B -MAY 2009-REVISED AUGUST 2014

# TPS53126 Dual Synchronous Step-down Controller For Low Voltage Power Rails

#### **Features**

- D-CAP2™ Mode Control
  - Fast Transient Response
  - No External Parts Required For Loop Compensation
  - Compatible with Ceramic Output Capacitors
- High Initial Reference Accuracy (±1%)
- Low Output Ripple
- Wide Input Voltage Range: 4.5 V to 24 V
- Output Voltage Range: 0.76 V to 5.5 V
- Low-Side R<sub>DS(on)</sub> Loss-Less Current Sensing
- Adaptive Gate Drivers with Integrated Boost Diode
- Internal 1.2 ms Voltage-Servo Soft Start
- Pre-Biased Soft Start
- Selectable Switching Frequency: 350 kHz / 700 kHz
- Cycle-by-Cycle Over-Current Limiting Control
- 30 mV to 300 mV OCP Threshold Voltage
- Thermally Compensated OCP by 4000 ppm/C° at  $I_{TRIP}$

### **Applications**

- Point-of-Load Regulation in Low Power Systems for Wide Range of Applications
  - Digital TV Power Supply
  - **Networking Home Terminal**
  - Digital Set Top Box (STB)
  - DVD Player/Recorder
  - Gaming Consoles and Other

# Simplified Schematics



### 3 Description

The TPS53126 is a dual, adaptive on-time, D-CAP2™ mode synchronous Buck controller. The TPS53126 enables system designers to complete the suite of various end equipment's power bus regulators with a cost effective, low external component count, and low standby current solution. The main control loop for the TPS53126 uses the D-CAP2™ mode control which provides a very fast transient response with no external components. The TPS53126 also has a proprietary circuit that enables the device to adapt to both low equivalent series (ESR) output capacitors, POSCAP or SP-CAP, and ultra-low ESR ceramic capacitors. The device provides convenient and efficient operation with input voltages from 4.5 V to 24 V and output voltages from 0.76 V to 5.5 V.

The TPS53126 is available in 4mm x 4mm 24 pin VQFN (RGE) or 24 pin TSSOP (PW) packages and is specified from -40°C to 85°C ambient temperature range.

#### Device Information<sup>(1)</sup>

| PART NUMBER PACKAGE BODY SIZE (NON |            |                   |  |
|------------------------------------|------------|-------------------|--|
| TPS53126                           | VQFN (24)  | 4.00 mm x 4.00 mm |  |
| TPS53126                           | TSSOP (24) | 7.80 mm x 4.40 mm |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.





# **Table of Contents**

| 1      | Features 1                            |     | 8.2 Functional Block Diagram         |                  |
|--------|---------------------------------------|-----|--------------------------------------|------------------|
| 2      | Applications 1                        |     | 8.3 Feature Description              | <mark>1</mark> 1 |
| 3      | Description 1                         |     | 8.4 Device Functional Modes          | 13               |
| 4      | Simplified Schematics                 | 9   | Application and Implementation       | 14               |
| 5      | Revision History                      |     | 9.1 Application Information          | 14               |
| 5<br>6 | -                                     |     | 9.2 350 kHz Operation Application    | 14               |
| -      | Pin Configurations and Functions      |     | 9.3 700 Khz Operation Application    | 19               |
| 7      | Specifications4                       | 10  | Power Supply Recommendations         | 21               |
|        | 7.1 Absolute Maximum Ratings          | 11  | Layout                               |                  |
|        | 7.2 Handling Ratings                  |     | 11.1 Layout Guidelines               |                  |
|        | 7.3 Recommended Operating Conditions4 |     | 11.2 Layout Example                  |                  |
|        | 7.4 Thermal Information               | 12  | Device and Documentation Support     |                  |
|        | 7.5 Electrical Characteristics        | 12  | 12.1 Trademarks                      |                  |
|        | 7.6 Timing Requirements6              |     | 12.2 Electrostatic Discharge Caution |                  |
|        | 7.7 Switching Characteristics 6       |     | G                                    |                  |
|        | 7.8 Typical Characteristics           | 4.0 | 12.3 Glossary                        | 23               |
| 8      | Detailed Description 10               | 13  | Mechanical, Packaging, and Orderable | 00               |
|        | 8.1 Overview 10                       |     | Information                          | 23               |
|        |                                       |     |                                      |                  |

# 5 Revision History

| <ul> <li>Changes from Revision A (July 2013) to Revision B</li> <li>Changed the datasheet to the new TI standard format</li> <li>Replaced QFN and TSSOP schematics</li> <li>Changed V<sub>VREG5</sub> MIN from 4.8 V to 4.6 V</li> <li>Changed R<sub>DRVL</sub> Source, I<sub>DRVLx</sub> = -100 mA MAX from 8 Ω to 12 Ω</li> <li>Added Design Parameter and Detailed Design Procedure sections</li> </ul> Changes from Original (May 2009) to Revision A <ul> <li>Changed Equation 1</li> <li>Changed Equation 13</li> </ul> | Page           |      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------|
| Changed the datasheet to the new TI standard form                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | at             | 1    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                |      |
| Changed V <sub>VREG5</sub> MIN from 4.8 V to 4.6 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                | 5    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                |      |
| Added Design Parameter and Detailed Design Proc                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | edure sections | 19   |
| Changes from Original (May 2009) to Revision A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                | Page |
| Changed Equation 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                | 12   |
| Changed Equation 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                | 16   |



# 6 Pin Configurations and Functions



#### **Pin Functions**

|                 | PIN               |                    |     |                                                                                                                                                                                                                        |
|-----------------|-------------------|--------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME            | VQFN 24<br>NUMBER | TSSOP 24<br>NUMBER | I/O | DESCRIPTION                                                                                                                                                                                                            |
| VBST1,<br>VBST2 | 23, 8             | 2, 11              | ı   | Supply input for high-side NFET driver (Boost Terminal). Bypass to SWx with a high-quality 0.1µF ceramic capacitor. An external schottky diode can be added if forward drop is critical to drive the high-side FET.    |
| EN1, EN2        | 24, 7             | 3, 10              | ı   | Channel 1 and channel 2 high level enable pins.                                                                                                                                                                        |
| VO1, VO2        | 1, 6              | 4, 9               | I   | Output voltage inputs for on-time adjustment and output discharge. Connect directly to the output voltage.                                                                                                             |
| VFB1,<br>VFB2   | 2, 5              | 5, 8               | I   | D-CAP2 feedback inputs. Connect to output voltage with resistor divider.                                                                                                                                               |
| GND             | 3                 | 6                  | ı   | Signal ground pin. Connect to PGND1, PGND2 and system ground at a single point.                                                                                                                                        |
| DRVH1,<br>DRVH2 | 22, 9             | 1, 12              | 0   | High-side MOSFET gate driver outputs. SWx referenced drivers switch between SWx (OFF) and VBSTx (ON).                                                                                                                  |
| SW1, SW2        | 21, 10            | 24, 13             | I/O | Switch node connections for both the high-side drivers and the current comparators.                                                                                                                                    |
| DRVL1,<br>DRVL2 | 20, 11            | 23, 14             | 0   | Low-side MOSFET gate driver outputs. PGND referenced drivers switch between PGNDx (OFF) and VREG5 (ON).                                                                                                                |
| PGND1,<br>PGND2 | 19, 12            | 22, 15             | I/O | Power ground connections for both the low-side drivers and the current comparators. Connect PGND1, PGND2 and GND strongly together near the IC.                                                                        |
| TRIP1,<br>TRIP2 | 18, 13            | 21, 16             | I   | Over current trip point programming pin. Connect to GND with a resistor to GND to set threshold for low-side R <sub>DS(on)</sub> current limit.                                                                        |
| VIN             | 17                | 20                 | I   | Supply Input for 5V linear regulator.                                                                                                                                                                                  |
| V5FILT          | 15                | 18                 | I   | 5V supply input for the entire control circuit except the MOSFET drivers. Bypass to GND with a minimum 1.0 $\mu$ F, high-quality ceramic capacitor. V5FILT is connected to VREG5 via an internal 10 $\Omega$ resistor. |
| VREG5           | 16                | 19                 | 0   | Output of 5V linear regulator and supply for MOSFET drivers. Bypass to GND with a minimum 4.7 $\mu$ F high-quality ceramic capacitor. VREG5 is connected to V5FILT via an internal 10 $\Omega$ resistor.               |
| TEST1           | 4                 | 7                  | 0   | Test interface pin, not used during application. Connect directly to GND.                                                                                                                                              |
| TEST2           | 14                | 17                 | I   | Frequency select pin. Connect to GND for 350kHz switching. Connect to V5FILT for 700kHz switching.                                                                                                                     |



### 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                |                                     |                                                          | MIN  | MAX | UNIT |
|----------------|-------------------------------------|----------------------------------------------------------|------|-----|------|
|                |                                     | VIN, EN1, EN2                                            | -0.3 | 26  |      |
|                | VBST1, VBST2                        | -0.3                                                     | 32   |     |      |
|                | Input voltage                       | VBST1, VBST2 (wrt SWx)                                   | -0.3 | 6   | V    |
|                |                                     | V5FILT, VFB1, VFB2, TRIP1, TRIP2, VO1, VO2, TEST1, TEST2 | -0.3 | 6   | •    |
|                |                                     | SW1, SW2                                                 | -2   | 26  |      |
|                |                                     | DRVH1, DRVH2                                             | -1   | 32  |      |
|                | Output valtage                      | DRVH1, DRVH2 (wrt SWx)                                   | -0.3 | 6   | V    |
|                | Output voltage                      | DRVL1, DRVL2, VREG5                                      | -0.3 | 6   | V    |
|                |                                     | PGND1, PGND2                                             | -0.3 | 0.3 |      |
| T <sub>A</sub> | Operating ambient temperature range |                                                          | -40  | 85  | °C   |
| TJ             | Junction temperature r              | range                                                    | -40  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 7.2 Handling Ratings

|                    |                          |                                                                               | MIN   | MAX  | UNIT |
|--------------------|--------------------------|-------------------------------------------------------------------------------|-------|------|------|
| T <sub>stg</sub>   | Storage temperature rang | torage temperature range                                                      |       |      | °C   |
| V <sub>(ESD)</sub> | Electrostatic discharge  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>   | -2000 | 2000 | V    |
|                    |                          | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | -500  | 500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

|                |                                |                                    | MIN  | MAX | UNIT |
|----------------|--------------------------------|------------------------------------|------|-----|------|
|                | Supply input voltage range     | VIN                                | 4.5  | 24  | V    |
|                |                                | V5FILT                             | 4.5  | 5.5 | V    |
|                |                                | VBST1, VBST2                       | -0.1 | 30  |      |
|                |                                | VBST1, VBST2 (wrt SWx)             | -0.1 | 5.5 |      |
|                | land to take an arrange        | VFB1, VFB2, VO1, VO2, TEST1, TEST2 | -0.1 | 5.5 | V    |
|                | Input voltage range            | TRIP1, TRIP2                       | -0.1 | 0.3 | V    |
|                |                                | EN1, EN2                           | -0.1 | 24  |      |
|                |                                | SW1, SW2                           | -1.8 | 24  |      |
|                |                                | DRVH1, DRVH2                       | -0.1 | 30  |      |
|                | Outout valtage was             | VBST1, VBST2 (wrt SWx)             | -0.1 | 5.5 | V    |
|                | Output voltage range           | DRVL1, DRVL2, VREG5                | -0.1 | 5.5 | V    |
|                |                                | PGND1, PGND2                       | -0.1 | 0.1 |      |
| T <sub>A</sub> | Operating free-air temperature |                                    | -40  | 85  | °C   |
| $T_{J}$        | Operating junction temperatu   | re                                 | -40  | 125 | °C   |

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



### 7.4 Thermal Information

|                       | THERMAL METRIC <sup>(1)</sup>                |      | TPS53126      |        |  |  |
|-----------------------|----------------------------------------------|------|---------------|--------|--|--|
|                       |                                              |      | RGE( 24 PINS) | UNIT   |  |  |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 88.9 | 35.4          |        |  |  |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 26.5 | 39.1          |        |  |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 43.5 | 13.6          | 00/11/ |  |  |
| ΨЈТ                   | Junction-to-top characterization parameter   | 1.1  | 0.5           | °C/W   |  |  |
| ΨЈВ                   | Junction-to-board characterization parameter | 43.0 | 13.6          |        |  |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a  | 3.8           |        |  |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

### 7.5 Electrical Characteristics

over recommended free-air temperature range, VIN = 12 V (Unless otherwise noted)

|                       | PARAMETER                           | TEST CONDITIONS                                                                                      | MIN   | TYP   | MAX        | UNIT |
|-----------------------|-------------------------------------|------------------------------------------------------------------------------------------------------|-------|-------|------------|------|
| SUPPLY C              | URRENT                              |                                                                                                      |       |       |            |      |
| I <sub>IN</sub>       | VIN supply current                  | VIN current, $T_A$ = 25°C, VREG5 tied to V5FLT, EN1 = EN2 = 5V, VFB1 = VFB2 = 0.8V, SW1 = SW2 = 0.5V |       | 450   | 800        | μΑ   |
| I <sub>VINSDN</sub>   | VIN shutdown current                | VIN current, $T_A = 25^{\circ}\text{C}$ , No load, EN1 = EN2 = 0 V, VREG5 = ON                       |       | 30    | 60         | μΑ   |
| VFB VOLT              | AGE and DISCHARGE RESIS             | STANCE                                                                                               |       |       | ·          |      |
| $V_{BG}$              | Bandgap initial regulation accuracy | T <sub>A</sub> = 25°C                                                                                | -1.0% |       | 1.0%       |      |
| \                     | VEDy throubold voltage              | T <sub>A</sub> = 25°C, TEST2 = 0 V, SWinj = OFF                                                      | 755   | 765   | 775        | \/   |
| $V_{VFBTHLx}$         | VFBx threshold voltage              | $T_A = -40$ °C to 85°C, TEST2 = 0 V, SWinj = OFF <sup>(1)</sup>                                      | 752   |       | 778 m      | mV   |
| V                     | VCD., there also led coult are a    | T <sub>A</sub> = 25°C, TEST2 = V5FILT, SWinj = OFF                                                   | 748   | 758   | 768<br>771 | \/   |
| $V_{VFBTHHx}$         | VFBx threshold voltage              | $T_A = -40$ °C to 85°C, TEST2 = V5FILT, SWinj = OFF <sup>(1)</sup>                                   | 745   |       |            | mv   |
| I <sub>VFB</sub>      | VFB input current                   | VFBx = 0.8 V, T <sub>A</sub> = 25°C                                                                  |       | -0.01 | ±0.1       | μA   |
| R <sub>Dischg</sub>   | VO discharge resistance             | ENx = 0 V, VOx = 0.5 V, T <sub>A</sub> = 25°C                                                        |       | 40    | 80         | Ω    |
| VREG5 OU              | ITPUT                               |                                                                                                      |       |       |            |      |
| V <sub>VREG5</sub>    | VREG5 output voltage                | T <sub>A</sub> = 25°C, 5.5 V < VIN < 24 V,<br>0 < I <sub>VREG5</sub> < 10 mA                         | 4.6   | 5.0   | 5.2        | V    |
| V <sub>LN5</sub>      | Line regulation                     | 5.5 V < VIN < 24 V, I <sub>VREG5</sub> = 10 mA                                                       |       |       | 20         | mV   |
| $V_{LD5}$             | Load regulation                     | 1 mA < I <sub>VREG5</sub> < 10 mA                                                                    |       |       | 40         | mV   |
| I <sub>VREG5</sub>    | Output current                      | VIN = 5.5 V, V <sub>VREG5</sub> = 4 V, T <sub>A</sub> = 25°C                                         |       | 170   |            | mA   |
| OUTPUT: I             | N-CHANNEL MOSFET GATE               | DRIVERS                                                                                              |       |       |            |      |
| Б                     | DDVIII assistante                   | Source, I <sub>DRVHx</sub> = -100 mA                                                                 |       | 5.5   | 11         |      |
| R <sub>DRVH</sub>     | DRVH resistance                     | Sink, I <sub>DRVHx</sub> = 100 mA                                                                    |       | 2.5   | 5          | Ω    |
| Б                     | DDV# : .                            | Source, I <sub>DRVLx</sub> = -100 mA                                                                 |       | 4     | 12         |      |
| $R_{DRVL}$            | DRVL resistance                     | Sink, I <sub>DRVLx</sub> = 100 mA                                                                    |       | 2     | 4          | Ω    |
| INTERNAL              | BOOST DIODE                         |                                                                                                      |       |       |            |      |
| V <sub>FBST</sub>     | Forward voltage                     | $V_{VREG5-VBSTx}$ , $I_F = 10$ mA, $T_A = 25$ °C                                                     | 0.7   | 0.8   | 0.9        | V    |
| I <sub>VBSTLK</sub>   | VBST leakage current                | VBSTx = 29 V, SWx = 24 V, T <sub>A</sub> = 25°C                                                      |       | 0.1   | 1          | μΑ   |
| SOFT STA              | RT                                  |                                                                                                      |       |       |            |      |
| T <sub>ss</sub>       | Internal SS time                    | Internal soft start VFBx = 0.735 V                                                                   | 0.85  | 1.2   | 1.4        | ms   |
| UVLO                  | 1                                   | ,                                                                                                    |       |       | <u> </u>   |      |
|                       | VEET TIMES !!                       | Wake up                                                                                              | 3.7   | 4.0   | 4.3        |      |
| V <sub>UV5VFILT</sub> | V5FILT UVLO threshold               | Hysteresis                                                                                           | 0.2   | 0.3   | 0.4        | V    |

<sup>(1)</sup> Ensured by design. Not production tested.



### **Electrical Characteristics (continued)**

over recommended free-air temperature range, VIN = 12 V (Unless otherwise noted)

|                     | PARAMETER                                      | TEST CONDITIONS                                                                                                     | MIN  | TYP  | MAX  | UNIT   |
|---------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|------|------|--------|
| LOGIC T             | HRESHOLD                                       |                                                                                                                     |      |      |      |        |
| V <sub>ENH</sub>    | ENx H-level input voltage                      | EN ½                                                                                                                | 2.0  |      |      | V      |
| V <sub>ENL</sub>    | ENx L-level input voltage                      | EN ½                                                                                                                |      |      | 0.3  | V      |
| CURREN              | IT SENSE                                       |                                                                                                                     | •    |      |      |        |
| I <sub>TRIP</sub>   | TRIP source current                            | V <sub>TRIPx</sub> = 0.1 V, T <sub>A</sub> = 25°C                                                                   | 8.5  | 10   | 11.5 | μΑ     |
| TC <sub>ITRIP</sub> | I <sub>TRIP</sub> temperature coefficient      | On the basis of 25°C <sup>(2)</sup>                                                                                 |      | 4000 |      | ppm/°C |
| V <sub>OCLoff</sub> | OCP compensation offset                        | (V <sub>TRIPx-GND</sub> -V <sub>PGNDx-SWx</sub> ) voltage,<br>V <sub>TRIPx-GND</sub> = 60 mV, T <sub>A</sub> = 25°C | -15  | 0    | 15   | mV     |
|                     |                                                | $(V_{TRIPx\text{-}GND}\text{-}V_{PGNDx\text{-}SWx})$ voltage, $V_{TRIPx\text{-}GND}=60~\text{mV}$                   | -20  |      | 20   | mv     |
| $V_{Rtrip}$         | Current limit threshold setting range          | V <sub>TRIPx-GND</sub> voltage                                                                                      | 30   |      | 300  | mV     |
| OUTPUT              | UNDERVOLTAGE AND OVERVO                        | DLTAGE PROTECTION                                                                                                   | ·    |      |      |        |
| V <sub>OVP</sub>    | Output OVP trip threshold                      | OVP detect                                                                                                          | 110% | 115% | 120% |        |
| M                   | Outside IIV/Datis the seekeld                  | UVP detect                                                                                                          | 65%  | 70%  | 75%  |        |
| $V_{UVP}$           | Output UVP trip threshold                      | Hysteresis (recovery < 20 µs)                                                                                       |      | 10%  |      |        |
| THERMA              | AL SHUTDOWN                                    |                                                                                                                     | +    |      |      |        |
| _                   | The arrest all all and a sure the sea of a lat | Shutdown temperature (2)                                                                                            |      | 150  |      | 20     |
| T <sub>SDN</sub>    | Thermal shutdown threshold                     | Hysteresis (2)                                                                                                      |      | 20   |      | °C     |

<sup>(2)</sup> Ensured by design. Not production tested.

### 7.6 Timing Requirements

|                     |                              | TEST CONDITIONS       | MIN | TYP | MAX | UNIT |
|---------------------|------------------------------|-----------------------|-----|-----|-----|------|
| OUTPUT:             | N-CHANNEL MOSFET GATE DR     | IVERS                 |     |     | ·   |      |
|                     | Dead time                    | DRVHx-low to DRVLx-on | 20  | 50  | 80  |      |
| t <sub>D</sub>      |                              | DRVLx-low to DRVHx-on | 20  | 40  | 80  | ns   |
| OUTPUT I            | UNDERVOLTAGE AND OVERVO      | LTAGE PROTECTION      |     |     |     |      |
| t <sub>OVPDEL</sub> | Output OVP prop delay time   |                       |     | 1.5 |     | μs   |
| t <sub>UVPDEL</sub> | Output UVP delay time        |                       | 17  | 30  | 40  | μs   |
| t <sub>UVPEN</sub>  | Output UVP enable delay time | UVP enable delay      | 1.2 | 2   | 2.5 | ms   |

### 7.7 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                       | PARAMETER        | TEST CONDITIONS                                                  | MIN | TYP | MAX | UNIT |  |  |
|-----------------------|------------------|------------------------------------------------------------------|-----|-----|-----|------|--|--|
| ON-TIME TIMER CONTROL |                  |                                                                  |     |     |     |      |  |  |
| t <sub>ON1L</sub>     | CH1 on time      | SW1 = 12 V, VO1 = 1.8 V, TEST2 = 0 V                             |     | 490 |     | ns   |  |  |
| t <sub>ON2L</sub>     | CH2 on time      | SW2 = 12 V, VO2 = 1.8 V, TEST2 = 0 V                             |     | 390 |     | ns   |  |  |
| t <sub>OFF1L</sub>    | CH1 min off time | SW1 = 0.7 V, T <sub>A</sub> = 25°C, VFB1 = 0.7 V, TEST2 = 0 V    |     | 285 |     | ns   |  |  |
| t <sub>OFF2L</sub>    | CH2 min off time | SW2 = 0.7 V, T <sub>A</sub> = 25°C, VFB2 = 0.7 V, TEST2 = 0 V    |     | 285 |     | ns   |  |  |
| t <sub>ON1H</sub>     | CH1 on time      | SW1 = 12 V, VO1 = 1.8 V, TEST2 = V5FILT                          |     | 165 |     | ns   |  |  |
| t <sub>ON2H</sub>     | CH2 on time      | SW2 = 12 V, VO2 = 1.8 V, TEST2 = V5FILT                          |     | 140 |     | ns   |  |  |
| t <sub>OFF1H</sub>    | CH1 min off time | SW1 = 0.7 V, T <sub>A</sub> = 25°C, VFB1 = 0.7 V, TEST2 = V5FILT |     | 216 |     | ns   |  |  |
| t <sub>OFF2H</sub>    | CH2 min off time | SW2 = 0.7 V, T <sub>A</sub> = 25°C, VFB2 = 0.7 V, TEST2 = V5FILT |     | 216 |     | ns   |  |  |



### 7.8 Typical Characteristics



Product Folder Links: TPS53126

Copyright © 2009–2014, Texas Instruments Incorporated

# TEXAS INSTRUMENTS

### **Typical Characteristics (continued)**



Submit Documentation Feedback

Copyright © 2009–2014, Texas Instruments Incorporated



# **Typical Characteristics (continued)**





### 8 Detailed Description

#### 8.1 Overview

The TPS53126 is a dual, adaptive on-time, D-CAP2™ mode synchronous Buck controller. The TPS53126 enables system designers to complete the suite of various end equipment's power bus regulators with a cost effective, low external component count, and low standby current solution. The main control loop for the TPS53126 uses the D-CAP2™ mode control which provides a very fast transient response with no external components. The TPS53126 also has a proprietary circuit that enables the device to adapt to both low equivalent series resistance (ESR) output capacitors, such as POSCAP or SP-CAP, and ultra-low ESR ceramic capacitors. The device provides convenient and efficient operation with input voltages from 4.5 V to 24 V and output voltages from 0.76 V to 5.5 V.

#### 8.2 Functional Block Diagram



Copyright © 2009–2014, Texas Instruments Incorporated Product Folder Links: *TPS53126* 



### Functional Block Diagram (continued)



### 8.3 Feature Description

### 8.3.1 PWM Operation

The main control loop of the TPS53126 is an adaptive on-time pulse width modulation (PWM) controller that supports a proprietary D-CAP2 mode control. D-CAP2 Mode control combines constant on-time control with an internal compensation circuit for pseudo-fixed frequency and low external component count configuration with both low ESR and ceramic output capacitors. It is stable even with virtually no ripple at the output.

At the beginning of each cycle, the high-side MOSFET is turned on. This MOSFET is turned off after internal one shot timer expires. This one shot timer is set by the converter input voltage ,VIN, and the output voltage ,VO, to maintain a pseudo-fixed frequency over the input voltage range, hence it is called adaptive on-time control. The one-shot timer is reset and the high-side MOSFET is turned on again when the feedback voltage falls below the reference voltage. An internal ramp is added to the reference voltage to simulate output ripple, eliminating the need for ESR induced output ripple from D-CAP mode control.

#### 8.3.2 Drivers

Each SMPS of the TPS53126 contains 2 high-current resistive MOSFET drivers. The Low-side driver is a ground referenced, VREG5 powered driver designed to drive the gate of a high-current, low  $R_{DS(on)}$  N-channel MOSFET whose source is connected to PGND. The High-side Driver is a floating SW referenced VBST powered driver designed to drive the gate of a high-current, low  $R_{DS(on)}$  N-channel MOSFET. To maintain the BST voltage during the high-side driver ON time, a capacitor is placed from SW to VBST. Each driver draws average current equal to Gate Charge (Qg AT Vgs = 5V) times Switching Frequency (fsw).

To prevent cross-conduction, there is a narrow dead-time when both high-side and low-side drivers are OFF between each driver transition. During this time the inductor current is carried by one of the MOSFETs body diodes.

### **Feature Description (continued)**

#### 8.3.3 PWM Frequency And Adaptive On-time Control

The TPS53126 uses an adaptive on-time control scheme and does not have a dedicated on board oscillator. The TPS53126 runs with pseudo-constant frequency by using the input voltage and output voltage to set the on-time one-shot timer. The on-time is inversely proportional to the input voltage and proportional to the output voltage, therefore, when the duty ratio is VOUT/VIN, the frequency is constant.

#### 8.3.4 5 Volt Regulator

The TPS53126 has an internal 5V Low-Dropout (LDO) Regulator to provide a regulated voltage for all four drivers and the ICs internal logic. A capacitor from VREG5 to GND is required to stabilize the internal regular. An internal  $10\Omega$  resistor from VREG5 filters the regulator output to the IC's analog and logic input voltage, V5FILT. An additional capacitor is required from V5FILT to GND to filter switching noise from VREG5.

#### 8.3.5 Soft Start

The TPS53126 has an internal, 1.2ms, voltage servo soft-start for each channel. When the ENx pin becomes high, an internal DAC begins ramping up the reference voltage to the PWM comparator. Smooth control of the output voltage is maintained during start up. As the TPS53126 shares one DAC with both channels, if ENx pin is set to high while another channel is starting up, soft start is postponed until another channel soft start has completed. If both of EN1 and EN2 are set high at a same time, both channels start up at same time.

### 8.3.6 Pre-Bias Support

The TPS53126 supports pre-bias start-up without sinking current from the output capacitor. When enabled, the low-side driver is held off until the soft-start commands a voltage higher than the pre-bias level (internal soft-start becomes greater than feedback voltage [VFB]), then the TPS53126 slowly activates synchronous rectification by limiting the first DRVL pulses with a narrow on-time. This limited on-time is then incremented on a cycle-by-cycle basis until it coincides with the full 1-D off-time. This scheme prevents the initial sinking of current from the pre-bias output, and ensure that the output voltage (VOUT) starts and ramps up smoothly into regulation and the control loop is given time to transition from pre-biased start-up to normal mode operation.

### 8.3.7 Switching Frequency Selection

The TPS53126 allows the user to select from 2 different switching frequencies by connecting the TEST2 pin to either GND or V5FILT. Connect TEST2 to GND for a switching frequency (fsw) of 350KHz. Connect TEST2 to V5FILT for a switching frequency of 700KHz.

#### 8.3.8 Output Discharge Control

The TPS53126 discharges the outputs when ENx is low, or when the controller is turned off by the protection functions (OVP, UVP, UVLO, and thermal shutdown). The device discharges an output using an internal  $40-\Omega$  MOSFET which is connected to VOx and PGNDx. The external low-side MOSFET is not turned on during the output discharge operation to avoid the possibility of causing negative voltage at the output. This discharge ensures that, on start, the regulated voltage always initializes from zero volts.

#### 8.3.9 Overcurrent Limit

The TPS53126 has a cycle-by-cycle over current limit feature. The over current limits the inductor valley current by monitoring the voltage drop across the low-side MOSFET  $R_{DS(on)}$  during the low-side driver on-time. If the inductor current is larger than the over current limit (OCL), the TPS53126 delays the start of the next switching cycle until the sensed inductor current falls below the OCL current. MOSFET  $R_{DS(on)}$  current sensing is used to provide an accuracy and cost effective solution without external devices. To program the OCL, the TRIPx pin should be connected to GND through a trip voltage setting resistor, according to the following equations.

$$V_{trip} = \left(I_{OCL} - \frac{(V_{IN} - V_{O})}{2 \times L1 \times f_{sw}} \times \frac{V_{O}}{V_{IN}}\right) \times R_{DS(on)}$$
(1)

$$R_{trip}(k\Omega) = \frac{V_{trip}(mV)}{I_{trip}(\mu A)}$$
(2)

Product Folder Links: TPS53126

Copyright © 2009-2014, Texas Instruments Incorporated



### **Feature Description (continued)**

The trip voltage should be between 30mV to 300mV over all operational temperature, including the 4000ppm/°C temperature slope compensation for the temperature dependency of the R<sub>DS(on)</sub>. If the load current exceeds the over-current limit, the voltage will begin to drop. If the over-current conditions continues the output voltage will fall below the under voltage protection threshold and the TPS53126 will shut down.

#### 8.3.10 Over/under Voltage Protection

The TPS53126 monitors the output voltage via the feedback voltage to detect over and under voltage. When the feedback voltage becomes higher than 115% of the reference voltage, the TPS53126 turns off the high-side MOSFET driver, turns on the low-side MOSFET driver and latches off.

When the feedback voltage becomes lower than 70% of the reference voltage, the TPS53126 begins an internal UVP delay counter. After 30µs, the TPS53126 turns off both top and bottom MOSFET drivers and latches off. The UVP function is enabled approximately 2.0ms after power-on to prevent detecting UVP during soft-start. Both OVP and UVP latch conditions are reset when V5FILT triggers UVLO or the ENx pin goes low.

#### 8.3.11 UVLO Protection

The TPS53126 has under voltage lock out protection (UVLO) that monitors the voltage of V5FILT pin. When the V5FILT voltage is lower than UVLO threshold voltage, the device is shut off. During shut-off, VREG5 and all output drivers are OFF and output discharge is ON. The UVLO is non-latch protection.

#### 8.3.12 Thermal Shutdown

The TPS53126 includes an over temperature protection shut-down feature. If the TPS53126 die temperature exceeds the OTP threshold (typically 150°C), both the high-side and low-side drivers are shut off, the output voltage discharge function is enabled and then the device is shut off until the die temperature drops. Thermal shutdown is a non-latch protection.

#### 8.4 Device Functional Modes

The TPS53126 has two operating modes. The TPS53126 is in shut down mode when the EN1 and EN2 pins are low. When the EN1 and EN2 pins is pulled high, the TPS53126 enters the normal operating mode.



### 9 Application and Implementation

### 9.1 Application Information

### 9.2 350 kHz Operation Application

The schematic of Figure 14 shows a typical 350 kHz application schematic. The 350 kHz switching frequency is selected by connecting TEST2 to the GND pin. The input voltage is 4.5 V to 24 V and the output voltage is 1.8 V for VO1 and 1.05 V for VO2.



Figure 14. Typical Application Circuit at 350kHz Switching Frequency Selection (TEST2 Pin = GND)

#### 9.2.1 Design Requirements

**Table 1. Design Parameters** 

| PARAMETERS          | CHANNEL 1     | CHANNEL 2     |
|---------------------|---------------|---------------|
| Input voltage       | 4.5 V to 24 V | 4.5 V to 24 V |
| Output voltage      | 1.8 V         | 1.05 V        |
| Output Current      | 4 A           | 4 A           |
| Switching Frequency | 350 kHz       | 350 kHz       |

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Choose Inductor

The inductance value is selected to provide approximately 30% peak to peak ripple current at maximum load. Larger ripple current increases output ripple voltage, improve S/N ratio and contribute to stable operation. Equation 3 can be used to calculate L1.



$$L1 = \frac{\left(V_{\text{IN(max)}} - \text{Vo1}\right)}{I_{\text{L1(ripple)}} \times f\text{sw}} \times \frac{V_{\text{O1}}}{V_{\text{IN(max)}}} = \frac{3 \times \left(V_{\text{IN(max)}} - \text{Vo1}\right)}{I_{\text{O1}} \times f\text{sw}} \times \frac{V_{\text{O1}}}{V_{\text{IN(max)}}}$$
(3)

The inductors current ratings needs to support both the RMS (thermal) current and the Peak (saturation) current. The RMS and peak inductor current can be estimated as follows:

$$I_{L1(ripple)} = \frac{V_{IN(max)} - Vo1}{L1 \times fsw} \times \frac{Vo1}{V_{IN(max)}}$$
(4)

$$I_{L1(peak)} = \frac{V_{trip}}{R_{DS(on)}} + I_{L1(ripple)}$$
(5)

$$I_{L1(RMS)} = \sqrt{Io1^2 + \frac{1}{12} (I_{L1(ripple)})^2}$$
(6)

Note: The calculation above shall serve as a general reference. To further improve transient response, the output inductance could be reduced further. This needs to be considered along with the selection of the output capacitor.

#### 9.2.2.2 Choose Output Capacitor

The capacitor value and ESR determines the amount of output voltage ripple and load transient response. Recommend to use ceramic output capacitor.

$$C1 = \frac{\Delta Iload^2 \times L1}{2 \times Vo1 \times \Delta Vos}$$
 (7)

$$C1 = \frac{\Delta Iload^2 \times L1}{2 \times K \times \Delta Vus}$$
(8)

Where:

$$K = \left( (V_{IN} - Vo1) - \frac{Tmin(off)}{Ton1} \times Vo1 \right) \times \frac{Ton1}{Ton1 + Tmin(off)}$$
(9)

$$C1 = \frac{I_{L1(ripple)}}{8 \text{ Vo1(ripple)}} \times \frac{1}{f \text{sw}}$$
(10)

Select the capacitance value greater than the largest value calculated from Equation 7, Equation 8 and Equation 10. The capacitance for C1 should be greater than  $66 \mu F$ .

Where:

 $\Delta Vos$  = the allowable amount of overshoot voltage in load transition

 $\Delta Vus$  = the allowable amount of undershoot voltage in load transition

Tmin(off) = Min-off time

### 9.2.2.3 Choose Input Capacitor

The TPS53126 requires an input decoupling capacitor and a bulk capacitor is needed depending on the application. A minimum 10-µF high-quality ceramic capacitor is recommended for the input capacitor. The capacitor voltage rating needs to be greater than the maximum input voltage.

### 9.2.2.4 Choose Bootstrap Capacitor

The TPS53126 requires a bootstrap capacitor from SWx to VBSTx to provide the floating supply for the high-side drivers. A minimum 0.1-µF high-quality ceramic capacitor is recommended. The voltage rating should be greater than 6 V.



### 9.2.2.5 Choose VREG5 and V5FILT Capacitors

The TPS53126 requires both the VREG5 regulator and V5FILT input are bypassed. A minimum 4.7-µF high-quality ceramic capacitor must be connected between the VREG5 and GND for proper operation. A minimum 1.0-µF high-quality ceramic capacitor must be connected between the V5FILT and GND for proper operation. Both of these capacitors' voltage ratings should be greater than 6 V.

#### 9.2.2.6 Choose Output Voltage Set Point Resistors

The output voltage is set with a resistor divider from output voltage node to the VFBx pin. It is recommended to use 1% tolerance or better resisters. Select R2 between 10 k $\Omega$  and 100 k $\Omega$  and use Equation 11 and Equation 12 to calculate R1.

$$R1 = \left(\frac{\text{Vo1}}{0.765 + \frac{\text{VFB1}_{(ripple)}}{2}} - 1\right) \times R2$$
 (TEST2=GND)

$$R1 = \left(\frac{\text{Vo1}}{0.758 + \frac{\text{VFB1}_{(ripple)}}{2}} - 1\right) \times R2$$
 (TEST2 = V5FILT)

Where:

VFB1<sub>(ripple)</sub> = Ripple Voltage at VFB1

#### 9.2.2.7 Choose Over Current Limit Set Point Resistors

$$V_{\text{trip}} = \left(I_{\text{OCL}} - \frac{(V_{\text{IN}} - V_{\text{O}})}{2 \times L1 \times f_{\text{sw}}} \times \frac{V_{\text{O}}}{V_{\text{IN}}}\right) \times R_{\text{DS(on)}}$$
(13)

$$R_{trip}(k\Omega) = \frac{V_{trip}(mV)}{I_{trip}(\mu A)}$$
(14)

Where:

 $R_{DS(on)}$  = Low Side FET on-resistance

 $I_{trip}$  = TRIP pin source current ( = 10  $\mu$ A )

I<sub>OCI</sub> = Over current limit

Submit Documentation Feedback



#### 9.2.3 350 kHz Application Curves

Application curves Figure 15, Figure 16, Figure 17, Figure 18, Figure 23 and Figure 24 apply to both the circuits of 350 kHz Operation Application and 700 KHz Operation Application.



Copyright © 2009–2014, Texas Instruments Incorporated

Submit Documentation Feedback







### 9.3 700 Khz Operation Application

The schematic of Figure 26 shows a typical 700 kHz application schematic. The 700 kHz switching frequency is selected by connecting TEST2 to the V5FILT pin. The input voltage is 4.5 V to 24 V and the output voltage is 1.8 V for VO1 and 1.05 V for VO2.



Figure 26. Typical Application Circuit at 700 kHz Switching frequency Selection (TEST2 Pin = V5FILT)

### 9.3.1 Design Parameters

| PARAMETERS          | CHANNEL 1   | CHANNEL 2   |
|---------------------|-------------|-------------|
| Input voltage       | 4.5 to 24 V | 4.5 to 24 V |
| Output voltage      | 1.8 V       | 1.05 V      |
| Output current      | 4 A         | 4 A         |
| Switching Frequency | 700 kHz     | 700 kHz     |

### 9.3.2 Detailed Design Procedure

For the Detailed Design Procedure, refer to Detailed Design Procedure.

### 9.3.3 700 kHz Application Curves

Application curves Figure 15, Figure 16, Figure 17, Figure 18, Figure 23 and Figure 24 apply to both the circuits of 350 kHz Operation Application and 700 Khz Operation Application.







### 10 Power Supply Recommendations

The TPS53126 is designed to operate from an input voltage supply range between 4.5 V and 24 V. This input supply must be well regulated. If the input supply is located more than a few inches from the TPS53126 device additional 0.1  $\mu$ F ceramic capacitance may be required in addition to the ceramic bypass capacitors, 10  $\mu$ F.

### 11 Layout

### 11.1 Layout Guidelines

- Keep the input switching current loop as small as possible. (VIN ≥ C3 ≥ PNGD ≥ Sync FET ≥ SW ≥ Control FET)
- Place the input capacitor (C3) close to the top switching FET. The output current loop should also be kept as small as possible.
- Keep the SW node as physically small and short as possible as to minimize parasitic capacitance and inductance and to minimize radiated emissions. Kelvin connections should be brought from the output to the feedback terminal (FBx) of the device.
- Keep analog and non-switching components away from switching components.
- Make a single point connection from the signal ground to power ground.(1)
- Do not allow switching current to flow under the device.
- DRVH and DRVL line should not run close to SW node or minimize it. (2)
- GND terminals for capacitors of SSx and V5FILT and resistors of feedback and TRIPx should be connected to SGND. (3)
- GND terminals for capacitors of VREG5 and VIN should be connected to PGND. (4)
- Signal lines should not run under/near Output Inductor or minimize it. (5)

### 11.2 Layout Example

The layout example of Figure 32 corresponds to the schematic of Figure 14.



# **Layout Example (continued)**



Figure 32. Board Layout

Submit Documentation Feedback



### 12 Device and Documentation Support

#### 12.1 Trademarks

D-CAP2 is a trademark of Texas Instruments.

### 12.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS53126PW       | ACTIVE | TSSOP        | PW                 | 24   | 60             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | PS53126                 | Samples |
| TPS53126PWR      | ACTIVE | TSSOP        | PW                 | 24   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | PS53126                 | Samples |
| TPS53126RGER     | ACTIVE | VQFN         | RGE                | 24   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TPS<br>53126            | Samples |
| TPS53126RGET     | ACTIVE | VQFN         | RGE                | 24   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TPS<br>53126            | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



### **PACKAGE OPTION ADDENDUM**

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS53126PWR  | TSSOP           | PW                 | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |
| TPS53126RGER | VQFN            | RGE                | 24 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPS53126RGET | VQFN            | RGE                | 24 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

www.ti.com 3-Jun-2022



### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS53126PWR  | TSSOP        | PW              | 24   | 2000 | 356.0       | 356.0      | 35.0        |
| TPS53126RGER | VQFN         | RGE             | 24   | 3000 | 356.0       | 356.0      | 35.0        |
| TPS53126RGET | VQFN         | RGE             | 24   | 250  | 210.0       | 185.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

### **TUBE**



#### \*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPS53126PW | PW           | TSSOP        | 24   | 60  | 530    | 10.2   | 3600   | 3.5    |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4204104/H







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated