











SLUS893B - MARCH 2010 - REVISED JUNE 2015

bq24620

# bg24620 Stand-Alone Synchronous Switched-Mode Lithium Phosphate Battery Charger With Low I<sub>a</sub>

#### **Features**

- 300-kHz NMOS-NMOS Synchronous Buck Converter
- Stand-Alone Charger Designed Specifically for Lithium Phosphate
- 5-V to 28-V VCC Operating Range, Supports 1 to 7 Battery Cells
- High-Accuracy Voltage and Current Regulation
  - ±0.5% Charge Voltage Accuracy
  - ±3% Charge Current Accuracy
- Integration
  - Internal Loop Compensation
  - Internal Soft Start
- Safety
  - Input Overvoltage Protection
  - Battery Thermistor Sense Suspend Charge at Hot/Cold Charge Suspend and Automatically I<sub>CHARGE</sub>/8 at WARM/COOL
  - Battery Detection
  - Built-In Safety Timer
  - Charge Overcurrent Protection
  - Battery Short Protection
  - Battery Overvoltage Protection
  - Thermal Shutdown
- Status Outputs
  - Adapter Present
  - Charger Operation Status
- Charge Enable Pin
- 6-V Gate Drive for Synchronous Buck Converter
- 30-ns Driver Dead Time and 99.95% Maximum Effective Duty Cycle
- 16-Pin 3.5-mm × 3.5-mm QFN Package
- Energy Star Low I<sub>a</sub>
  - < 15-µA Off-State Battery Discharge Current
  - < 1.5-mA Off-State Input Quiescent Current</li>

## **Applications**

- Power Tools and Portable Equipment
- Personal Digital Assistants
- Handheld Terminals
- Industrial and Medical Equipment
- Netbooks, Mobile Internet Devices, and Ultramobile PCs

#### 3 Description

The bg24620 device is a highly integrated lithium phosphate switched-mode battery charge controller. The device offers a constant-frequency synchronous switching PWM controller with high-accuracy charge current and voltage regulation, preconditioning. termination. and charge monitoring.

The bq24620 charges the battery in three phases: preconditioning, constant current, and constant voltage.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| bq24620     | VQFN (16) | 3.50 mm × 3.50 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Schematic





#### **Table of Contents**

| 1 | Features 1                           |    | 8.4 Device Functional Modes                      | 2              |
|---|--------------------------------------|----|--------------------------------------------------|----------------|
| 2 | Applications 1                       | 9  | Application and Implementation                   | 2              |
| 3 | Description 1                        |    | 9.1 Application Information                      |                |
| 4 | Revision History2                    |    | 9.2 Typical Application                          |                |
| 5 | Device Comparison Table              | 10 | Power Supply Recommendations                     | 29             |
| 6 | Pin Configuration and Functions      | 11 | Layout                                           | 29             |
| 7 | Specifications4                      |    | 11.1 Layout Guidelines                           | 2              |
| • | 7.1 Absolute Maximum Ratings         |    | 11.2 Layout Example                              | 30             |
|   | 7.2 ESD Ratings                      | 12 | Device and Documentation Support                 | 3 <sup>.</sup> |
|   | 7.3 Recommended Operating Conditions |    | 12.1 Device Support                              |                |
|   | 7.4 Thermal Information              |    | 12.2 Documentation Support                       | 3              |
|   | 7.5 Electrical Characteristics       |    | 12.3 Community Resources                         | 3              |
|   | 7.6 Typical Characteristics9         |    | 12.4 Trademarks                                  | 3              |
| 8 | Detailed Description11               |    | 12.5 Electrostatic Discharge Caution             | 3              |
| Ü | 8.1 Overview                         |    | 12.6 Glossary                                    | 3              |
|   | 8.2 Functional Block Diagram         | 13 | Mechanical, Packaging, and Orderable Information | Q.             |
|   | 8.3 Feature Description              |    | IIIOIIIIatioii                                   |                |

## 4 Revision History

#### Changes from Revision A (October 2011) to Revision B

**Page** 

 Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section

#### Changes from Original (March 2010) to Revision A

Page



## 5 Device Comparison Table

|                                                            | bq24620           | bq24630             |
|------------------------------------------------------------|-------------------|---------------------|
| Cell chemistry                                             | Lithium phosphate | Lithium phosphate   |
| Number of cells in series (minimum to maximum, 4.2 V/cell) | 1 to 7            | 1 to 7              |
| Charge voltage (minimum to maximum) (V)                    | 1.8 to 26         | 1.8 to 26           |
| Input voltage range (minimum to maximum) (V)               | 5 to 28           | 5 to 28             |
| Input overvoltage (V)                                      | 32                | 32                  |
| Maximum battery charging current (A)                       | 10                | 10                  |
| Switching frequency (kHz)                                  | 300               | 300                 |
| JEITA charging temperature profile                         | No                | No                  |
| DPM                                                        | No                | I <sub>IN</sub> DPM |

## 6 Pin Configuration and Functions



**Pin Functions** 

| PIN     |    | DESCRIPTION                                                                                                                                     |
|---------|----|-------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME NO |    | DESCRIPTION                                                                                                                                     |
| BTST    | 16 | PWM high-side driver negative supply. Connect the 0.1-µF bootstrap capacitor from PH to BTST, and a bootstrap Schottky diode from REGN to BTST. |
| CE      | 2  | Charge enable active-HIGH logic input. HI enables charge. LO disables charge. The CE pin has an internal $1-M\Omega$ pulldown resistor.         |
| GND     | 11 | Low-current sensitive analog/digital ground. On PCB layout, connect with thermal pad underneath the IC.                                         |
| HIDRV   | 15 | PWM high-side driver output. Connect to the gate of the high-side power MOSFET with a short trace.                                              |
| ISET    | 7  | Charge current set input. The voltage of ISET pin programs the charge current regulation, precharge current and termination current set-point.  |
| LODRV   | 13 | PWM low-side driver output. Connect to the gate of the low-side power MOSFET with a short trace.                                                |



#### Pin Functions (continued)

| PIN         |     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                               |  |  |  |
|-------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME        | NO. | DESCRIPTION                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| PG          | 5   | Open-drain power good status output. The transistor turns on when a valid VCC is detected. The transistor is turned off in the sleep mode. $\overline{PG}$ can be used to drive an LED or communicate with a host processor. The $\overline{PG}$ pin can be used to drive ACFET and BATFET.                                                               |  |  |  |
| PH          | 14  | PWM high-side driver negative supply. Connect to the phase-switching node (junction of the low-side power MOSFET drain, high-side power MOSFET source, and output inductor).                                                                                                                                                                              |  |  |  |
| REGN        | 12  | PWM low-side driver positive 6-V supply output. Connect a 1-µF ceramic capacitor from REGN to the PGND pin, close to the IC. Use for low-side driver and high-side driver bootstrap voltage by connecting a small-signal Schottky diode from REGN to BTST.                                                                                                |  |  |  |
| SRN         | 9   | Charge current sense resistor, negative input. A 0.1-µF ceramic capacitor is placed from SRN to SRP to provide differential-mode filtering. An optional 0.1-µF ceramic capacitor is placed from the SRN pin to GND for common-mode filtering.                                                                                                             |  |  |  |
| SRP         | 10  | Charge current sense resistor, positive input. A 0.1-µF ceramic capacitor is placed from SRN to SRP to provide differential-mode filtering. A 0.1-µF ceramic capacitor is placed from SRP pin to GND for common-mode filtering.                                                                                                                           |  |  |  |
| STAT        | 3   | Open-drain charge status pin to indicate various charger operations (See Table 2)                                                                                                                                                                                                                                                                         |  |  |  |
| Thermal pad | _   | Exposed pad beneath the IC. Always solder the thermal pad to the board, and have vias on the thermal-pad plane star-connecting to GND and ground plane for high-current power converter. It also serves as a thermal pad to dissipate the heat.                                                                                                           |  |  |  |
| TS          | 4   | Temperature qualification voltage input for battery pack negative-temperature-coefficient thermistor. Program the hot and cold temperature window with a resistor divider from VREF to TS to GND.                                                                                                                                                         |  |  |  |
| VCC         | 1   | IC power positive supply. Connect through a $10-\Omega$ resistor to the common-source (diode-OR) point: source of high-side P-channel MOSFET and source of reverse-blocking power P-channel MOSFET. Or connect through a $10-\Omega$ resistor to the cathode of the input diode. Place a $1-\mu$ F ceramic capacitor from VCC to GND pin close to the IC. |  |  |  |
| VFB         | 8   | Output voltage analog feedback adjustment. Connect the output of a resistive voltage divider from the battery terminals to this node to adjust the output battery regulation voltage.                                                                                                                                                                     |  |  |  |
| VREF        | 6   | 3.3-V regulated voltage output. Place a 1-µF ceramic capacitor from VREF to the GND pin close to the IC. This voltage could be used for programming of voltage and current regulation and for programming the TS threshold.                                                                                                                               |  |  |  |

## 7 Specifications

# 7.1 Absolute Maximum Ratings (1)(2)(3)

over operating free-air temperature range (unless otherwise noted)

|                                                               |                                          | MIN         | MAX | UNIT |  |
|---------------------------------------------------------------|------------------------------------------|-------------|-----|------|--|
| Voltage  Maximum difference voltage  Junction temperature, T, | VCC, SRP, SRN, CE, STAT, $\overline{PG}$ | -0.3        | 33  |      |  |
|                                                               | PH                                       | -2          | 36  |      |  |
|                                                               | VFB                                      | -0.3        | 16  | V    |  |
|                                                               | REGN, LODRV, TS                          | -0.3        | 7   |      |  |
|                                                               | BTST, HIDRV with respect to GND          | -0.3        | 39  |      |  |
|                                                               | VREF, ISET                               | -0.3        | 3.6 |      |  |
| Maximum difference voltage                                    | SRP-SRN                                  | -0.5        | 0.5 | V    |  |
| Junction temperature, T <sub>J</sub>                          |                                          | -40         | 155 | °C   |  |
| Storage temperature, T <sub>stg</sub>                         |                                          | <b>-</b> 55 | 155 | ô    |  |

- (1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltages are with respect to GND if not specified. Currents are positive into, negative out of the specified terminal. Consult the packaging section of the data book for thermal limitations and considerations of packages.
- (3) Must have a series resistor between battery pack to VFB if battery pack voltage is expected to be greater than 16 V. Usually the resistor-divider top resistor takes care of this.



#### 7.2 ESD Ratings

|             |                         |                                                                                | VALUE | UNIT |
|-------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|             |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±2000 |      |
| $V_{(ESD)}$ | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

|                  |                            | '                               | MIN  | NOM MAX | UNIT  |  |
|------------------|----------------------------|---------------------------------|------|---------|-------|--|
|                  |                            | VCC, SRP, SRN, CE, STAT, PG     | -0.3 | 28      | 3     |  |
|                  | PH                         | -2                              | 30   | )       |       |  |
|                  |                            | VFB                             | -0.3 | 14      | ļ     |  |
|                  | Voltage                    | REGN, LODRV, TS                 | -0.3 | 6.5     | 6.5 V |  |
|                  |                            | BTST, HIDRV with respect to GND | -0.3 | 34      | ļ     |  |
|                  |                            | ISET                            | -0.3 | 3.0     | 3     |  |
|                  |                            | VREF                            |      | 3.3     | 3     |  |
|                  | Maximum difference voltage | SRP-SRN                         | -0.2 | 0.2     | 2 V   |  |
| $T_J$            | Junction temperature       |                                 | 0    | 125     | °C    |  |
| T <sub>stg</sub> | Storage temperature        |                                 | -55  | 155     | °C    |  |

#### 7.4 Thermal Information

|                       |                                              | bq24620    |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RVA [VQFN] | UNIT |
|                       |                                              | 16 PINS    |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 43.8       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 81         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 16         | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 0.6        | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 15.77      | °C/W |
| $R_{\theta JC(bot)}$  | Junction-to-case (bottom) thermal resistance | 4          | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 7.5 Electrical Characteristics

5 V ≤ V<sub>VCC</sub> ≤ 28 V, 0°C < T<sub>J</sub>< 125°C, typical values are at T<sub>A</sub>= 25°C, with respect to GND unless otherwise noted

|                     | PARAMETER                                                                                        | TEST CONDITIONS                                                                                            | MIN | TYP | MAX | UNIT |
|---------------------|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| OPERATING           | CONDITIONS                                                                                       |                                                                                                            |     |     |     |      |
| V <sub>VCC_OP</sub> | VCC input voltage operating range                                                                |                                                                                                            | 5   |     | 28  | V    |
| QUIESCENT           | CURRENTS                                                                                         |                                                                                                            |     |     | •   |      |
| I <sub>BAT</sub>    | Total battery discharge current (sum of currents into VCC, BTST, PH, SRP, SRN, VFB), VFB ≤ 2.1 V | V <sub>VCC</sub> < V <sub>SRN</sub> , V <sub>VCC</sub> > V <sub>UVLO</sub> (SLEEP)                         |     |     | 15  | μΑ   |
|                     |                                                                                                  | V <sub>VCC</sub> > V <sub>SRN</sub> , V <sub>VCC</sub> > V <sub>UVLO</sub> CE = LOW (IC quiescent current) |     | 1   | 1.5 |      |
| I <sub>AC</sub>     | Adapter supply current (current into VCC pin)                                                    | $V_{VCC} > V_{SRN}$ , $V_{VCC} > V_{VCCLOW}$ , CE = HIGH, charge done                                      |     | 2   | 5   | mA   |
|                     |                                                                                                  | $V_{VCC} > V_{SRN}, V_{VCC} > V_{VCCLOW}, CE = HIGH, Charging, Qg_total = 20 nC, V_{VCC} = 20 V$           |     | 12  |     |      |
| CHARGE VO           | OLTAGE REGULATION                                                                                |                                                                                                            |     |     | •   |      |
| $V_{FB}$            | Feedback regulation voltage                                                                      |                                                                                                            |     | 1.8 |     | V    |



## **Electrical Characteristics (continued)**

 $5 \text{ V} \le \text{V}_{\text{VCC}} \le 28 \text{ V}, \, 0^{\circ}\text{C} < \text{T}_{\text{J}} < 125^{\circ}\text{C}, \, \text{typical values are at T}_{\text{A}} = 25^{\circ}\text{C}, \, \text{with respect to GND unless otherwise noted}$ 

|                         | PARAMETER                                                                        | TEST CONDITIONS                                                                  | MIN            | TYP       | MAX   | UNIT |
|-------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------|----------------|-----------|-------|------|
|                         | Charge voltage regulation accuracy                                               | $T_J = 0$ °C to 85°C                                                             | -0.5%          |           | 0.5%  |      |
|                         | Charge voltage regulation accuracy                                               | $T_J = -40$ °C to 125°C                                                          | -0.7%          |           | 0.7%  |      |
| $I_{VFB}$               | Input leakage current into VFB pin                                               | VFB = 1.8 V                                                                      |                |           | 100   | nA   |
| CURRENT R               | EGULATION – FAST CHARGE                                                          |                                                                                  |                |           |       |      |
| V <sub>ISET</sub>       | ISET voltage range                                                               |                                                                                  | 0              |           | 2     | V    |
| V <sub>IREG_CHG</sub>   | SRP-SRN current-sense voltage range                                              | $V_{IREG\_CHG} = V_{SRP} - V_{SRN}$                                              | 0              |           | 100   | mV   |
| K <sub>ISET</sub>       | Charger current-set factor; amps of charge current per volt on ISET pin)         | $R_{SENSE} = 10 \text{ m}\Omega$                                                 |                | 5         |       | A/V  |
|                         |                                                                                  | V <sub>IREG_CHG</sub> = 40 mV                                                    | -3%            |           | 3%    |      |
|                         | Charge current regulation accuracy                                               | V <sub>IREG_CHG</sub> = 20 mV                                                    | -4%            |           | 4%    |      |
|                         | Charge current regulation accuracy                                               | $V_{IREG\_CHG} = 5 \text{ mV}$                                                   | -25%           |           | 25%   |      |
|                         |                                                                                  | $V_{IREG\_CHG} = 1.5 \text{ mV } (V_{SRN} > 3.1 \text{ V})$                      | -40%           |           | 40%   |      |
| I <sub>ISET</sub>       | Leakage current in to ISET Pin                                                   | V <sub>ISET</sub> = 2 V                                                          |                |           | 100   | nA   |
| CURRENT R               | EGULATION – PRECHARGE                                                            |                                                                                  |                |           |       |      |
|                         | Precharge current                                                                | $R_{SENSE} = 10 \text{ m}\Omega, VFB < V_{LOWV}$                                 | 50             | 125       | 200   | mA   |
| CHARGE TE               | RMINATION                                                                        | ,                                                                                |                |           |       |      |
|                         | Termination current range                                                        | $R_{SENSE} = 10 \text{ m}\Omega$                                                 | I <sub>(</sub> | CHARGE/10 |       | Α    |
| K <sub>TERM</sub>       | Termination current-set factor; amps of termination current per volt on ISET pin |                                                                                  |                | 0.5       |       | A/V  |
|                         |                                                                                  | V <sub>ITERM</sub> = 10 mV                                                       | -10%           |           | 10%   |      |
|                         | Termination current accuracy                                                     | V <sub>ITERM</sub> = 5 mV                                                        | -25%           |           | 25%   |      |
|                         |                                                                                  | V <sub>ITERM</sub> = 1.5 mV                                                      | -45%           |           | 45%   |      |
|                         | Deglitch time for termination (both edge)                                        | 112.10                                                                           |                | 100       |       | ms   |
| t <sub>QUAL</sub>       | Termination qualification time                                                   | V <sub>BAT</sub> > V <sub>RECH</sub> and I <sub>CHARGE</sub> < I <sub>TERM</sub> |                | 250       |       | ms   |
| I <sub>QUAL</sub>       | Termination qualification time                                                   | Discharge current once termination is detected                                   |                | 2         |       | mA   |
|                         | RVOLTAGE LOCKOUT COMPARATOR (                                                    | +                                                                                |                |           |       |      |
| V <sub>UVLO</sub>       | AC undervoltage rising threshold                                                 | Measure on VCC                                                                   | 3.65           | 3.85      | 4     | V    |
| V <sub>UVLO HYS</sub>   | AC undervoltage hysteresis, falling                                              |                                                                                  |                | 350       |       | mV   |
|                         | COMPARATOR                                                                       |                                                                                  |                |           |       |      |
|                         | Falling threshold, disable charge                                                | Measure on VCC                                                                   |                | 4.1       |       | V    |
|                         | Rising threshold, resume charge                                                  |                                                                                  |                | 4.35      | 4.5   | V    |
| SI FEP COM              | PARATOR (REVERSE DISCHARGING PR                                                  | OTECTION)                                                                        |                |           |       |      |
| V <sub>SLEEP FALL</sub> | SLEEP falling threshold                                                          | V <sub>VCC</sub> – V <sub>SRN</sub> to enter SLEEP                               | 40             | 100       | 150   | mV   |
| V <sub>SLEEP_HYS</sub>  | SLEEP hysteresis                                                                 | TVCC TSHIN TO STITLE SELECTION                                                   |                | 500       |       | mV   |
| *SLEEF_HTS              | SLEEP rising delay                                                               | VCC falling below SRN, delay to pull up PG                                       |                | 1         |       | μs   |
|                         | SLEEP falling delay                                                              | VCC rising above SRN, delay to pull down PG                                      |                | 30        |       | ms   |
|                         | SLEEP rising shutdown deglitch                                                   | VCC falling below SRN, Delay to enter SLEEP mode                                 |                | 100       |       | ms   |
|                         | SLEEP falling powerup deglitch                                                   | VCC rising above SRN, Delay to come out of SLEEP mode                            |                | 30        |       | ms   |
| BAT LOWV                | COMPARATOR                                                                       |                                                                                  |                |           |       |      |
| V <sub>LOWV</sub>       | LOWV rising threshold (precharge to fast charge)                                 | Measured on VFB pin                                                              | 0.333          | 0.35      | 0.367 | ٧    |
| V <sub>LOWV_HYS</sub>   | LOWV hysteresis                                                                  |                                                                                  |                | 100       |       | mV   |
|                         | LOWV rising deglitch                                                             | VFB falling below V <sub>LOWV</sub>                                              |                | 25        |       | ms   |
|                         | LOWV falling deglitch                                                            | VFB rising above V <sub>LOWV</sub> + V <sub>LOWV_HYS</sub>                       |                | 25        |       | ms   |
| RECHARGE                | COMPARATOR                                                                       | 3 LOWY - LOWY_HIS                                                                |                |           |       |      |
| V <sub>RECHG</sub>      | Recharge threshold (with respect to V <sub>REG</sub> )                           | Measured on VFB pin                                                              | 110            | 125       | 140   | mV   |
|                         | Recharge rising deglitch                                                         | VFB decreasing below V <sub>BECHG</sub>                                          |                | 10        |       | ms   |
|                         | Recharge falling deglitch                                                        | VFB increasing above V <sub>RECHG</sub>                                          |                | 10        |       | ms   |

Submit Documentation Feedback

Copyright © 2010–2015, Texas Instruments Incorporated



## **Electrical Characteristics (continued)**

 $5~V \le V_{VCC} \le 28~V,~0^{\circ}C < T_{J} < 125^{\circ}C,~typical~values~are~at~T_{A} = 25^{\circ}C,~with~respect~to~GND~unless~otherwise~noted$ 

|                         | PARAMETER                                                                                                               | TEST CONDITIONS                                                                                                                                                                | MIN     | TYP                    | MAX   | UNIT |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------|-------|------|
| BAT OVERVO              | OLTAGE COMPARATOR                                                                                                       |                                                                                                                                                                                |         |                        |       |      |
| V <sub>OV RISE</sub>    | Overvoltage rising threshold                                                                                            | As percentage of V <sub>FB</sub>                                                                                                                                               |         | 108%                   |       |      |
| V <sub>OV FALL</sub>    | Overvoltage falling threshold                                                                                           | As percentage of V <sub>FB</sub>                                                                                                                                               |         | 105%                   |       |      |
|                         | VOLTAGE COMPARATOR (ACOV)                                                                                               |                                                                                                                                                                                |         |                        |       |      |
| V <sub>ACOV</sub>       | AC overvoltage rising threshold on VCC                                                                                  |                                                                                                                                                                                | 31.04   | 32                     | 32.96 | ٧    |
| V <sub>ACOV_HYS</sub>   | AC overvoltage falling hysteresis                                                                                       |                                                                                                                                                                                |         | 1000                   |       | mV   |
|                         | AC overvoltage rising deglitch                                                                                          | Delay to changing the STAT pins                                                                                                                                                |         | 1                      |       | ms   |
|                         | AC overvoltage falling deglitch                                                                                         | Delay to changing the STAT pins                                                                                                                                                |         | 1                      |       | ms   |
| THERMAL SH              | HUTDOWN COMPARATOR                                                                                                      |                                                                                                                                                                                |         |                        |       |      |
| T <sub>SHUT</sub>       | Thermal shutdown rising temperature                                                                                     | Temperature increasing                                                                                                                                                         |         | 145                    |       | °C   |
|                         | Thermal shutdown hysteresis                                                                                             |                                                                                                                                                                                |         | 15                     |       | °C   |
| T <sub>SHUT_HYS</sub>   | Thermal shutdown rising deglitch                                                                                        | Temperature increasing                                                                                                                                                         |         | 100                    |       | μs   |
|                         | Thermal shutdown falling deglitch                                                                                       | Temperature decreasing                                                                                                                                                         |         | 10                     |       | ms   |
| THERMISTOR              | RCOMPARATOR                                                                                                             | -                                                                                                                                                                              |         |                        |       |      |
| V <sub>LTF</sub>        | Cold temperature rising threshold                                                                                       | Charger suspended below this temperature                                                                                                                                       | 72.5%   | 73.5%                  | 74.5% |      |
| V <sub>LTF_HYS</sub>    | Cold temperature hysteresis                                                                                             |                                                                                                                                                                                | 0.2%    | 0.4%                   | 0.6%  |      |
| V <sub>COOL</sub>       | Cool temperature rising threshold                                                                                       | Charger enabled, cuts back to I <sub>CHARGE</sub> /8 below this temperature                                                                                                    | 70.2%   | 70.7%                  | 71.2% |      |
| V <sub>COOL HYS</sub>   | Cool temperature hysteresis                                                                                             |                                                                                                                                                                                | 0.2%    | 0.6%                   | 1.0%  |      |
| V <sub>WARM</sub>       | Warm temperature rising threshold                                                                                       | Charger cuts back to I <sub>CHARGE</sub> /8 above this temperature                                                                                                             | 47.5%   | 48%                    | 48.5% |      |
| V <sub>WARM HYS</sub>   | Warm temperature hysteresis                                                                                             |                                                                                                                                                                                | 1.0%    | 1.2%                   | 1.4%  |      |
| V <sub>HTF</sub>        | Hot temperature rising threshold                                                                                        | Charger suspended above this temperature before initiating charge                                                                                                              | 36.2%   | 37%                    | 37.8% |      |
| V <sub>TCO</sub>        | Cutoff temperature rising threshold                                                                                     | Charger suspended above this temperature during initiating charge                                                                                                              | 33.7%   | 34.4%                  | 35.1% |      |
|                         | Deglitch time for temperature out-of-<br>range detection                                                                | $V_{TS} > V_{LTF}$ , or $V_{TS} < V_{TCO}$ , or $V_{TS} < V_{HTF}$                                                                                                             |         | 400                    |       | ms   |
|                         | Deglitch time for temperature in-valid-<br>range detection                                                              | $V_{TS} < V_{LTF} - V_{LTF\_HYS}$ or $V_{TS} > V_{TCO}$ , or $V_{TS} > V_{HTF}$                                                                                                |         | 20                     |       | ms   |
|                         | Deglitch time for current reduction to $I_{CHARGE}/8$ due to warm or cool temperature                                   | V <sub>TS</sub> > V <sub>COOL</sub> , or V <sub>TS</sub> < V <sub>WARM</sub>                                                                                                   |         | 25                     |       | ms   |
|                         | Deglitch time to charge at I <sub>CHARGE</sub> from I <sub>CHARGE</sub> /8 when resuming from warm or cool temperatures | $V_{TS} < V_{COOL}$ - $V_{COOL\_HYS}$ , or $V_{TS} > V_{WARM}$ - $V_{WARM\_HYS}$                                                                                               |         | 25                     |       | ms   |
|                         | Charge current due to warm or cool temperatures                                                                         | V <sub>COOL</sub> < V <sub>TS</sub> < V <sub>LTF</sub> , or V <sub>WARM</sub> < V <sub>TS</sub> < V <sub>HTF</sub> , or V <sub>WARM</sub> < V <sub>TS</sub> < V <sub>TCO</sub> |         | I <sub>CHARGE</sub> /8 |       |      |
| CHARGE OV               | ERCURRENT COMPARATOR (CYCLE-BY                                                                                          | /-CYCLE)                                                                                                                                                                       |         |                        |       |      |
|                         | Charge overcurrent, falling threshold                                                                                   | Current rising, in nonsynchronous mode, measure on V <sub>(SRP-SRN)</sub> , V <sub>SRP</sub> < 2 V                                                                             |         | 45.5                   |       | mV   |
| V <sub>oc</sub>         | Charge overcurrent, railing threshold                                                                                   | Current rising, as percentage of $V_{(IREG\_CHG)},$ in synchronous mode, $V_{SRP} > 2.2 \ V$                                                                                   |         | 160%                   |       |      |
| VOC                     | Charge overcurrent, threshold floor                                                                                     | Minimum OCP threshold in synchronous mode, measure on $V_{(SRP-SRN)}$ , $V_{SRP} > 2.2 \text{ V}$                                                                              |         | 50                     |       | mV   |
|                         | Charge overcurrent, threshold ceiling                                                                                   | $\begin{array}{l} \mbox{Maximum OCP threshold in synchronous mode,} \\ \mbox{measure on V}_{(\mbox{SRP-SRN})}, \mbox{ V}_{\mbox{SRP}} > 2.2 \mbox{ V} \end{array}$             |         | 180                    |       | mV   |
| CHARGE UN               | DERCURRENT COMPARATOR (CYCLE-                                                                                           | BY-CYCLE)                                                                                                                                                                      |         |                        |       |      |
| $V_{ISYNSET}$           | Charge undercurrent, falling threshold                                                                                  | Switch from STNCH to NON-SYNCH, $V_{\text{SSP}} > 2.2 \text{ V}$                                                                                                               | 1       | 5                      | 9     | mV   |
| BATTERY SH              | ORTED COMPARATOR (BATSHORT)                                                                                             |                                                                                                                                                                                |         |                        |       |      |
| $V_{BATSHT}$            | BAT short falling threshold, forced non-syn mode                                                                        | V <sub>SRP</sub> falling                                                                                                                                                       |         | 2                      |       | V    |
| V <sub>BATSHT_HYS</sub> | BAT short rising hysteresis                                                                                             |                                                                                                                                                                                |         | 200                    |       | mV   |
| V <sub>BATSHT_DEG</sub> | Deglitch on both edges                                                                                                  |                                                                                                                                                                                | <u></u> | 1                      |       | μs   |



## **Electrical Characteristics (continued)**

 $5 \text{ V} \le \text{V}_{\text{VCC}} \le 28 \text{ V}, \, 0^{\circ}\text{C} < \text{T}_{\text{J}} < 125^{\circ}\text{C}, \, \text{typical values are at T}_{\text{A}} = 25^{\circ}\text{C}, \, \text{with respect to GND unless otherwise noted}$ 

|                           | PARAMETER                                        | TEST CONDITIONS                                                              | MIN   | TYP  | MAX   | UNIT |
|---------------------------|--------------------------------------------------|------------------------------------------------------------------------------|-------|------|-------|------|
| LOW CHARGE                | E CURRENT COMPARATOR                             |                                                                              |       |      |       |      |
| V <sub>LC</sub>           | Average low charge current, falling threshold    | Measure on V <sub>(SRP-SRN)</sub> , forced into nonsynchronous mode          |       | 1.25 |       | mV   |
| V <sub>LC_HYS</sub>       | Low charge current, rising hysteresis            |                                                                              |       | 1.25 |       | mV   |
| V <sub>LC_DEG</sub>       | Deglitch on both edges                           |                                                                              |       | 1    |       | μs   |
| VREF REGUL                | ATOR                                             |                                                                              |       |      | ,     |      |
| V <sub>VREF_REG</sub>     | VREF regulator voltage                           | V <sub>VCC</sub> > V <sub>UVLO</sub> (0 – 35 mA Load)                        | 3.267 | 3.3  | 3.333 | ٧    |
| I <sub>VREF_LIM</sub>     | VREF current limit                               | V <sub>VREF</sub> = 0 V, V <sub>VCC</sub> > V <sub>UVLO</sub>                | 35    |      |       | mA   |
| REGN REGUL                | ATOR                                             |                                                                              |       |      | •     |      |
| V <sub>REGN_REG</sub>     | REGN regulator voltage                           | V <sub>VCC</sub> > 10 V, CE = HIGH (0 - 40 mA Load)                          | 5.7   | 6    | 6.3   | ٧    |
| I <sub>REGN_LIM</sub>     | REGN current limit                               | V <sub>REGN</sub> = 0 V, V <sub>VCC</sub> > V <sub>UVLO</sub>                | 40    |      |       | mA   |
| SAFETY TIME               | R                                                |                                                                              |       |      |       |      |
| T <sub>PRECHG</sub>       | Precharge safety timer range <sup>(1)</sup>      | Precharge time before fault occurs                                           | 1440  | 1800 | 2160  | S    |
| T <sub>CHARGE</sub>       | Internal fast-charge safety timer <sup>(1)</sup> |                                                                              | 4.25  | 5    | 5.75  | Hr   |
| BATTERY DE                | TECTION                                          | +                                                                            |       |      | +     |      |
| t <sub>WAKE</sub>         | Wake timer                                       | Max time charge is enabled                                                   |       | 500  | I     | ms   |
| I <sub>WAKE</sub>         | Wake current                                     | $R_{SENSE} = 10 \text{ m}\Omega$                                             | 50    | 125  | 200   | mA   |
| t <sub>DISCHARGE</sub>    | Discharge timer                                  | Max time discharge current is applied                                        |       | 1    |       | s    |
| I <sub>DISCHARGE</sub>    | Discharge current                                |                                                                              |       | 8    |       | mA   |
| I <sub>FAULT</sub>        | Fault current after a time-out fault             |                                                                              |       | 2    |       | mA   |
| V <sub>WAKE</sub>         | Wake threshold (relative to V <sub>REG</sub> )   | Voltage on VFB to detect battery absent during wake                          |       | 125  |       | mV   |
| V <sub>DISCH</sub>        | Discharge threshold                              | Voltage on VFB to detect battery absent during discharge                     |       | 0.35 |       | V    |
| PWM HIGH-SI               | DE DRIVER (HIDRV)                                | -                                                                            |       |      |       |      |
| R <sub>DS_HI_ON</sub>     | High-side driver (HSD) turnon resistance         | V <sub>BTST</sub> – V <sub>PH</sub> = 5.5 V                                  |       | 3.3  | 6     | Ω    |
| R <sub>DS HI OFF</sub>    | High-side driver turnoff resistance              | $V_{BTST} - V_{PH} = 5.5 \text{ V}$                                          |       | 1    | 1.3   | Ω    |
| V <sub>BTST_REFRESH</sub> | Bootstrap refresh comparator threshold voltage   | V <sub>BTST</sub> – V <sub>PH</sub> when low-side refresh pulse is requested | 4     | 4.2  |       | ٧    |
| PWM LOW-SII               | DE DRIVER (LODRV)                                |                                                                              |       |      |       |      |
| R <sub>DS_LO_ON</sub>     | Low-side driver (LSD) turnon resistance          |                                                                              |       | 4.1  | 7     | Ω    |
| R <sub>DS LO OFF</sub>    | Low-side driver turnoff resistance               |                                                                              |       | 1    | 1.4   | Ω    |
| PWM DRIVER                | S TIMING                                         | <del> </del>                                                                 |       |      |       |      |
|                           | Driver dead time                                 | Dead time when switching between LSD and HSD, no load at LSD and HSD         |       | 30   |       | ns   |
| PWM OSCILL                | ATOR                                             | 1                                                                            |       |      |       |      |
| V <sub>RAMP HEIGHT</sub>  | PWM ramp height                                  | As percentage of VCC                                                         |       | 7%   |       |      |
|                           | PWM switching frequency <sup>(1)</sup>           |                                                                              | 255   | 300  | 345   | kHz  |
| INTERNAL SO               | OFT START (Eight Steps to Regulation C           | Current I <sub>CHARGE</sub> )                                                |       |      | I     |      |
|                           | Soft-start steps                                 | J.J. W. C.                                                                   |       | 8    |       | step |
|                           | Soft-start step time                             |                                                                              |       | 1.6  |       | ms   |
| CHARGER SE                | CTION POWER-UP SEQUENCING                        |                                                                              |       |      |       |      |
|                           | Charge-enable delay after power up               | Delay from when CE = 1 to when the charger is allowed to turn on             |       | 1.5  |       | s    |
| LOGIC I/O PIN             | I CHARACTERISTICS                                | ,                                                                            |       |      |       |      |
| V <sub>IN_LO</sub>        | CE input-low threshold voltage                   |                                                                              |       |      | 0.8   | V    |
| V <sub>IN_HI</sub>        | CE input-high threshold voltage                  |                                                                              | 2.1   |      |       | ٧    |
| V <sub>BIAS_CE</sub>      | CE input bias current                            | V = 3.3 V (CE has internal 1-MΩ pulldown resistor)                           |       |      | 6     | μA   |
| V <sub>OUT_LO</sub>       | STAT, PG output-low saturation voltage           | Sink current = 5 mA                                                          |       |      | 0.5   | V    |
| I <sub>OUT_HI</sub>       | Leakage current                                  | V = 32 V                                                                     |       |      | 1.2   | μΑ   |

(1) Verified by design.

Submit Documentation Feedback

Copyright © 2010–2015, Texas Instruments Incorporated



## 7.6 Typical Characteristics

#### **Table 1. Table Of Graphs**

|                                                  | FIGURE   |
|--------------------------------------------------|----------|
| REF, REGN, and $\overline{PG}$ Power Up (CE = 1) | Figure 1 |
| Charge Enable                                    | Figure 2 |
| Current Soft Start (CE = 1)                      | Figure 3 |
| Charge Disable                                   | Figure 4 |
| Continuous Conduction Mode Switching Waveforms   | Figure 5 |
| Cycle-by-Cycle Synchronous to Nonsynchronous     | Figure 6 |
| Battery Insertion                                | Figure 7 |
| Battery-to-Ground Short Protection               | Figure 8 |
| Efficiency vs Output Current                     | Figure 9 |









#### 8 Detailed Description

#### 8.1 Overview

The bq24620 device is a stand-alone, integrated lithium phosphate battery charger. The device employs a switched-mode synchronous buck PWM controller with constant switching frequency.

The bq24620 has a battery detect scheme that allows it to automatically detect the presence and absence of a battery. When the battery is detected, charging begins in one of three phases (depending upon battery voltage): precharge, constant current (fast-charge current regulation), and constant voltage (fast-charge voltage regulation). The device will terminate charging when the termination current threshold has been reached and will begin a recharge cycle when the battery voltage has dropped below the recharge threshold ( $V_{RECHG}$ ). Constant (fastcharge) current and termination current can be configured through the ISET pin, allowing for flexibility in battery charging profile. During charging, the integrated fault monitors of the device, such as battery overvoltage protection, battery short detection ( $V_{BATSHT}$ ), thermal shutdown (internal  $T_{SHUT}$  and TS pin), and input voltage protection ( $V_{ACOV}$  and  $V_{UVLO}$ ), ensure battery safety.

The bq24620 has two status pins (STAT and  $\overline{PG}$ ) to indicate the charging status and input voltage (AC adapter) status. These pins can be used to drive LEDs or communicate with a host processor. Additionally, the  $\overline{PG}$  pin can be used to drive external ACFET and BATFET.



Figure 10. Typical Charging Profile

Copyright © 2010–2015, Texas Instruments Incorporated



## 8.2 Functional Block Diagram





#### 8.3 Feature Description

#### 8.3.1 Battery Voltage Regulation

The bq24620 uses a high-accuracy voltage band gap and regulator for the charging voltage. The charge voltage is programmed through a resistor-divider from the battery to ground, with the midpoint tied to the VFB pin. The voltage at the VFB pin is regulated to 1.8 V, giving Equation 1 for the regulation voltage:

$$V_{BAT} = 1.8 \text{ V} \times \left[1 + \frac{R2}{R1}\right]$$

where

where R2 is connected from VFB to the battery and R1 is connected from VFB to GND.

#### 8.3.2 Battery Current Regulation

The ISET1 input sets the maximum charging current. Battery current is sensed by resistor  $R_{SR}$  connected between SRP and SRN. The full-scale differential voltage between SRP and SRN is 100 mV. Thus, for a 10-m $\Omega$  sense resistor, the maximum charging current is 10 A. Equation 2 is for charge current:

$$I_{CHARGE} = \frac{V_{ISET}}{20 \times R_{SR}}$$
 (2)

 $V_{ISET}$ , the input voltage range of ISET, is from 0 to 2 V. The SRP and SRN pins are used to sense voltage across  $R_{SR}$  with default value of 10 m $\Omega$ . However, resistors of other values can also be used. A larger sense resistor gives a larger sense voltage and a higher regulation accuracy, but at the expense of higher conduction loss.

#### 8.3.3 Precharge

On power up, if the battery voltage is below the  $V_{LOWV}$  threshold, the bq24620 applies 125 mA to the battery. <sup>(1)</sup> The precharge feature is intended to revive deeply discharged cells. If the  $V_{LOWV}$  threshold is not reached within 30 minutes of initiating precharge, the charger turns off and a FAULT is indicated on the status pins.

#### 8.3.4 Charge Termination, Recharge, and Safety Timer

The bq24620 monitors the charging current during the voltage regulation phase. Termination is detected while the voltage on the VFB pin is higher than the  $V_{RECH}$  threshold AND the charge current is less than the  $I_{TERM}$  threshold, which is  $1/10^{th}$  of programmed charge current, as calculated in Equation 3:

$$I_{TERM} = \frac{V_{ISET}}{200 \times R_{SR}}$$
 (3)

As a safety backup, the bg24620 also provides an internal 5-hour charge timer for fast charge.

A new charge cycle is initiated when one of the following conditions occurs:

- The battery voltage falls below the recharge threshold.
- A power-on reset (POR) event occurs.
- CE is toggled.

#### 8.3.5 Power Up

The bq24620 uses a SLEEP comparator to determine the source of power on the VCC pin, because VCC can be supplied either from the battery or the adapter. If the VCC voltage is greater than the SRN voltage, the bq24620 enables ACFET and disables BATFET. If all other conditions are met for charging, the bq24620 then attempts to charge the battery (see *Enable and Disable Charging*). If the SRN voltage is greater than VCC, indicating that the battery is the power source, bq24620 enters a low-quiescent-current (<15  $\mu$ A) SLEEP mode to minimize current drain from the battery.

If VCC is below the UVLO threshold, the device is disabled.

(1) 125 mA (assuming a 10-mΩ sense resistor. 1.25 mV is regulated across SRP-SRN, regardless of the value of the sense resistor.)



#### 8.3.6 Enable and Disable Charging

The following conditions must be valid before charge is enabled:

- CE is HIGH.
- The device is not in VCCLOWV mode.
- The device is not in SLEEP mode (that is, VCC > SRN).
- The VCC voltage is lower than the ac overvoltage threshold (VCC < V<sub>ACOV</sub>).
- 30-ms delay is complete after initial power up.
- The REGN LDO and VREF LDO voltages are at the correct levels.
- Thermal shutdown (TSHUT) is not valid.
- · TS fault is not detected.

Any of the following conditions stops ongoing charging:

- CE is LOW.
- Adapter is removed, causing the device to enter VCCLOWV or SLEEP mode.
- Adapter voltage is less than 100 mV above battery.
- Adapter is over voltage.
- The REGN or VREF LDOs are overloaded.
- TSHUT IC temperature threshold is reached (145°C on rising edge with 15°C hysteresis).
- TS voltage goes out of range, indicating the battery temperature is too hot or too cold.
- · Safety timer times out.

#### 8.3.7 Automatic Internal Soft-Start Charger Current

The charger automatically soft-starts the charger regulation current every time the charger goes into fast-charge to ensure there is no overshoot or stress on the output capacitors or the power converter. The soft-start consists of stepping up the charge regulation current into eight evenly divided steps up to the programmed charge current. Each step lasts around 1.6 ms, for a typical rise time of 12.8 ms. No external components are needed for this function.

#### 8.3.8 Converter Operation

The synchronous buck PWM converter uses a fixed-frequency voltage mode with a feed-forward control scheme. A type-III compensation network allows using ceramic capacitors at the output of the converter. The compensation input stage is connected internally between the feedback output (FBO) and the error amplifier input (EAI). The feedback compensation stage is connected between the error amplifier input (EAI) and error amplifier output (EAO). The LC output filter is selected to give a resonant frequency of 10 kHz to 15 kHz for bq24620, where the resonant frequency, f<sub>o</sub>, is given by:

$$f_{o} = \frac{1}{2\pi\sqrt{L_{o}C_{o}}} \tag{4}$$

An internal sawtooth ramp is compared to the internal EAO error control signal to vary the duty cycle of the converter. The ramp height is 7% of the input adapter voltage, making it always directly proportional to the input adapter voltage. This cancels out any loop gain variation due to a change in input voltage, and simplifies the loop compensation. The ramp is offset by 300 mV in order to allow zero-percent duty cycle when the EAO signal is below the ramp. The EAO signal is also allowed to exceed the sawtooth ramp signal in order to get a 100% duty-cycle PWM request. Internal gate-drive logic allows achieving 99.95% duty cycle while ensuring the N-channel upper device always has enough voltage to stay fully on. If the BTST pin to PH pin voltage falls below 4.2 V for more than three cycles, then the high-side N-channel power MOSFET is turned off and the low-side N-channel power MOSFET is turned on to pull the PH node down and recharge the BTST capacitor. Then the high-side driver returns to 100% duty-cycle operation until the (BTST-PH) voltage is detected to fall low again due to leakage current discharging the BTST capacitor below 4.2 V, and the reset pulse is reissued.

The fixed-frequency oscillator keeps tight control of the switching frequency under all conditions of input voltage, battery voltage, charge current, and temperature, simplifying output filter design and keeping it out of the audible noise region. Also see *Application and Implementation* for how to select the inductor, capacitor, and MOSFET.



#### 8.3.9 Synchronous and Nonsynchronous Operation

The charger operates in synchronous mode when the SRP-SRN voltage is above 5 mV (0.5-A inductor current for a  $10\text{-m}\Omega$  sense resistor). During synchronous mode, the internal gate-drive logic ensures there is break-before-make complementary switching to prevent shoot-through currents. During the 30-ns dead time where both FETs are off, the body diode of the low-side power MOSFET conducts the inductor current. Having the low-side FET turn on keeps the power dissipation low, and allows safely charging at high currents. During synchronous mode, the inductor current is always flowing and the converter operates in continuous conduction mode (CCM), creating a fixed two-pole system.

The charger operates in nonsynchronous mode when the SRP-SRN voltage is below 5 mV (0.5-A inductor current for a  $10\text{-m}\Omega$  sense resistor). The charger is forced into nonsynchronous mode when the battery voltage is lower than 2 V or when the average SRP-SRN voltage is lower than 1.25 mV.

During nonsynchronous operation, the body diode of the low-side MOSFET can conduct the positive inductor current after the high-side N-channel power MOSFET turns off. When the load current decreases and the inductor current drops to zero, the body diode is naturally turned off and the inductor current becomes discontinuous. This mode is called discontinuous conduction mode (DCM). During DCM, the low-side N-channel power MOSFET turns on for around 80 ns when the bootstrap capacitor voltage drops below 4.2 V; then the low-side power MOSFET turns off and stays off until the beginning of the next cycle, where the high-side power MOSFET is turned on again. The 80-ns low-side MOSFET on-time is required to ensure the bootstrap capacitor is always recharged and able to keep the high-side power MOSFET on during the next cycle. This is important for battery chargers, where unlike regular DC-DC converters, there is a battery load that maintains a voltage and can both source and sink current. The 80-ns low-side pulse pulls the PH node (connection between high- and low-side MOSFETs) down, allowing the bootstrap capacitor to recharge up to the REGN LDO value. After the 80 ns, the low-side MOSFET is kept off to prevent negative inductor current from occurring.

At very low currents during nonsynchronous operation, there may be a small amount of negative inductor current during the 80-ns recharge pulse. The charge must be low enough to be absorbed by the input capacitance. Whenever the converter goes into zero-percent duty cycle, the high-side MOSFET does not turn on, and the low-side MOSFET does not turn on (only 80-ns recharge pulse) either, and there is almost no discharge from the battery.

During the DCM mode, the loop response automatically changes and has a single-pole system at which the pole is proportional to the load current, because the converter does not sink current, and only the load provides a current sink. This means at very low currents the loop response is slower, as there is less sinking current available to discharge the output voltage.

#### 8.3.10 Cycle-by-Cycle Charge Undercurrent

If the SRP-SRN voltage decreases below 5 mV (the charger is also forced into nonsynchronous mode when the average SRP-SRN voltage is lower than 1.25 mV), the low-side FET is turned off for the remainder of the switching cycle to prevent negative inductor current. During DCM, the low-side FET only turns on for around 80 ns when the bootstrap capacitor voltage drops below 4.2 V to provide refresh charge for the bootstrap capacitor. This is important to prevent negative inductor current from causing a boost effect in which the input voltage increases as power is transferred from the battery to the input capacitors, which leads to an overvoltage stress on the VCC node and potentially causes damage to the system.

#### 8.3.11 Input Overvoltage Protection (ACOV)

ACOV provides protection to prevent system damage due to high input voltage. Once the adapter voltage reaches the ACOV threshold, charge is disabled and the battery is switched to the system instead of the adapter.

#### 8.3.12 Input Undervoltage Lockout (UVLO)

The system must have a minimum VCC voltage to allow proper operation. This VCC voltage could come from either input the adapter orthe battery, if a conduction path exists from the battery to VCC through the high-side NMOS body diode. When VCC is below the UVLO threshold, all circuits in the IC are disabled.



#### 8.3.13 Battery Overvoltage Protection

The converter does not allow the high-side FET to turn on until the BAT voltage goes below 105% of the regulation voltage. This allows one-cycle response to an overvoltage condition, such as occurs when the load is removed or the battery is disconnected. An 8-mA current sink from SRP/SRN to PGND is on only during charge and allows discharging the stored output inductor energy that is transferred to the output capacitors. BATOVP also suspends the safety timer.

#### 8.3.14 Cycle-by-Cycle Charge Overcurrent Protection

The charger has a secondary cycle-to-cycle overcurrent protection. The charger monitors the charge current, and prevents the current from exceeding 160% of the programmed charge current. The high-side gate drive turns off when the overcurrent is detected, and automatically resumes when the current falls below the overcurrent threshold.

#### 8.3.15 Thermal Shutdown Protection

The QFN package has low thermal impedance, which provides good thermal conduction from the silicon to the ambient, to keep junctions temperatures low. As an added level of protection, the charger converter turns off and self-protects whenever the junction temperature exceeds the TSHUT threshold of 145°C. The charger stays off until the junction temperature falls below 130°C. Then the charger soft-starts again if all other enable-charge conditions are valid. Thermal shutdown also suspends the safety timer.

#### 8.3.16 Temperature Qualification

The controller continuously monitors battery temperature by measuring the voltage between the TS pin and GND. A negative temperature coefficient thermistor (NTC) and an external voltage divider typically develop this voltage. The controller compares this voltage against its internal thresholds to determine if charging is allowed. To initiate a charge cycle, the battery temperature must be within the  $V_{LTF}$  to  $V_{HTF}$  thresholds. If battery temperature is outside of this range, the controller suspends charge and the safety timer and waits until the battery temperature is within the  $V_{LTF}$  to  $V_{TCO}$  thresholds. If the battery temperature is outside of this range, the controller suspends charge and the safety timer and waits until the battery temperature is within the  $V_{LTF}$  to  $V_{HTF}$  range. If the battery temperature is between the  $V_{LTF}$  and  $V_{COOL}$  thresholds or between the  $V_{HTF}$  and  $V_{WARM}$  thresholds, charge is automatically reduced to  $I_{CHARGE}/8$ . To avoid early termination during COOL/WARM condition, set  $I_{TERM} \leq I_{CHARGE}/10$ . The controller suspends charge by turning off the PWM charge FETs. Figure 11 and Figure 12 summarize the operation.





Figure 11. TS, Thermistor Sense Thresholds



Figure 12. Typical Charge Current vs Temperature Profile

Assuming a 103AT NTC thermistor on the battery pack as shown in Figure 17, the values of RT1 and RT2 can be determined by using Equation 5 and Equation 6:

Copyright © 2010–2015, Texas Instruments Incorporated



$$RT2 = \frac{V_{VREF} \times RTH_{COOL} \times RTH_{WARM} \times \left(\frac{1}{V_{COOL}} - \frac{1}{V_{WARM}}\right)}{RTH_{WARM} \times \left(\frac{V_{VREF}}{V_{WARM}} - 1\right) - RTH_{COOL} \times \left(\frac{V_{VREF}}{V_{COOL}} - 1\right)}$$

$$RT1 = \frac{\frac{V_{VREF}}{V_{COOL}} - 1}{\frac{1}{RT2} + \frac{1}{RTH_{COOL}}}$$
(5)



Figure 13. TS Resistor Network

For example, a 103AT NTC thermistor is used to monitor the battery pack temperature. Select  $T_{COOL} = 0^{\circ}\text{C}$ ,  $T_{WARM} = 60^{\circ}\text{C}$ . From the calculation and selecting a standard 5% resistor value, we can get RT1 = 2.2 k $\Omega$ , RT2 = 6.8 k $\Omega$ , and  $T_{COLD}$  is  $-17^{\circ}\text{C}$  (target  $-20^{\circ}\text{C}$ );  $T_{HOT}$  is  $77^{\circ}\text{C}$  (target  $75^{\circ}\text{C}$ ), and  $T_{CUT-OFF}$  is  $86^{\circ}\text{C}$  (target  $80^{\circ}\text{C}$ ). A small RC filter is suggested to protect the TS pin from system-level ESD.

#### 8.3.17 Timer Fault Recovery

The bq24620 provides a recovery method to deal with timer fault conditions. The following summarizes this method:

**Condition 1:** The battery voltage is above the recharge threshold and a time-out fault occurs.

**Recovery Method:** The timer fault clears when the battery voltage falls below the recharge threshold, and battery detection begins. Taking CE low, or a POR condition, also clears the fault.

Condition 2: The battery voltage is below the RECHARGE threshold and a time-out fault occurs.

**Recovery Method:** Under this scenario, the bq24620 applies the IFAULT current to the battery. This small current is used to detect a battery removal condition and remains on as long as the battery voltage stays below the recharge threshold. If the battery voltage goes above the recharge threshold, the bq24620 disables the fault current and executes the recovery method described in Condition 1. Taking CE low, or a POR condition, also clears the fault.

#### 8.3.18 PG Output

The open-drain  $\overline{PG}$  (power good) indicates whether the VCC voltage is valid or not. The open-drain FET turns on whenever the bq24620 has a valid VCC input (not in UVLO or ACOV or SLEEP mode). The  $\overline{PG}$  pin can be used to drive an LED or communicate with the host processor.



#### 8.3.19 CE (Charge Enable)

The CE digital input is used to disable or enable the charge process. A high-level signal on this pin enables charge, provided all the other conditions for charge are met (see *Enable and Disable Charging*). A high-to-low transition on this pin also resets all timers and fault conditions. There is an internal 1-M $\Omega$  pulldown resistor on the CE pin, so if CE is floated, the charge does not turn on.

#### 8.3.20 Charge Status Outputs

The open-drain STAT outputs indicate various charger operations as shown in Table 2. These status pins can be used to drive LEDs or communicate with the host processor. OFF indicates that the open-drain transistor is turned off.

Table 2. Stat Pin Definition For Bq24620

| CHARGE STATE                                      | STAT           |
|---------------------------------------------------|----------------|
| Charge in progress                                | ON             |
| Charge complete (PG = LOW)                        | OFF            |
| Sleep mode (PG = HIGH)                            | OFF            |
| Charge suspend, timer fault, ACOV, battery absent | BLINK (0.5 Hz) |



#### 8.3.21 Battery Detection

For applications with removable battery packs, the bq24620 provides a battery-absent detection scheme to reliably detect insertion or removal of battery packs. CE must be HIGH to enable battery detection function.



Figure 14. Battery Detection Flow Chart

Once the device has powered up, an 8-mA discharge current is applied to the SRN terminal. If the battery voltage falls below the LOWV threshold within 1 second, the discharge source is turned off, and the charger is turned on at low charge current (125 mA). If the battery voltage rises above the recharge threshold within 500 ms, no battery is present and the cycle restarts. If either the 500-ms or 1-second timer times out before the respective thresholds are hit, a battery is detected and a charge cycle is initiated. See *Maximum Output Capacitance* for more information.





Figure 15. Battery-Detect Timing Diagram



#### 8.4 Device Functional Modes



Figure 16. Device Operational Flow Chart



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The bq24620 battery charger is ideal for high current charging (up to 10 A) and can charge battery packs consisting of single cells or multiple cells in series. The bq24620EVM evaluation module is a complete charge module for evaluating the bq24620. The application curves were taken using the bq24620EVM. Refer to the EVM user's guide (SLUU410) for EVM information.

#### 9.2 Typical Application



NOTE: VIN = 28 V, BAT = 5-cell Li-Phosphate,  $I_{charge}$  = 3 A,  $I_{precharge}$  = 0.125 A,  $I_{term}$  = 0.3 A

Figure 17. Typical System Schematic

#### 9.2.1 Design Requirements

For this design example, use the parameters listed in Table 3 as the input parameters.

**Table 3. Design Parameters** 

| DESIGN PARAMETER                                       | EXAMPLE VALUE  |
|--------------------------------------------------------|----------------|
| AC adapter voltage (VIN)                               | 28 V           |
| Battery charge voltage (number of cells in series)     | 18 V (5 cells) |
| Battery charge current (during constant current phase) | 3 A            |
| Precharge current                                      | 0.125 A        |
| Termination current                                    | 0.3 A          |



#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Inductor Selection

The bq24620 has a 300-kHz switching frequency to allow the use of small inductor and capacitor values. Inductor saturation current must be higher than the charging current (I<sub>CHARGE</sub>) plus half the ripple current (I<sub>RIPPLE</sub>):

$$I_{SAT} \ge I_{CHG} + (1/2)I_{RIPPLE}$$
 (7)

The inductor ripple current depends on input voltage  $(V_{IN})$ , duty cycle  $(D = V_{OUT}/V_{IN})$ , switching frequency  $(f_S)$  and inductance (L):

$$I_{RIPPLE} = \frac{V_{IN} \times D \times (1 - D)}{f_{S} \times L}$$
(8)

The maximum inductor ripple current happens with D = 0.5. For example, the battery-charging voltage range is from 2.8 V to 14.4 V for a four-cell battery pack. For 20-V adapter voltage, 10-V battery voltage gives the maximum inductor ripple current.

Usually, inductor ripple is designed in the range of 20%-40% of maximum charging current as a trade-off between inductor size and efficiency for a practical design.

The bq24620 has cycle-by-cycle charge undercurrent protection (UCP) by monitoring the charging-current sensing resistor to prevent negative inductor current. The typical UCP threshold is 5 mV falling edge, corresponding to 0.5-A falling edge for a 10-m $\Omega$  charging-current-sensing resistor.

#### 9.2.2.2 Input Capacitor

The input capacitor must have enough ripple current rating to absorb input switching-ripple current. The worst-case RMS ripple current is half of the charging current when duty cycle is 0.5. If the converter does not operate at 50% duty cycle, then the worst-case capacitor RMS current I<sub>CIN</sub> occurs where the duty cycle is closest to 50% and can be estimated by the following equation:

$$I_{CIN} = I_{CHG} \times \sqrt{D \times (1 - D)}$$
(9)

A low-ESR ceramic capacitor such as X7R or X5R is preferred for the input-decoupling capacitor and must be placed as close as possible to the drain of the high-side MOSFET and source of the low-side MOSFET. The voltage rating of the capacitor must be higher than the normal input voltage level. A 25-V rating or higher capacitor is preferred for 20-V input voltage. A 20-µF capacitor is suggested for typical of 3-A to 4-A charging current.

#### 9.2.2.3 Output Capacitor

The output capacitor also must have enough ripple current rating to absorb the output switching-ripple current. The output capacitor RMS current  $I_{COLT}$  is given:

$$I_{\text{COUT}} = \frac{I_{\text{RIPPLE}}}{2 \times \sqrt{3}} \approx 0.29 \times I_{\text{RIPPLE}}$$
(10)

The output capacitor voltage ripple can be calculated as follows:

$$\Delta V_{o} = \frac{1}{8LCf_{s}^{2}} \left( V_{BAT} - \frac{V_{BAT}^{2}}{V_{IN}} \right)$$
(11)

At certain input and output voltage and switching frequency, the voltage ripple can be reduced by increasing the output filter LC.

The bq24620 has an internal loop compensator. To get good loop stability, the resonant frequency of the output inductor and output capacitor must be designed from 10 kHz to 15 kHz. The preferred ceramic capacitor is 25 V, X7R, or X5R for 4-cell applications.

Submit Documentation Feedback

Product Folder Links: bq24620



#### 9.2.2.4 Power MOSFET Selection

Two external N-channel MOSFETs are used for a synchronous switching battery charger. The gate drivers are internally integrated into the IC with 6 V of gate drive voltage. 30-V or higher voltage rating MOSFETs are preferred for 20-V input voltage, and 40-V MOSFETs are preferred for 20-V to 28-V input voltage.

Figure-of-merit (FOM) is usually used for selecting the proper MOSFET, based on a tradeoff between the conduction loss and switching loss. For the top-side MOSFET, FOM is defined as the product of the MOSFET ON-resistance,  $r_{DS(on)}$ , and the gate-to-drain charge,  $Q_{GD}$ . For the bottom-side MOSFET, FOM is defined as the product of the MOSFET ON-resistance,  $r_{DS(on)}$ , and the total gate charge,  $Q_{GD}$ .

$$FOM_{top} = R_{DS(on)} \times Q_{GD} \qquad FOM_{bottom} = R_{DS(on)} \times Q_{G}$$
(12)

The lower the FOM value, the lower the total power loss. Usually lower  $r_{DS(on)}$  has higher cost with the same package size.

The top-side MOSFET loss includes conduction loss and switching loss. It is a function of duty cycle (D =  $V_{OUT}/V_{IN}$ ), charging current ( $I_{CHARGE}$ ), MOSFET ON-resistance  $r_{DS(on)}$ ), input voltage ( $V_{IN}$ ), switching frequency ( $f_S$ ), turnon time ( $t_{on}$ ), and turnoff time ( $t_{off}$ ):

$$P_{top} = D \times I_{CHG}^{2} \times R_{DS(on)} + \frac{1}{2} \times V_{IN} \times I_{CHG} \times (t_{on} + t_{off}) \times f_{S}$$
(13)

The first item represents the conduction loss. Usually MOSFET  $r_{DS(on)}$  increases by 50% with 100°C junction temperature rise. The second term represents the switching loss. The MOSFET turnon and turnoff times are given by:

$$t_{on} = \frac{Q_{SW}}{I_{on}}, t_{off} = \frac{Q_{SW}}{I_{off}}$$
(14)

where  $Q_{sw}$  is the switching charge,  $I_{on}$  is the turnon gate-driving current, and  $I_{off}$  is the turnoff gate-driving current. If the switching charge is not given in the MOSFET data sheet, it can be estimated by gate-to-drain charge ( $Q_{GD}$ ) and gate-to-source charge ( $Q_{GS}$ ):

$$Q_{SW} = Q_{GD} + \frac{1}{2} \times Q_{GS}$$
 (15)

Total gate-driving current can be estimated by the REGN voltage ( $V_{REGN}$ ), MOSFET plateau voltage ( $V_{plt}$ ), total turnon gate resistance ( $R_{on}$ ), and turnoff gate resistance  $R_{off}$ ) of the gate driver:

$$I_{on} = \frac{V_{REGN} - V_{plt}}{R_{on}}, I_{off} = \frac{V_{plt}}{R_{off}}$$
(16)

The conduction loss of the bottom-side MOSFET is calculated with the following equation when it operates in synchronous continuous conduction mode:

$$P_{bottom} = (1 - D) \times I_{CHG}^2 \times R_{DS(on)}$$
(17)

If the SRP-SRN voltage decreases below 5 mV (the charger is also forced into nonsynchronous mode when the average SRP-SRN voltage is lower than 1.25 mV), the low-side FET is turned off for the remainder of the switching cycle to prevent negative inductor current.

As a result, all the freewheeling current goes through the body diode of the bottom-side MOSFET. The maximum charging current in nonsynchronous mode can be up to 0.9 A (0.5 A typical) for a 10-m $\Omega$  charging-current-sensing resistor, considering IC tolerance. Choose the bottom-side MOSFET with either an internal Schottky or body diode capable of carrying the maximum nonsynchronous mode charging current.

MOSFET gate-driver power loss contributes to the dominant losses on controller IC when the buck converter is switching. Choosing a MOSFET with a small  $Q_{g\_total}$  reduces the IC power loss to avoid thermal shutdown.

$$P_{ICLoss\ driver} = V_{IN} \cdot Q_{g\ total} \cdot f_{s}$$

where

The VREF load current is another component of the VCC input current (do not overload VREF), where total IC loss can be described by following equations:



$$P_{VREF} = (V_{IN} - V_{VREF}) \cdot I_{VREF}$$

$$P_{ICLOSS} = P_{ICLOSS\_driver} + P_{VREF} + P_{Quiescent}$$
(19)

#### 9.2.2.5 Input Filter Design

During adapter hot plug-in, the parasitic inductance and input capacitor from the adapter cable form a secondorder system. The voltage spike at the VCC pin may be beyond the IC maximum voltage rating and damage the IC. The input filter must be carefully designed and tested to prevent an overvoltage event on VCC pin.

There are several methods to damping or limiting the overvoltage spike during adapter hot plug-in. An electrolytic capacitor with high ESR as an input capacitor can damp the overvoltage spike well below the IC maximum pinvoltage rating. A high-current-capability TVS Zener diode can also limit the overvoltage level to an IC-safe level. However, these two solutions may not have low cost or small size.

A cost-effective and small-size solution is shown in Figure 18. R1 and C1 comprise a damping RC network to damp the hot plug-in oscillation. As a result, the overvoltage spike is limited to a safe level. D1 is used for reverse voltage protection for the VCC pin (it can be the input Schottky diode or the body diode of the input ACFET). C2 is a VCC pin-decoupling capacitor, and it must be placed as close as possible to the VCC pin. R2 and C2 form a damping RC network to further protect the IC from high-dv/dt and high-voltage spikes. The C2 value must be less than the C1 value so R1 can be dominant over the ESR of C1 to get enough damping effect for hot plug-in. R1 and R2 packages must be sized to handle the inrush-current power loss according to the resistor manufacturer's data sheet. The filter component values always must be verified with the real application, and minor adjustments may be needed to fit in the real application circuit.



Figure 18. Input Filter

#### 9.2.2.6 Inductor, Capacitor, and Sense Resistor Selection Guidelines

The bq24620 provides internal loop compensation. With this scheme, best stability occurs when the LC resonant frequency, f<sub>0</sub>, is approximately 10 kHz to 15 kHz per Equation 20:

$$f_{o} = \frac{1}{2\pi\sqrt{L_{o}C_{o}}} \tag{20}$$

Table 4 provides a summary of typical LC components for various charge currents

Table 4. Typical Inductor, Capacitor, and Sense Resistor Values as a Function of Charge Current

| CHARGE CURRENT      | 2 A    | 4 A    | 6 A    | 8 A    | 10 A   |
|---------------------|--------|--------|--------|--------|--------|
| Output inductor LO  | 8.2 µH | 8.2 µH | 5.6 µH | 4.7 µH | 4.7 µH |
| Output capacitor CO | 20 μF  | 20 µF  | 20 µF  | 40 µF  | 40 μF  |
| Sense resistor      | 10 mΩ  |



#### Table 5. Component List for Typical System Circuit of Figure 17

| PART DESIGNATOR  | QTY                                        | DESCRIPTION                                                             |  |  |  |  |  |
|------------------|--------------------------------------------|-------------------------------------------------------------------------|--|--|--|--|--|
| Q4, Q5           | 2                                          | N-channel MOSFET, 40 V, 30 A, PowerPAK SO-8, Vishay-Siliconix, SiR426DN |  |  |  |  |  |
| D1               | 1                                          | Diode, dual Schottky, 30 V, 200 mA, SOT23, Fairchild, BAT54C            |  |  |  |  |  |
| D2               | 1                                          | hottky diode, 40 V, 5 A, SMC, ON Semiconductor, MBRS540T3               |  |  |  |  |  |
| R <sub>SR</sub>  | 2                                          | Sense resistor, 10 mΩ, 1%, 1 W, 2010, Vishay-Dale, WSL2010R0100F        |  |  |  |  |  |
| L1               | 1                                          | Inductor, 6.8 µH, 5.5 A, Vishay-Dale, IHLP2525CZ                        |  |  |  |  |  |
| C8, C9, C12, C13 | 4                                          | Capacitor, ceramic, 10 µF, 35 V, 10%, X7R                               |  |  |  |  |  |
| C2               | 1                                          | Capacitor, ceramic, 2.2 μF, 50 V, 10%, X7R                              |  |  |  |  |  |
| C4, C5           | 2 Capacitor, ceramic, 1 μF, 16 V, 10%, X7R |                                                                         |  |  |  |  |  |
| C7               | 1                                          | Capacitor, ceramic, 1 µF, 50 V, 10%, X7R                                |  |  |  |  |  |
| C1, C6, C11      | 4                                          | Capacitor, ceramic, 0.1 µF, 16 V, 10%, X7R                              |  |  |  |  |  |
| C <sub>ff</sub>  | 1                                          | Capacitor, ceramic, 22 pF, 35 V, 10%, X7R                               |  |  |  |  |  |
| C10              | 1                                          | Capacitor, ceramic, 0.1 µF, 50 V, 10%                                   |  |  |  |  |  |
| R1, R7           | 2                                          | Resistor, chip, 100 k $\Omega$ , 1/16 W, 0.5%                           |  |  |  |  |  |
| R2               | 1                                          | Resistor, chip, 900 kΩ, 1/16 W, 0.5%                                    |  |  |  |  |  |
| R8               | 1                                          | Resistor, chip, 22.1 k $\Omega$ , 1/16 W, 0.5%                          |  |  |  |  |  |
| R9               | 1                                          | Resistor, chip, 9.31 k $\Omega$ , 1/16 W, 1%                            |  |  |  |  |  |
| R10              | 1                                          | Resistor, chip, 430 kΩ, 1/16 W, 1%                                      |  |  |  |  |  |
| R11              | 1                                          | Resistor, chip, 2 Ω, 1 W, 5%                                            |  |  |  |  |  |
| R13, R14         | 2                                          | 2 Resistor, chip, 10 kΩ, 1/16 W, 5%                                     |  |  |  |  |  |
| R5               | 1 Resistor, chip, 100 Ω, 1/16 W, 0.5%      |                                                                         |  |  |  |  |  |
| R6               | 1                                          | Resistor, chip, 10 $\Omega$ , 1 W, 5%                                   |  |  |  |  |  |
| D3, D4           | 2                                          | LED diode, green, 2.1 V, 10 mΩ, Vishay-Dale, WSL2010R0100F              |  |  |  |  |  |

#### 9.2.2.7 Maximum Output Capacitance

Care must be taken that the total output capacitance at the battery node is not so large that the discharge current source cannot pull the voltage below the LOWV threshold during the 1-second discharge time. The maximum output capacitance can be calculated as seen in Equation 21:

$$C_{MAX} = \frac{I_{DISCH} \times t_{DISCH}}{1.425 \times 1 + \frac{R_2}{R_1}}$$

where

- C<sub>MAX</sub> is the maximum output capacitance.
- I<sub>DISCH</sub> is the discharge current.
- t<sub>DISCH</sub> is the discharge time.
- R<sub>2</sub> and R<sub>1</sub> are the voltage feedback resistors from the battery to the VFB pin.

The 1.425 factor is the difference between the RECHARGE and the LOWV thresholds at the VFB pin.

#### **EXAMPLE**

For a 3-cell Li+ charger, with R2 = 500 k $\Omega$ , R1 = 100 k $\Omega$  (giving 10.8 V for voltage regulation),  $I_{DISCH}$  = 8 mA,  $t_{DISCH}$  = 1 second,

$$C_{MAX} = \frac{8mA \times 1sec}{1.425 \times \left[1 + \frac{500k}{100k}\right]} = 930 \ \mu F$$
 (22)

Based on these calculations, no more than 930  $\mu$ F should be allowed on the battery node for proper operation of the battery detection circuit.

Submit Documentation Feedback

(21)

# TEXAS INSTRUMENTS

## 9.2.3 Application Curves





#### 10 Power Supply Recommendations

For proper operation of bq24620, VCC must be from 5 V to 28 V. To begin charging, VCC must be higher than SRN by at least 500 mV (otherwise, the device will be in sleep mode). TI recommends an input voltage of at least 1.5 V to 2 V higher than the battery voltage, taking into consideration the DC losses in the high-side FET (Rdson), inductor (DCR), the input diode drop, and battery sense resistor (between SRP and SRN). Power limit for the input supply must be greater than the maximum power required for battery charging.

#### 11 Layout

#### 11.1 Layout Guidelines

The switching node rise and fall times must be minimized for minimum switching loss. Proper layout of the components to minimize the high-frequency current-path loop (see Figure 21) is important to prevent electrical and magnetic field radiation and high-frequency resonant problems. The following is a PCB layout priority list for proper layout. Layout of the PCB according to this specific order is essential.

- 1. Place the input capacitor as close as possible to the switching MOSFET supply and ground connections, and use the shortest possible copper trace connection. These parts should be placed on the same layer of the PCB instead of on different layers, using vias to make this connection.
- 2. The IC must be placed close to the switching MOSFET gate terminals, keeping the gate-drive signal traces short for a clean MOSFET drive. The IC can be placed on the other side of the PCB from the switching MOSFETs.
- 3. Place the inductor input terminal as close as possible to switching MOSFET output terminal. Minimize the copper area of this trace to lower electrical and magnetic field radiation, but make the trace wide enough to carry the charging current. Do not use multiple layers in parallel for this connection. Minimize parasitic capacitance from this area to any other trace or plane.
- 4. The charging-current-sensing resistor must be placed right next to the inductor output. Route the sense leads connected across the sensing resistor back to the IC in same layer, close to each other (minimize loop area), and do not route the sense leads through a high-current path (see Figure 22 for Kelvin connection for best current accuracy). Place the decoupling capacitor on these traces next to the IC.
- 5. Place the output capacitor next to the sensing-resistor output and ground.
- 6. The output capacitor ground connections must be tied to the same copper that connects to the input capacitor ground before connecting to system ground.
- 7. Route the analog ground separately from the power ground and use a single ground connection to tie the charger power ground to the charger analog ground. Just beneath the IC, use the copper pour for analog ground, but avoid power pins to reduce inductive and capacitive noise coupling. Connect analog ground to GND. Connect the analog ground and power ground together using the thermal pad as the single ground connection point, or use a  $0-\Omega$  resistor to tie analog ground to power ground (the thermal pad should tie to analog ground in this case). A star-connection under the thermal pad is highly recommended.
- 8. It is critical to solder the exposed thermal pad on the back of the IC package to the PCB ground. Ensure that there are sufficient thermal vias directly under the IC, connecting to the ground plane on the other layers.
- 9. Place decoupling capacitors next to the IC pins to make trace connections as short as possible.
- 10. All via sizes and numbers must be enough for a given current path.

See the EVM design (SLUU410) for the recommended component placement with trace and via locations.

For QFN information, see SCBA017 and SLUA271.



## 11.2 Layout Example



Figure 21. High-Frequency Current Path



Figure 22. Sensing Resistor PCB Layout



#### 12 Device and Documentation Support

#### 12.1 Device Support

#### 12.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 12.2 Documentation Support

#### 12.2.1 Related Documentation

For related documentation, see the following:

- bg24600/20/40 EVM (HPA421) Multi Cell Synchronous Switch-Mode Charger, SLUU410
- Quad Flatpack No-Lead Logic Packages, SCBA017
- QFN/SON PCB Attachment, SLUA271

#### 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| BQ24620RVAR      | ACTIVE | VQFN         | RVA                | 16   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | OAR                     | Samples |
| BQ24620RVAT      | ACTIVE | VQFN         | RVA                | 16   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | OAR                     | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

## PACKAGE MATERIALS INFORMATION

www.ti.com 7-Apr-2015

## TAPE AND REEL INFORMATION





|   |    | Dimension designed to accommodate the component width     |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| 1 | P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| 7 til dillionolollo aro nominar |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|---------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| BQ24620RVAR                     | VQFN            | RVA                | 16 | 3000 | 330.0                    | 12.4                     | 3.75       | 3.75       | 1.15       | 8.0        | 12.0      | Q1               |
| BQ24620RVAT                     | VQFN            | RVA                | 16 | 250  | 180.0                    | 12.4                     | 3.75       | 3.75       | 1.15       | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 7-Apr-2015



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ24620RVAR | VQFN         | RVA             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| BQ24620RVAT | VQFN         | RVA             | 16   | 250  | 210.0       | 185.0      | 35.0        |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.



4209715/B 05/11

## RVA (S-PVQFN-N16)

#### PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters



Bottom View

Exposed Thermal Pad Dimensions

# RVA (S-PVQFN-N16)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated