

**MC68HC908QY4 MC68HC908QT4 MC68HC908QY2 MC68HC908QT2 MC68HC908QY1 MC68HC908QT1**

Data Sheet

**M68HC08 Microcontrollers**

MC68HC908QY4/D Rev. 6 03/2010



freescale.com





**MC68HC908QY4 MC68HC908QT4 MC68HC908QY2 MC68HC908QT2 MC68HC908QY1 MC68HC908QT1**

**Data Sheet**

To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to:

http://freescale.com/

Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. This product incorporates SuperFlash® technology licensed from SST.

© Freescale Semiconductor, Inc., 2005–2010. All rights reserved.



### **Revision History**

The following revision history table summarizes changes contained in this document. For your convenience, the page number designators have been linked to the appropriate location.

### **Revision History (Sheet 1 of 3)**





### **Revision History (Sheet 2 of 3)**

 $\overline{\phantom{a}}$ 





**Revision History**

### **Revision History (Sheet 3 of 3)**





## **List of Chapters**

 $\overline{\phantom{a}}$ 





**List of Chapters**



### **Table of Contents**

### **Chapter 1 General Description**



### **Chapter 2**

### Memory



# **Chapter 3**<br>Analog-to-Digital Converter (ADC)





#### **Table of Contents**



### **Chapter 4**

### Auto Wakeup Module (AWU)



## **Chapter 5**<br>**Configuration Register (CONFIG)**



### **Chapter 6 Computer Operating Properly (COP)**





### **Chapter 7 Central Processor Unit (CPU)**



### **Chapter 8 External Interrupt (IRQ)**



# Chapter 9<br>Keyboard Interrupt Module (KBI)





#### **Table of Contents**



### **Chapter 10 [Low-Voltage Inhibit \(LVI\)](#page-84-0)**



### **Chapter 11**

### **[Oscillator Module \(OSC\)](#page-88-0)**





### **Chapter 12 [Input/Output Ports \(PORTS\)](#page-96-1)**



### **Chapter 13 [System Integration Module \(SIM\)](#page-102-0)**





#### **Table of Contents**



### **Chapter 14 [Timer Interface Module \(TIM\)](#page-118-0)**



### **Chapter 15 [Development Support](#page-132-0)**







### **Chapter 16 [Electrical Specifications](#page-148-0)**



### **Chapter 17**

### **[Ordering Information and Mechanical Specifications](#page-164-1)**





**Table of Contents**



### <span id="page-16-0"></span>**Chapter 1 General Description**

### <span id="page-16-1"></span>**1.1 Introduction**

The MC68HC908QY4 is a member of the low-cost, high-performance M68HC08 Family of 8-bit microcontroller units (MCUs). The M68HC08 Family is a Complex Instruction Set Computer (CISC) with a Von Neumann architecture. All MCUs in the family use the enhanced M68HC08 central processor unit (CPU08) and are available with a variety of modules, memory sizes and types, and package types.

| <b>Device</b> | <b>FLASH</b><br><b>Memory Size</b> | Analog-to-Digital<br><b>Converter</b> | Pin<br>Count |
|---------------|------------------------------------|---------------------------------------|--------------|
| MC68HC908QT1  | 1536 bytes                         |                                       | 8 pins       |
| MC68HC908QT2  | 1536 bytes                         | 4 ch, 8 bit                           | 8 pins       |
| MC68HC908QT4  | 4096 bytes                         | 4 ch, 8 bit                           | 8 pins       |
| MC68HC908QY1  | 1536 bytes                         |                                       | 16 pins      |
| MC68HC908QY2  | 1536 bytes                         | 4 ch, 8 bit                           | 16 pins      |
| MC68HC908QY4  | 4096 bytes                         | 4 ch, 8 bit                           | 16 pins      |

0.4 **Table 1-1. Summary of Device Variations**

### <span id="page-16-2"></span>**1.2 Features**

Features include:

- High-performance M68HC08 CPU core
- Fully upward-compatible object code with M68HC05 Family
- 5-V and 3-V operating voltages  $(V_{DD})$
- 8-MHz internal bus operation at 5 V, 4-MHz at 3 V
- Trimmable internal oscillator
	- 3.2 MHz internal bus operation
	- $-$  8-bit trim capability allows 0.4% accuracy<sup>(1)</sup>
	- $\pm$  25% untrimmed
- Auto wakeup from STOP capability
- Configuration (CONFIG) register for MCU configuration options, including:
	- Low-voltage inhibit (LVI) trip point
- In-system FLASH programming
- FLASH security<sup>(2)</sup>

<sup>1.</sup> The oscillator frequency is guaranteed to ±5% over temperature and voltage range after trimming.

<sup>2.</sup> No security feature is absolutely secure. However, Freescale's strategy is to make reading or copying the FLASH difficult for unauthorized users.



#### **General Description**

- On-chip in-application programmable FLASH memory (with internal program/erase voltage generation)
	- MC68HC908QY4 and MC68HC908QT4 4096 bytes
	- MC68HC908QY2, MC68HC908QY1, MC68HC908QT2, and MC68HC908QT1 1536 bytes
	- 128 bytes of on-chip random-access memory (RAM)
- 2-channel, 16-bit timer interface module (TIM)
- 4-channel, 8-bit analog-to-digital converter (ADC) on MC68HC908QY2, MC68HC908QY4, MC68HC908QT2, and MC68HC908QT4
- 5 or 13 bidirectional input/output (I/O) lines and one input only:
	- Six shared with keyboard interrupt function and ADC
	- Two shared with timer channels
	- One shared with external interrupt (IRQ)
	- Eight extra I/O lines on 16-pin package only
	- High current sink/source capability on all port pins
	- Selectable pullups on all ports, selectable on an individual bit basis
	- Three-state ability on all port pins
- 6-bit keyboard interrupt with wakeup feature (KBI)
- Low-voltage inhibit (LVI) module features:
	- Software selectable trip point in CONFIG register
- System protection features:
	- Computer operating properly (COP) watchdog
	- Low-voltage detection with reset
	- Illegal opcode detection with reset
	- Illegal address detection with reset
- External asynchronous interrupt pin with internal pullup  $(\overline{IRQ})$  shared with general-purpose input pin
- Master asynchronous reset pin (RST) shared with general-purpose input/output (I/O) pin
- Power-on reset
- Internal pullups on  $\overline{IRQ}$  and  $\overline{RST}$  to reduce external components
- Memory mapped I/O registers
- Power saving stop and wait modes
- MC68HC908QY4, MC68HC908QY2, and MC68HC908QY1 are available in these packages:
	- 16-pin plastic dual in-line package (PDIP)
	- 16-pin small outline integrated circuit (SOIC) package
	- 16-pin thin shrink small outline package (TSSOP)
- MC68HC908QT4, MC68HC908QT2, and MC68HC908QT1 are available in these packages:
	- 8-pin PDIP
	- 8-pin SOIC
	- 8-pin dual flat no lead (DFN) package





Features of the CPU08 include the following:

- Enhanced HC05 programming model
- Extensive loop control functions
- 16 addressing modes (eight more than the HC05)
- 16-bit index register and stack pointer
- Memory-to-memory data transfers
- Fast  $8 \times 8$  multiply instruction
- Fast 16/8 divide instruction
- Binary-coded decimal (BCD) instructions
- Optimization for controller applications
- Efficient C language support

### <span id="page-18-0"></span>**1.3 MCU Block Diagram**

[Figure 1-1](#page-19-0) shows the structure of the MC68HC908QY4.

### <span id="page-18-1"></span>**1.4 Pin Assignments**

The MC68HC908QT4, MC68HC908QT2, and MC68HC908QT1 are available in 8-pin packages and the MC68HC908QY4, MC68HC908QY2, and MC68HC908QY[1 in 16-pin packages. Figure 1-2](#page-20-0) shows the pin assignment for these packages.

#### **General Description**



RST, IRQ: Pins have internal (about 30K Ohms) pull up

PTA[0:5]: High current sink and source capability

PTA[0:5]: Pins have programmable keyboard interrupt and pull up

PTB[0:7]: Not available on 8-pin devices – MC68HC908QT1, MC68HC908QT2, and MC68HC908QT4 (see note in [12.1 Introduction\)](#page-96-0)

<span id="page-19-0"></span>ADC: Not available on the MC68HC908QY1 and MC68HC908QT1

### **Figure 1-1. Block Diagram**



**Pin Assignments**



<span id="page-20-0"></span>



**General Description**

### <span id="page-21-0"></span>**1.5 Pin Functions**

[Table 1-2](#page-21-1) provides a description of the pin functions.

<span id="page-21-1"></span>

### **Table 1-2. Pin Functions**

1. The PTB pins are not available on the 8-pin packages (see note in [12.1 Introduction\)](#page-96-0).



### <span id="page-22-0"></span>**1.6 Pin Function Priority**

<span id="page-22-1"></span>[Table 1-3](#page-22-1) is meant to resolve the priority if multiple functions are enabled on a single pin.

**NOTE**

Upon reset all pins come up as input ports regardless of the priority table.



### **Table 1-3. Function Priority in Shared Pins**



**General Description**



### <span id="page-24-0"></span>**Chapter 2 Memory**

### <span id="page-24-1"></span>**2.1 Introduction**

The central processor unit (CPU08) can address 64 Kbytes of memory space. The memory map, shown in [Figure 2-1,](#page-25-1) includes:

- 4096 bytes of user FLASH for MC68HC908QT4 and MC68HC908QY4
- 1536 bytes of user FLASH for MC68HC908QT2, MC68HC908QT1, MC68HC908QY2, and MC68HC908QY1
- 128 bytes of random access memory (RAM)
- 48 bytes of user-defined vectors, located in FLASH
- 416 bytes of monitor read-only memory (ROM)
- 1536 bytes of FLASH program and erase routines, located in ROM

### <span id="page-24-2"></span>**2.2 Unimplemented Memory Locations**

Accessing an unimplemented location can have unpredictable effects on MCU operation. In [Figure 2-1](#page-25-1) and in register figures in this document, unimplemented locations are shaded.

### <span id="page-24-3"></span>**2.3 Reserved Memory Locations**

Accessing a reserved location can have unpredictable effects on MCU operation. In [Figure 2-1](#page-25-1) and in register figures in this document, reserved locations are marked with the word Reserved or with the letter R.



#### **Memory**

| \$0000<br>↓        | <b>I/O REGISTERS</b>                                                    |         |                                                                                                  |               |
|--------------------|-------------------------------------------------------------------------|---------|--------------------------------------------------------------------------------------------------|---------------|
| \$003F             | 64 BYTES                                                                |         |                                                                                                  |               |
| \$0040<br>↓        | RESERVED <sup>(1)</sup>                                                 |         |                                                                                                  |               |
| \$007F             | 64 BYTES                                                                | Note 1. |                                                                                                  |               |
| \$0080             | RAM                                                                     |         | Attempts to execute code from addresses in this<br>range will generate an illegal address reset. |               |
| ↓<br>\$00FF        | 128 BYTES                                                               |         |                                                                                                  |               |
| \$0100             |                                                                         |         |                                                                                                  |               |
| ↓                  | UNIMPLEMENTED <sup>(1)</sup><br>9984 BYTES                              |         |                                                                                                  |               |
| \$27FF             |                                                                         |         |                                                                                                  |               |
| \$2800<br>↓        | <b>AUXILIARY ROM</b>                                                    |         |                                                                                                  |               |
| \$2DFF             | 1536 BYTES                                                              |         |                                                                                                  |               |
| \$2E00             | UNIMPLEMENTED <sup>(1)</sup>                                            |         |                                                                                                  | \$2E00        |
| ↓                  | 49152 BYTES                                                             |         | <b>UNIMPLEMENTED</b>                                                                             |               |
| \$EDFF             |                                                                         |         | 51712 BYTES                                                                                      | \$F7FF        |
| \$EE00             | <b>FLASH MEMORY</b>                                                     |         |                                                                                                  | <b>\$F800</b> |
| \$FDFF             | MC68HC908QT4 AND MC68HC908QY4<br><b>4096 BYTES</b>                      |         | <b>FLASH MEMORY</b><br>1536 BYTES                                                                |               |
|                    |                                                                         |         |                                                                                                  | \$FDFF        |
| \$FE00             | BREAK STATUS REGISTER (BSR)                                             |         | MC68HC908QT1, MC68HC908QT2,                                                                      |               |
| \$FE01             | RESET STATUS REGISTER (SRSR)                                            |         | MC68HC908QY1, and MC68HC908QY2                                                                   |               |
| \$FE02             | BREAK AUXILIARY REGISTER (BRKAR)                                        |         | <b>Memory Map</b>                                                                                |               |
| \$FE03             | BREAK FLAG CONTROL REGISTER (BFCR)                                      |         |                                                                                                  |               |
| <b>\$FE04</b>      | <b>INTERRUPT STATUS REGISTER 1 (INT1)</b>                               |         |                                                                                                  |               |
| <b>\$FE05</b>      | INTERRUPT STATUS REGISTER 2 (INT2)                                      |         |                                                                                                  |               |
| \$FE06             | INTERRUPT STATUS REGISTER 3 (INT3)                                      |         |                                                                                                  |               |
| \$FE07             | RESERVED FOR FLASH TEST CONTROL REGISTER (FLTCR)                        |         |                                                                                                  |               |
| \$FE08             | FLASH CONTROL REGISTER (FLCR)                                           |         |                                                                                                  |               |
| \$FE09<br>\$FE0A   | BREAK ADDRESS HIGH REGISTER (BRKH)<br>BREAK ADDRESS LOW REGISTER (BRKL) |         |                                                                                                  |               |
| \$FE0B             | BREAK STATUS AND CONTROL REGISTER (BRKSCR)                              |         |                                                                                                  |               |
| \$FE0C             | <b>LVISR</b>                                                            |         |                                                                                                  |               |
| \$FE0D             |                                                                         |         |                                                                                                  |               |
| ↓                  | RESERVED FOR FLASH TEST<br>3 BYTES                                      |         |                                                                                                  |               |
| \$FE0F             |                                                                         |         |                                                                                                  |               |
| <b>\$FE10</b><br>↓ | MONITOR ROM 416 BYTES                                                   |         |                                                                                                  |               |
| \$FFAF             |                                                                         |         |                                                                                                  |               |
| \$FFB0             | <b>FLASH</b>                                                            |         |                                                                                                  |               |
| ↓<br>\$FFBD        | 14 BYTES                                                                |         |                                                                                                  |               |
| \$FFBE             | FLASH BLOCK PROTECT REGISTER (FLBPR)                                    |         |                                                                                                  |               |
| \$FFBF             | <b>RESERVED FLASH</b>                                                   |         |                                                                                                  |               |
| \$FFC0             | INTERNAL OSCILLATOR TRIM VALUE (VDD = 5.0 V)                            |         |                                                                                                  |               |
| \$FFC1             | INTERNAL OSCILLATOR TRIM VALUE (VDD = 3.0 V)                            |         |                                                                                                  |               |
| \$FFC2             |                                                                         |         |                                                                                                  |               |
| $\downarrow$       | <b>FLASH</b><br>14 BYTES                                                |         |                                                                                                  |               |
| \$FFCF             |                                                                         |         |                                                                                                  |               |
| \$FFD0<br>↓        | <b>USER VECTORS</b>                                                     |         |                                                                                                  |               |
| \$FFFF             | 48 BYTES                                                                |         |                                                                                                  |               |
|                    |                                                                         |         |                                                                                                  |               |

<span id="page-25-1"></span><span id="page-25-0"></span>**Figure 2-1. Memory Map**

**Input/Output (I/O) Section**



### <span id="page-26-1"></span>**2.4 Input/Output (I/O) Section**

[Addresses \\$0000–\\$003F, shown in Figure 2-2](#page-26-2), contain most of the control, status, and data registers. Additional I/O registers have these addresses:

- \$FE00 Break status register, BSR
- **\$FE01 Reset status register, SRSR**
- \$FE02 Break auxiliary register, BRKAR
- \$FE03 Break flag control register, BFCR
- \$FE04 Interrupt status register 1, INT1
- \$FE05 Interrupt status register 2, INT2
- \$FE06 Interrupt status register 3, INT3
- \$FE07 Reserved
- \$FE08 FLASH control register, FLCR
- \$FE09 Break address register high, BRKH
- \$FE0A Break address register low, BRKL
- \$FE0B Break status and control register, BRKSCR
- **\$FEOC** LVI status register, LVISR
- \$FE0D Reserved
- <span id="page-26-0"></span>• \$FFBE — FLASH block protect register, FLBPR
- \$FFC0 Internal OSC trim value (factory programmed, VDD = 5.0 V)
- \$FFC1 Internal OSC trim value (factory programmed, VDD = 3.0 V)
- \$FFFF COP control register, COPCTL

| Addr.  | <b>Register Name</b>                |                  | Bit 7 | 6                 | 5                 | 4     | 3                   | $\overline{2}$    |                  | Bit 0             |
|--------|-------------------------------------|------------------|-------|-------------------|-------------------|-------|---------------------|-------------------|------------------|-------------------|
|        | Port A Data Register                | Read:            | R     | AWUL              | PTA <sub>5</sub>  | PTA4  | PTA <sub>3</sub>    | PTA <sub>2</sub>  | PTA <sub>1</sub> | PTA0              |
| \$0000 | (PTA)<br>See page 98.               | Write:<br>Reset: |       |                   |                   |       | Unaffected by reset |                   |                  |                   |
| \$0001 | Port B Data Register<br>(PTB)       | Read:<br>Write:  | PTB7  | PTB <sub>6</sub>  | PTB <sub>5</sub>  | PTB4  | PTB <sub>3</sub>    | PTB <sub>2</sub>  | PTB <sub>1</sub> | PTB <sub>0</sub>  |
|        | See page 100.                       | Reset:           |       |                   |                   |       | Unaffected by reset |                   |                  |                   |
| \$0002 | Unimplemented                       |                  |       |                   |                   |       |                     |                   |                  |                   |
|        |                                     |                  |       |                   |                   |       |                     |                   |                  |                   |
| \$0003 | Unimplemented                       |                  |       |                   |                   |       |                     |                   |                  |                   |
|        |                                     |                  |       |                   |                   |       |                     |                   |                  |                   |
|        | Data Direction Register A           | Read:            | R     | R                 | DDRA5             | DDRA4 | DDRA3               | 0                 | DDRA1            | DDRA0             |
| \$0004 | (DDRA)                              | Write:           |       |                   |                   |       |                     |                   |                  |                   |
|        | See page 98.                        | Reset:           | 0     | 0                 | 0                 | 0     | $\mathbf 0$         | 0                 | 0                | 0                 |
| \$0005 | Data Direction Register B<br>(DDRB) | Read:<br>Write:  | DDRB7 | DDRB <sub>6</sub> | DDRB <sub>5</sub> | DDRB4 | DDRB3               | DDRB <sub>2</sub> | DDRB1            | DDRB <sub>0</sub> |
|        | See page 101.                       | Reset:           | 0     | 0                 | $\mathbf{0}$      | 0     | $\mathbf{0}$        | 0                 | 0                | 0                 |
|        |                                     |                  |       | = Unimplemented   |                   | R     | $=$ Reserved        | $U =$ Unaffected  |                  |                   |

<span id="page-26-2"></span>**Figure 2-2. Control, Status, and Data Registers (Sheet 1 of 5)**



**Memory**







#### **Input/Output (I/O) Section**

| Addr.                 | <b>Register Name</b>                                                 |                 | Bit 7                     | 6                         | 5             | 4                 | 3                              | $\overline{\mathbf{c}}$ | 1                | Bit 0         |
|-----------------------|----------------------------------------------------------------------|-----------------|---------------------------|---------------------------|---------------|-------------------|--------------------------------|-------------------------|------------------|---------------|
|                       | TIM Counter Register Low                                             | Read:           | Bit 7                     | Bit 6                     | Bit 5         | Bit 4             | Bit 3                          | Bit 2                   | Bit 1            | Bit 0         |
| \$0022                | (TCNTL)                                                              | Write:          |                           |                           |               |                   |                                |                         |                  |               |
|                       | See page 128.                                                        | Reset:          | $\pmb{0}$                 | 0                         | 0             | 0                 | 0                              | 0                       | 0                | $\pmb{0}$     |
| \$0023                | <b>TIM Counter Modulo</b><br>Register High (TMODH)                   | Read:<br>Write: | <b>Bit 15</b>             | <b>Bit 14</b>             | <b>Bit 13</b> | <b>Bit 12</b>     | <b>Bit 11</b>                  | <b>Bit 10</b>           | Bit 9            | Bit 8         |
|                       | See page 129.                                                        | Reset:          | $\mathbf{1}$              | $\mathbf{1}$              | 1             | $\mathbf{1}$      | $\mathbf{1}$                   | 1                       | 1                | $\mathbf{1}$  |
| \$0024                | <b>TIM Counter Modulo</b><br>Register Low (TMODL)                    | Read:<br>Write: | Bit 7                     | Bit 6                     | Bit 5         | Bit 4             | Bit 3                          | Bit 2                   | Bit 1            | Bit 0         |
|                       | See page 129.                                                        | Reset:          | $\mathbf{1}$              | $\mathbf{1}$              | $\mathbf{1}$  | $\mathbf{1}$      | $\mathbf{1}$                   | $\mathbf{1}$            | 1                | $\mathbf{1}$  |
| \$0025                | TIM Channel 0 Status and<br>Control Register (TSC0)                  | Read:<br>Write: | <b>CH0F</b><br>0          | CHOIE                     | <b>MS0B</b>   | MS <sub>0</sub> A | <b>ELSOB</b>                   | <b>ELS0A</b>            | TOV <sub>0</sub> | <b>CHOMAX</b> |
|                       | See page 130.                                                        | Reset:          | $\pmb{0}$                 | $\pmb{0}$                 | 0             | $\pmb{0}$         | 0                              | 0                       | 0                | 0             |
| \$0026                | TIM Channel 0<br>Register High (TCH0H)                               | Read:<br>Write: | <b>Bit 15</b>             | <b>Bit 14</b>             | <b>Bit 13</b> | <b>Bit 12</b>     | <b>Bit 11</b>                  | <b>Bit 10</b>           | Bit 9            | Bit 8         |
|                       | See page 132.                                                        | Reset:          |                           |                           |               |                   | Indeterminate after reset      |                         |                  |               |
| \$0027                | TIM Channel 0<br>Register Low (TCH0L)                                | Read:<br>Write: | Bit 7                     | Bit 6                     | Bit 5         | Bit 4             | Bit 3                          | Bit 2                   | Bit 1            | Bit 0         |
|                       | See page 132.                                                        | Reset:          |                           | Indeterminate after reset |               |                   |                                |                         |                  |               |
|                       | TIM Channel 1 Status and<br>Control Register (TSC1)<br>See page 130. | Read:           | CH <sub>1</sub> F         | CH <sub>1</sub> IE        | 0             | MS <sub>1</sub> A | ELS1B                          | ELS1A                   | TOV <sub>1</sub> | CH1MAX        |
| \$0028                |                                                                      | Write:          | 0                         |                           |               |                   |                                |                         |                  |               |
|                       |                                                                      | Reset:          | $\pmb{0}$                 | $\pmb{0}$                 | 0             | $\pmb{0}$         | 0                              | 0                       | 0                | $\pmb{0}$     |
| \$0029                | TIM Channel 1<br>Register High (TCH1H)                               | Read:<br>Write: | <b>Bit 15</b>             | <b>Bit 14</b>             | <b>Bit 13</b> | <b>Bit 12</b>     | <b>Bit 11</b>                  | <b>Bit 10</b>           | Bit 9            | Bit 8         |
|                       | See page 132.                                                        | Reset:          | Indeterminate after reset |                           |               |                   |                                |                         |                  |               |
| \$002A                | TIM Channel 1<br>Register Low (TCH1L)                                | Read:<br>Write: | Bit 7                     | Bit 6                     | Bit 5         | Bit 4             | Bit 3                          | Bit 2                   | Bit 1            | Bit 0         |
|                       | See page 132.                                                        | Reset:          |                           |                           |               |                   | Indeterminate after reset      |                         |                  |               |
| \$002B<br>↓<br>\$0035 | Unimplemented                                                        |                 |                           |                           |               |                   |                                |                         |                  |               |
|                       |                                                                      |                 |                           |                           |               |                   |                                |                         |                  |               |
| \$0036                | Oscillator Status Register<br>(OSCSTAT)                              | Read:<br>Write: | R                         | $\mathsf{R}$              | R             | R                 | R                              | $\mathsf{R}$            | <b>ECGON</b>     | <b>ECGST</b>  |
|                       | See page 96.                                                         | Reset:          | $\pmb{0}$                 | 0                         | 0             | 0                 | 0                              | 0                       | 0                | 0             |
| \$0037                | Unimplemented                                                        | Read:           |                           |                           |               |                   |                                |                         |                  |               |
|                       |                                                                      |                 |                           |                           |               |                   |                                |                         |                  |               |
| \$0038                | Oscillator Trim Register<br>(OSCTRIM)                                | Read:<br>Write: | TRIM7                     | TRIM6                     | TRIM5         | TRIM4             | TRIM3                          | TRIM2                   | TRIM1            | TRIM0         |
|                       | See page 96.                                                         | Reset:          | $\mathbf{1}$              | $\mathbf 0$               | $\pmb{0}$     | 0                 | $\pmb{0}$                      | 0                       | 0                | $\pmb{0}$     |
|                       |                                                                      |                 |                           | = Unimplemented           |               | ${\sf R}$         | = Reserved<br>$U =$ Unaffected |                         |                  |               |

**Figure 2-2. Control, Status, and Data Registers (Sheet 3 of 5)**

N M ۵

#### **Memory**

| Addr.                       | <b>Register Name</b>                         |                 | Bit 7                         | 6               | 5           | 4               | 3                         | $\boldsymbol{2}$ | 1                         | Bit 0            |
|-----------------------------|----------------------------------------------|-----------------|-------------------------------|-----------------|-------------|-----------------|---------------------------|------------------|---------------------------|------------------|
| \$0039<br>↓                 | Unimplemented                                |                 |                               |                 |             |                 |                           |                  |                           |                  |
| \$003B                      |                                              |                 |                               |                 |             |                 |                           |                  |                           |                  |
| \$003C                      | ADC Status and Control<br>Register (ADSCR)   | Read:<br>Write: | COCO<br>R                     | <b>AIEN</b>     | <b>ADCO</b> | CH <sub>4</sub> | CH <sub>3</sub>           | CH <sub>2</sub>  | CH <sub>1</sub>           | CH <sub>0</sub>  |
|                             | See page 45.                                 | Reset:          | 0                             | $\mathbf 0$     | $\pmb{0}$   | $\mathbf{1}$    | $\mathbf{1}$              | $\mathbf{1}$     | $\mathbf{1}$              | $\mathbf{1}$     |
| \$003D                      | Unimplemented                                |                 |                               |                 |             |                 |                           |                  |                           |                  |
|                             |                                              |                 |                               |                 |             |                 |                           |                  |                           |                  |
| \$003E                      | ADC Data Register<br>(ADR)                   | Read:<br>Write: | Bit 7                         | Bit 6           | Bit 5       | Bit 4           | Bit 3                     | Bit 2            | Bit 1                     | Bit 0            |
|                             | See page 47.                                 | Reset:          |                               |                 |             |                 | Indeterminate after reset |                  |                           |                  |
| \$003F                      | ADC Input Clock Register<br>(ADICLK)         | Read:<br>Write: | ADIV2                         | ADIV1           | ADIV0       | 0               | 0                         | $\mathbf 0$      | 0                         | 0                |
|                             | See page 47.                                 | Reset:          | 0                             | 0               | $\pmb{0}$   | 0               | 0                         | 0                | 0                         | 0                |
| \$FE00                      | <b>Break Status Register</b><br>(BSR)        | Read:<br>Write: | $\sf R$                       | R               | R           | R               | ${\sf R}$                 | $\mathsf R$      | <b>SBSW</b><br>See note 1 | $\mathsf R$      |
|                             | See page 137.                                | Reset:          |                               |                 |             |                 |                           |                  | 0                         |                  |
| 1. Writing a 0 clears SBSW. |                                              |                 |                               |                 |             |                 |                           |                  |                           |                  |
|                             | SIM Reset Status Register                    | Read:           | POR                           | PIN             | COP         | <b>ILOP</b>     | <b>ILAD</b>               | <b>MODRST</b>    | LVI                       | $\pmb{0}$        |
| <b>\$FE01</b>               | (SRSR)                                       | Write:          |                               |                 |             |                 |                           |                  |                           |                  |
|                             | See page 117.                                | POR:            | 1                             | 0               | 0           | 0               | 0                         | 0                | 0                         | 0                |
|                             | <b>Break Auxiliary</b>                       | Read:           | 0                             | 0               | $\pmb{0}$   | $\pmb{0}$       | 0                         | $\pmb{0}$        | 0                         | <b>BDCOP</b>     |
| <b>\$FE02</b>               | Register (BRKAR)<br>See page 137.            | Write:          |                               |                 |             |                 |                           |                  |                           |                  |
|                             |                                              | Reset:          | 0                             | 0               | 0           | 0               | 0                         | 0                | 0                         | 0                |
| \$FE03                      | <b>Break Flag Control</b><br>Register (BFCR) | Read:<br>Write: | <b>BCFE</b>                   | R               | R           | R               | R                         | R                | R                         | $\mathsf R$      |
|                             | See page 138.                                | Reset:          | 0                             |                 |             |                 |                           |                  |                           |                  |
|                             | Interrupt Status Register 1                  | Read:           | 0                             | IF <sub>5</sub> | IF4         | IF <sub>3</sub> | 0                         | IF <sub>1</sub>  | 0                         | 0                |
| <b>\$FE04</b>               | (INT1)<br>See page 77.                       | Write:          | R                             | $\mathsf{R}$    | R           | R               | R                         | $\mathsf{R}$     | R                         | $\mathsf{R}$     |
|                             |                                              | Reset:          | 0                             | $\pmb{0}$       | 0           | $\pmb{0}$       | 0                         | $\pmb{0}$        | 0                         | $\pmb{0}$        |
| <b>\$FE05</b>               | Interrupt Status Register 2                  | Read:<br>Write: | IF <sub>14</sub><br>${\sf R}$ | 0<br>${\sf R}$  | 0<br>R      | 0               | 0                         | 0<br>${\sf R}$   | 0<br>${\sf R}$            | 0<br>${\sf R}$   |
|                             | (INT2)<br>See page 77.                       | Reset:          |                               | 0               | 0           | R<br>0          | ${\sf R}$                 |                  | 0                         | 0                |
|                             |                                              | Read:           | 0<br>0                        | 0               | 0           | 0               | 0<br>0                    | 0<br>$\pmb{0}$   | $\pmb{0}$                 | IF <sub>15</sub> |
| <b>\$FE06</b>               | Interrupt Status Register 3<br>(INT3)        | Write:          | ${\sf R}$                     | $\mathsf R$     | R           | R               | ${\sf R}$                 | $\mathsf R$      | ${\sf R}$                 | $\mathsf R$      |
|                             | See page 77.                                 | Reset:          | 0                             | 0               | 0           | 0               | 0                         | 0                | 0                         | 0                |
| \$FE07                      | Reserved                                     |                 | ${\sf R}$                     | ${\sf R}$       | R           | R               | ${\sf R}$                 | ${\sf R}$        | ${\sf R}$                 | ${\sf R}$        |
|                             |                                              |                 |                               |                 |             |                 |                           |                  |                           |                  |
|                             |                                              |                 |                               | = Unimplemented |             | $\sf R$         | = Reserved                | $U =$ Unaffected |                           |                  |

**Figure 2-2. Control, Status, and Data Registers (Sheet 4 of 5)**



#### **Input/Output (I/O) Section**



<span id="page-30-0"></span>



**Figure 2-2. Control, Status, and Data Registers (Sheet 5 of 5)**





### . **Table 2-1. Vector Addresses**

### <span id="page-31-0"></span>**2.5 Random-Access Memory (RAM)**

Addresses \$0080–\$00FF are RAM locations. The location of the stack RAM is programmable. The 16-bit stack pointer allows the stack to be anywhere in the 64-Kbyte memory space.

#### **NOTE**

For correct operation, the stack pointer must point only to RAM locations.

Before processing an interrupt, the central processor unit (CPU) uses five bytes of the stack to save the contents of the CPU registers.

#### **NOTE**

For M6805, M146805, and M68HC05 compatibility, the H register is not stacked.

During a subroutine call, the CPU uses two bytes of the stack to store the return address. The stack pointer decrements during pushes and increments during pulls.

### **NOTE**

Be careful when using nested subroutines. The CPU may overwrite data in the RAM during a subroutine or during the interrupt stacking operation.

**FLASH Memory (FLASH)**



### <span id="page-32-0"></span>**2.6 FLASH Memory (FLASH)**

This subsection describes the operation of the embedded FLASH memory. The FLASH memory can be read, programmed, and erased from a single external supply. The program and erase operations are enabled through the use of an internal charge pump.

The FLASH memory consists of an array of 4096 or 1536 bytes with an additional 48 bytes for user vectors. The minimum size of FLASH memory that can be erased is 64 bytes; and the maximum size of FLASH memory that can be programmed in a program cycle is 32 bytes (a row). Program and erase operations are facilitated through control bits in the FLASH control register (FLCR). Details for these operations appear later in this section. The address ranges for the user memory and vectors are:

- \$EE00 \$FDFF; user memory, 4096 bytes: MC68HC908QY4 and MC68HC908QT4
- \$F800 \$FDFF; user memory, 1536 bytes: MC68HC908QY2, MC68HC908QT2, MC68HC908QY1 and MC68HC908QT1
- \$FFD0 \$FFFF; user interrupt vectors, 48 bytes.

#### **NOTE**

An erased bit reads as a 1 and a programmed bit reads as a 0. A security feature prevents viewing of the FLASH contents.<sup>(1)</sup>

### <span id="page-32-1"></span>**2.6.1 FLASH Control Register**

The FLASH control register (FLCR) controls FLASH program and erase operations.



**Figure 2-3. FLASH Control Register (FLCR)**

#### <span id="page-32-2"></span>**HVEN — High Voltage Enable Bit**

This read/write bit enables high voltage from the charge pump to the memory for either program or erase operation. It can only be set if either PGM =1 or ERASE =1 and the proper sequence for program or erase is followed.

- 1 = High voltage enabled to array and charge pump on
- $0 =$  High voltage disabled to array and charge pump off

### **MASS — Mass Erase Control Bit**

This read/write bit configures the memory for mass erase operation.

- 1 = Mass erase operation selected
- 0 = Mass erase operation unselected

<sup>1.</sup> No security feature is absolutely secure. However, Freescale's strategy is to make reading or copying the FLASH difficult for unauthorized users.



**Memory**

### **ERASE — Erase Control Bit**

This read/write bit configures the memory for erase operation. ERASE is interlocked with the PGM bit such that both bits cannot be equal to 1 or set to 1 at the same time.

- 1 = Erase operation selected
- 0 = Erase operation unselected

### **PGM — Program Control Bit**

This read/write bit configures the memory for program operation. PGM is interlocked with the ERASE bit such that both bits cannot be equal to 1 or set to 1 at the same time.

- 1 = Program operation selected
- 0 = Program operation unselected

### <span id="page-33-1"></span>**2.6.2 FLASH Page Erase Operation**

Use the following procedure to erase a page of FLASH memory. A page consists of 64 consecutive bytes starting from addresses \$XX00, \$XX40, \$XX80, or \$XXC0. The 48-byte user interrupt vectors area also forms a page. Any FLASH memory page can be erased alone.

- 1. Set the ERASE bit and clear the MASS bit in the FLASH control register.
- 2. Read the FLASH block protect register.
- 3. Write any data to any FLASH location within the address range of the block to be erased.
- 4. Wait for a time,  $t_{NVS}$  (minimum 10  $\mu$ s).
- 5. Set the HVEN bit.
- 6. Wait for a time,  $t_{\text{Frase}}$  (minimum 1 ms or 4 ms).
- 7. Clear the ERASE bit.
- 8. Wait for a time,  $t_{\text{NVH}}$  (minimum 5  $\mu$ s).
- 9. Clear the HVEN bit.
- 10. After time, t<sub>RCV</sub> (typical 1  $\mu$ s), the memory can be accessed in read mode again.

### **NOTE**

Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order as shown, but other unrelated operations may occur between the steps.

### **CAUTION**

<span id="page-33-0"></span>A page erase of the vector page will erase the internal oscillator trim values at \$FFC0 and \$FFC1.

In applications that require more than 1000 program/erase cycles, use the 4 ms page erase specification to get improved long-term reliability. Any application can use this 4 ms page erase specification. However, in applications where a FLASH location will be erased and reprogrammed less than 1000 times, and speed is important, use the 1 ms page erase specification to get a shorter cycle time.



### <span id="page-34-1"></span>**2.6.3 FLASH Mass Erase Operation**

Use the following procedure to erase the entire FLASH memory to read as a 1:

- 1. Set both the ERASE bit and the MASS bit in the FLASH control register.
- 2. Read the FLASH block protect register.
- 3. Write any data to any FLASH address<sup>(1)</sup> within the FLASH memory address range.
- 4. Wait for a time,  $t_{NVS}$  (minimum 10  $\mu$ s).
- 5. Set the HVEN bit.
- 6. Wait for a time,  $t_{MErase}$  (minimum 4 ms).
- 7. Clear the ERASE and MASS bits.

#### **NOTE**

Mass erase is disabled whenever any block is protected (FLBPR does not equal \$FF).

- 8. Wait for a time,  $t_{\text{NVHL}}$  (minimum 100  $\mu$ s).
- 9. Clear the HVEN bit.
- 10. After time, t<sub>RCV</sub> (typical 1  $\mu$ s), the memory can be accessed in read mode again.

#### **NOTE**

Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order as shown, but other unrelated operations may occur between the steps.

### **CAUTION**

<span id="page-34-0"></span>A mass erase will erase the internal oscillator trim values at \$FFC0 and \$FFC1.

### <span id="page-34-2"></span>**2.6.4 FLASH Program Operation**

Programming of the FLASH memory is done on a row basis. A row consists of 32 consecutive bytes starting from addresses \$XX00, \$XX20, \$XX40, \$XX60, \$XX80, \$XXA0, \$XXC0, or \$XXE0. Use the following step-by-step procedure to program a row of FLASH memory

[Figure 2-4](#page-36-0) shows a flowchart of the programming algorithm.

#### **NOTE**

Only bytes which are currently \$FF may be programmed.

- 1. Set the PGM bit. This configures the memory for program operation and enables the latching of address and data for programming.
- 2. Read the FLASH block protect register.
- 3. Write any data to any FLASH location within the address range desired.
- 4. Wait for a time,  $t_{NVS}$  (minimum 10  $\mu$ s).
- 5. Set the HVEN bit.
- 6. Wait for a time,  $t_{PGS}$  (minimum 5  $\mu$ s).
- 7. Write data to the FLASH address being programmed<sup>(2)</sup>.

<sup>1.</sup> When in monitor mode, with security sequence failed (see [15.3.2 Security\)](#page-147-1), write to the FLASH block protect register instead of any FLASH address.



**Memory**

- 8. Wait for time,  $t_{PROG}$  (minimum 30  $\mu$ s).
- 9. Repeat step 7 and 8 until all desired bytes within the row are programmed.
- 10. Clear the PGM bit<sup>(1)</sup>.
- 11. Wait for time,  $t_{\text{NVH}}$  (minimum 5  $\mu$ s).
- 12. Clear the HVEN bit.
- 13. After time, t<sub>RCV</sub> (typical 1  $\mu$ s), the memory can be accessed in read mode again.

#### **NOTE**

The COP register at location \$FFFF should not be written between steps 5–12, when the HVEN bit is set. Since this register is located at a valid FLASH address, unpredictable behavior may occur if this location is written while HVEN is set.

This program sequence is repeated throughout the memory until all data is programmed.

### **NOTE**

Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order shown, other unrelated operations may occur between the steps. Do not exceed t<sub>PROG</sub> maximum, see 16.16 [Memory Characteristics](#page-162-1).

### <span id="page-35-0"></span>**2.6.5 FLASH Protection**

Due to the ability of the on-board charge pump to erase and program the FLASH memory in the target application, provision is made to protect blocks of memory from unintentional erase or program operations due to system malfunction. This protection is done by use of a FLASH block protect register (FLBPR). The FLBPR determines the range of the FLASH memory which is to be protected. The range of the protected area starts from a location defined by FLBPR and ends to the bottom of the FLASH memory (\$FFFF). When the memory is protected, the HVEN bit cannot be set in either ERASE or PROGRAM operations.

#### **NOTE**

In performing a program or erase operation, the FLASH block protect register must be read after setting the PGM or ERASE bit and before asserting the HVEN bit.

When the FLBPR is programmed with all 0 s, the entire memory is protected from being programmed and erased. When all the bits are erased (all 1's), the entire memory is accessible for program and erase.

When bits within the FLBPR are programmed, they lock a block of memory. The address ranges are shown in [2.6.6 FLASH Block Protect Register](#page-37-1). Once the FLBPR is programmed with a value other than \$FF, any erase or program of the FLBPR or the protected block of FLASH memory is prohibited. Mass erase is disabled whenever any block is protected (FLBPR does not equal \$FF). The FLBPR itself can be erased or programmed only with an external voltage,  $V_{TST}$ , present on the IRQ pin. This voltage also allows entry from reset into the monitor mode.

<sup>2.</sup> The time between each FLASH address change, or the time between the last FLASH address programmed to clearing PGM bit, must not exceed the maximum programming time,  $t_{PROG}$  maximum.


#### **FLASH Memory (FLASH)**





**MC68HC908QY/QT Family Data Sheet, Rev. 6**



**Memory**

### **2.6.6 FLASH Block Protect Register**

The FLASH block protect register is implemented as a byte within the FLASH memory, and therefore can only be written during a programming sequence of the FLASH memory. The value in this register determines the starting address of the protected range within the FLASH memory.



Write to this register is by a programming sequence to the FLASH memory.

#### **Figure 2-5. FLASH Block Protect Register (FLBPR)**

#### **BPR[7:0] — FLASH Protection Register Bits [7:0]**

These eight bits in FLBPR represent bits [13:6] of a 16-bit memory address. Bits [15:14] are 1s and bits [5:0] are 0s.

The resultant 16-bit address is used for specifying the start address of the FLASH memory for block protection. The FLASH is protected from this start address to the end of FLASH memory, at \$FFFF. With this mechanism, the protect start address can be XX00, XX40, XX80, or XXC0 within the FLASH memory. See [Figure 2-6](#page-37-0) and [Table 2-2.](#page-37-1)



**Figure 2-6. FLASH Block Protect Start Address**

<span id="page-37-1"></span><span id="page-37-0"></span>

| <b>BPR[7:0]</b>        | <b>Start of Address of Protect Range</b>                                                          |  |  |  |  |
|------------------------|---------------------------------------------------------------------------------------------------|--|--|--|--|
| \$00-\$B8              | The entire FLASH memory is protected.                                                             |  |  |  |  |
| \$B9 (1011 1001)       | \$EE40 (1110 1110 0100 0000)                                                                      |  |  |  |  |
| \$BA (1011 1010)       | \$EE80 (1110 1110 1000 0000)                                                                      |  |  |  |  |
| \$BB (1011 1011)       | \$EEC0 (1110 1110 1100 0000)                                                                      |  |  |  |  |
| \$BC (1011 1100)       | \$EF00 (1110 1111 0000 0000)                                                                      |  |  |  |  |
| and so on              |                                                                                                   |  |  |  |  |
| \$DE (1101 1110)       | \$F780 (1111 0111 1000 0000)                                                                      |  |  |  |  |
| DF(11011111)           | \$F7C0 (1111 0111 1100 0000)                                                                      |  |  |  |  |
| <b>SFE (1111 1110)</b> | \$FF80 (1111 1111 1000 0000)<br>FLBPR, internal oscillator trim values, and vectors are protected |  |  |  |  |
| \$FF                   | The entire FLASH memory is not protected.                                                         |  |  |  |  |

**Table 2-2. Examples of Protect Start Address**





### **2.6.7 Wait Mode**

Putting the MCU into wait mode while the FLASH is in read mode does not affect the operation of the FLASH memory directly, but there will not be any memory activity since the CPU is inactive.

The WAIT instruction should not be executed while performing a program or erase operation on the FLASH, or the operation will discontinue and the FLASH will be on standby mode.

### **2.6.8 Stop Mode**

Putting the MCU into stop mode while the FLASH is in read mode does not affect the operation of the FLASH memory directly, but there will not be any memory activity since the CPU is inactive.

The STOP instruction should not be executed while performing a program or erase operation on the FLASH, or the operation will discontinue and the FLASH will be on standby mode

#### **NOTE**

Standby mode is the power-saving mode of the FLASH module in which all internal control signals to the FLASH are inactive and the current consumption of the FLASH is at a minimum.



**Memory**



# **Chapter 3 Analog-to-Digital Converter (ADC)**

# **3.1 Introduction**

This section describes the analog-to-digital converter (ADC). The ADC is an 8-bit, 4-channel analog-todigital converter. The ADC module is only available on the MC68HC908QY2, MC68HC908QT2, MC68HC908QY4, and MC68HC908QT4.

# **3.2 Features**

Features of the ADC module include:

- 4 channels with multiplexed input
- Linear successive approximation with monotonicity
- 8-bit resolution
- Single or continuous conversion
- Conversion complete flag or conversion complete interrupt
- Selectable ADC clock frequency

# **3.3 Functional Description**

Four ADC channels are available for sampling external sources at pins PTA0, PTA1, PTA4, and PTA5. An analog multiplexer allows the single ADC converter to select one of the four ADC channels as an ADC voltage input (ADCVIN). ADCVIN is converted by the successive approximation register-based counters. The ADC resolution is eight bits. When the conversion is completed, ADC puts the result in the ADC data register and sets a flag or generates an interrupt.

[Figure 3-2](#page-42-0) shows a block diagram of the ADC.

# **3.3.1 ADC Port I/O Pins**

PTA0, PTA1, PTA4, and PTA5 are general-purpose I/O pins that are shared with the ADC channels. The channel select bits (ADC status and control register (ADSCR), \$003C), define which ADC channel/port pin will be used as the input signal. The ADC overrides the port I/O logic by forcing that pin as input to the ADC. The remaining ADC channels/port pins are controlled by the port I/O logic and can be used as general-purpose I/O. Writes to the port register or data direction register (DDR) will not have any affect on the port pin that is selected by the ADC. Read of a port pin which is in use by the ADC will return a 0 if the corresponding DDR bit is at 0. If the DDR bit is at 1, the value in the port data latch is read.

#### **Analog-to-Digital Converter (ADC)**



RST, IRQ: Pins have internal (about 30K Ohms) pull up

**PTA[0:5]: High current sink and source capability**

**PTA[0:5]: Pins have programmable keyboard interrupt and pull up**

PTB[0:7]: Not available on 8-pin devices – MC68HC908QT1, MC68HC908QT2, and MC68HC908QT4 (see note in [12.1 Introduction\)](#page-96-0)

**ADC: Not available on the MC68HC908QY1 and MC68HC908QT1**

#### **Figure 3-1. Block Diagram Highlighting ADC Block and Pins**



**Functional Description**



<span id="page-42-0"></span>

**MC68HC908QY/QT Family Data Sheet, Rev. 6**



#### **Analog-to-Digital Converter (ADC)**

# **3.3.2 Voltage Conversion**

When the input voltage to the ADC equals  $V_{DD}$ , the ADC converts the signal to \$FF (full scale). If the input voltage equals  $V_{SS}$  the ADC converts it to \$00. Input voltages between  $V_{DD}$  and  $V_{SS}$  are a straight-line linear conversion. All other input voltages will result in \$FF if greater than  $V_{DD}$  and \$00 if less than  $V_{SS}$ .

### **NOTE**

Input voltage should not exceed the analog supply voltages.

# **3.3.3 Conversion Time**

Sixteen ADC internal clocks are required to perform one conversion. The ADC starts a conversion on the first rising edge of the ADC internal clock immediately following a write to the ADSCR. If the ADC internal clock is selected to run at 1 MHz, then one conversion will take 16 μs to complete. With a 1-MHz ADC internal clock the maximum sample rate is 62.5 kHz.

> 16 ADC Clock Cycles Conversion Time = ADC Clock Frequency

Number of Bus Cycles = Conversion Time  $\times$  Bus Frequency

# **3.3.4 Continuous Conversion**

In the continuous conversion mode  $(ADCO = 1)$ , the ADC continuously converts the selected channel filling the ADC data register (ADR) with new data after each conversion. Data from the previous conversion will be overwritten whether that data has been read or not. Conversions will continue until the ADCO bit is cleared. The COCO bit (ADSCR, \$003C) is set after each conversion and will stay set until the next read of the ADC data register.

When a conversion is in process and the ADSCR is written, the current conversion data should be discarded to prevent an incorrect reading.

# **3.3.5 Accuracy and Precision**

The conversion process is monotonic and has no missing codes.

# **3.4 Interrupts**

When the AIEN bit is set, the ADC module is capable of generating a central processor unit (CPU) interrupt after each ADC conversion. A CPU interrupt is generated if the COCO bit is at 0. The COCO bit is not used as a conversion complete flag when interrupts are enabled.

# **3.5 Low-Power Modes**

The following subsections describe the ADC in low-power modes.

# **3.5.1 Wait Mode**

The ADC continues normal operation during wait mode. Any enabled CPU interrupt request from the ADC can bring the microcontroller unit (MCU) out of wait mode. If the ADC is not required to bring the MCU out of wait mode, power down the ADC by setting the CH[4:0] bits in ADSCR to 1s before executing the WAIT instruction.





### **3.5.2 Stop Mode**

The ADC module is inactive after the execution of a STOP instruction. Any pending conversion is aborted. ADC conversions resume when the MCU exits stop mode. Allow one conversion cycle to stabilize the analog circuitry before using ADC data after exiting stop mode.

# **3.6 Input/Output Signals**

The ADC module has four channels that are shared with I/O port A.

ADC voltage in (ADCVIN) is the input voltage signal from one of the four ADC channels to the ADC module.

# **3.7 Input/Output Registers**

These I/O registers control and monitor ADC operation:

- ADC status and control register (ADSCR)
- ADC data register (ADR)
- ADC clock register (ADICLK)

### **3.7.1 ADC Status and Control Register**

The following paragraphs describe the function of the ADC status and control register (ADSCR). When a conversion is in process and the ADSCR is written, the current conversion data should be discarded to prevent an incorrect reading.



**Figure 3-3. ADC Status and Control Register (ADSCR)**

#### **COCO — Conversions Complete Bit**

In non-interrupt mode  $(AIEN = 0)$ , COCO is a read-only bit that is set at the end of each conversion. COCO will stay set until cleared by a read of the ADC data register. Reset clears this bit.

In interrupt mode  $(AIEN = 1)$ , COCO is a read-only bit that is not set at the end of a conversion. It always reads as a 0.

 $1 =$  Conversion completed (AIEN = 0)

 $0 =$  Conversion not completed (AIEN = 0) or CPU interrupt enabled (AIEN = 1)

#### **NOTE**

The write function of the COCO bit is reserved. When writing to the ADSCR register, always have a 0 in the COCO bit position.

**MC68HC908QY/QT Family Data Sheet, Rev. 6**



#### **Analog-to-Digital Converter (ADC)**

#### **AIEN — ADC Interrupt Enable Bit**

When this bit is set, an interrupt is generated at the end of an ADC conversion. The interrupt signal is cleared when ADR is read or ADSCR is written. Reset clears the AIEN bit.

- $1 = ADC$  interrupt enabled
- $0 = ADC$  interrupt disabled

#### **ADCO — ADC Continuous Conversion Bit**

When set, the ADC will convert samples continuously and update ADR at the end of each conversion. Only one conversion is allowed when this bit is cleared. Reset clears the ADCO bit.

1 = Continuous ADC conversion

0 = One ADC conversion

#### **CH[4:0] — ADC Channel Select Bits**

CH4, CH3, CH2, CH1, and CH0 form a 5-bit field which is used to select one of the four ADC channels. The five select bits are detailed in [Table 3-1.](#page-45-0) Care should be taken when using a port pin as both an analog and a digital input simultaneously to prevent switching noise from corrupting the analog signal. The ADC subsystem is turned off when the channel select bits are all set to 1. This feature allows for reduced power consumption for the MCU when the ADC is not used. Reset sets all of these bits to 1.

#### **NOTE**

<span id="page-45-0"></span>Recovery from the disabled state requires one conversion cycle to stabilize.

| CH <sub>4</sub> | CH <sub>3</sub> | CH <sub>2</sub> | CH <sub>1</sub> | CH <sub>0</sub> | <b>ADC</b><br><b>Channel</b> | <b>Input Select</b> |
|-----------------|-----------------|-----------------|-----------------|-----------------|------------------------------|---------------------|
| 0               | 0               | 0               | 0               | 0               | ADC0                         | PTA <sub>0</sub>    |
| 0               | 0               | $\Omega$        | 0               | 1               | ADC1                         | PTA <sub>1</sub>    |
| 0               | 0               | 0               | 1               | 0               | ADC <sub>2</sub>             | PTA4                |
| 0               | 0               | 0               | 1               | 1               | ADC3                         | PTA <sub>5</sub>    |
| 0               | 0               | 1               | 0               | 0               |                              |                     |
| ↓               | ↓               | ↓               |                 | ↓               |                              | Unused $(1)$        |
| 1               | 1               | 0               | 1               | 0               |                              |                     |
| 1               | 1               | $\Omega$        | 1               | 1               |                              | Reserved            |
| 1               | 1               | $\mathbf{1}$    | 0               | 0               |                              | Unused              |
| 1               | 1               | 1               | 0               | 1               |                              | $V_{DDA}^{(2)}$     |
| 1               | 1               | $\mathbf{1}$    | 1               | 0               |                              | $\rm V_{SSA}^{(2)}$ |
| 1               | 1               | 1               | 1               | 1               |                              | ADC power off       |

**Table 3-1. MUX Channel Select**

1. If any unused channels are selected, the resulting ADC conversion will be unknown.

2. The voltage levels supplied from internal reference nodes, as specified in the table, are used to verify the operation of the ADC converter both in production test and for user applications.





# **3.7.2 ADC Data Register**

One 8-bit result register is provided. This register is updated each time an ADC conversion completes.



**Figure 3-4. ADC Data Register (ADR)**

# **3.7.3 ADC Input Clock Register**

This register selects the clock frequency for the ADC.



**Figure 3-5. ADC Input Clock Register (ADICLK)**

#### **ADIV2–ADIV0 — ADC Clock Prescaler Bits**

<span id="page-46-0"></span>ADIV2, ADIV1, and ADIV0 form a 3-bit field which selects the divide ratio used by the ADC to generate the internal ADC clock. [Table 3-2](#page-46-0) shows the available clock configurations. The ADC clock frequency should be set between  $f_{ADIC(MIN)}$  and  $f_{ADIC(MAX)}$ . The analog input level should remain stable for the entire conversion time (maximum = 17 ADC clock cycles).

| ADIV <sub>2</sub> | ADIV <sub>1</sub> | <b>ADIVO</b> | <b>ADC Clock Rate</b> |
|-------------------|-------------------|--------------|-----------------------|
|                   |                   |              | Bus clock $\div$ 1    |
|                   |                   |              | Bus clock $\div$ 2    |
|                   |                   |              | Bus clock $\div$ 4    |
|                   |                   |              | Bus clock $\div$ 8    |
|                   |                   |              | Bus clock $\div$ 16   |

**Table 3-2. ADC Clock Divide Ratio**

 $X =$  don't care



**Analog-to-Digital Converter (ADC)**



# **Chapter 4 Auto Wakeup Module (AWU)**

# **4.1 Introduction**

This section describes the auto wakeup module (AWU). The AWU generates a periodic interrupt during stop mode to wake the part up without requiring an external signal. [Figure 4-1](#page-49-0) is a block diagram of the AWU.

# **4.2 Features**

Features of the auto wakeup module include:

- One internal interrupt with separate interrupt enable bit, sharing the same keyboard interrupt vector and keyboard interrupt mask bit
- Exit from low-power stop mode without external signals
- Selectable timeout periods
- Dedicated low-power internal oscillator separate from the main system clock sources

# **4.3 Functional Description**

The function of the auto wakeup logic is to generate periodic wakeup requests to bring the microcontroller unit (MCU) out of stop mode. The wakeup requests are treated as regular keyboard interrupt requests, with the difference that instead of a pin, the interrupt signal is generated by an internal logic.

Writing the AWUIE bit in the keyboard interrupt enable register enables or disables the auto wakeup interrupt input (see [Figure 4-1\)](#page-49-0). A logic 1 applied to the AWUIREQ input with auto wakeup interrupt request enabled, latches an auto wakeup interrupt request.

Auto wakeup latch, AWUL, can be read directly from the bit 6 position of port A data register (PTA). This is a read-only bit which is occupying an empty bit position on PTA. No PTA associated registers, such as PTA6 data direction or PTA6 pullup exist for this bit.

Entering stop mode will enable the auto wakeup generation logic. An internal RC oscillator (exclusive for the auto wakeup feature) drives the wakeup request generator. Once the overflow count is reached in the generator counter, a wakeup request, AWUIREQ, is latched and sent to the KBI logic. See [Figure 4-1.](#page-49-0)

Wakeup interrupt requests will only be serviced if the associated interrupt enable bit, AWUIE, in KBIER is set. The AWU shares the keyboard interrupt vector.

The overflow count can be selected from two options defined by the COPRS bit in CONFIG1. This bit was "borrowed" from the computer operating properly (COP) using the fact that the COP feature is idle (no MCU clock available) in stop mode. The typical values of the periodic wakeup request are (at room temperature):

- COPRS = 0: 650 ms @ 5 V, 875 ms @ 3 V
- COPRS = 1:16 ms @ 5 V, 22 ms @ 3 V



#### **Auto Wakeup Module (AWU)**



**Figure 4-1. Auto Wakeup Interrupt Request Generation Logic**

<span id="page-49-0"></span>The auto wakeup RC oscillator is highly dependent on operating voltage and temperature. This feature is not recommended for use as a time-keeping function.

The wakeup request is latched to allow the interrupt source identification. The latched value, AWUL, can be read directly from the bit 6 position of PTA data register. This is a read-only bit which is occupying an empty bit position on PTA. No PTA associated registers, such as PTA6 data, PTA6 direction, and PTA6 pullup exist for this bit. The latch can be cleared by writing to the ACKK bit in the KBSCR register. Reset also clears the latch. AWUIE bit in KBI interrupt enable register (see [Figure 4-1\)](#page-49-0) has no effect on AWUL reading.

The AWU oscillator and counters are inactive in normal operating mode and become active only upon entering stop mode.

# **4.4 Wait Mode**

The AWU module remains inactive in wait mode.

# **4.5 Stop Mode**

When the AWU module is enabled (AWUIE  $= 1$  in the keyboard interrupt enable register) it is activated automatically upon entering stop mode. Clearing the IMASKK bit in the keyboard status and control register enables keyboard interrupt requests to bring the MCU out of stop mode. The AWU counters start from '0' each time stop mode is entered.



# **4.6 Input/Output Registers**

The AWU shares registers with the keyboard interrupt (KBI) module and the port A I/O module. The following I/O registers control and monitor operation of the AWU:

- Port A data register (PTA)
- Keyboard interrupt status and control register (KBSCR)
- Keyboard interrupt enable register (KBIER)

# **4.6.1 Port A I/O Register**

The port A data register (PTA) contains a data latch for the state of the AWU interrupt request, in addition to the data latches for port A.



**Figure 4-2. Port A Data Register (PTA)**

#### **AWUL — Auto Wakeup Latch**

This is a read-only bit which has the value of the auto wakeup interrupt request latch. The wakeup request signal is generated internally. There is no PTA6 port or any of the associated bits such as PTA6 data direction or pullup bits.

 $1 =$  Auto wakeup interrupt request is pending

 $0 =$  Auto wakeup interrupt request is not pending

#### **NOTE**

PTA5–PTA0 bits are not used in conjuction with the auto wakeup feature. To see a description of these bits, see [12.2.1 Port A Data Register](#page-97-0).

### **4.6.2 Keyboard Status and Control Register**

The keyboard status and control register (KBSCR):

- Flags keyboard/auto wakeup interrupt requests
- Acknowledges keyboard/auto wakeup interrupt requests
- Masks keyboard/auto wakeup interrupt requests





**MC68HC908QY/QT Family Data Sheet, Rev. 6**



#### **Auto Wakeup Module (AWU)**

#### **Bits 7–4 — Not used**

These read-only bits always read as 0s.

#### **KEYF — Keyboard Flag Bit**

This read-only bit is set when a keyboard interrupt is pending on port A or auto wakeup. Reset clears the KEYF bit.

1 = Keyboard/auto wakeup interrupt pending

 $0 = No$  keyboard/auto wakeup interrupt pending

#### **ACKK — Keyboard Acknowledge Bit**

Writing a 1 to this write-only bit clears the keyboard/auto wakeup interrupt request on port A and auto wakeup logic. ACKK always reads as 0.Reset clears ACKK.

#### **IMASKK— Keyboard Interrupt Mask Bit**

Writing a 1 to this read/write bit prevents the output of the keyboard interrupt mask from generating interrupt requests on port A or auto wakeup. Reset clears the IMASKK bit.

1 = Keyboard/auto wakeup interrupt requests masked

0 = Keyboard/auto wakeup interrupt requests not masked

#### **NOTE**

MODEK is not used in conjuction with the auto wakeup feature. To see a description of this bit, see [9.7.1 Keyboard Status and Control Register](#page-82-0).

### **4.6.3 Keyboard Interrupt Enable Register**

The keyboard interrupt enable register (KBIER) enables or disables the auto wakeup to operate as a keyboard/auto wakeup interrupt input.



#### **Figure 4-4. Keyboard Interrupt Enable Register (KBIER)**

#### **AWUIE — Auto Wakeup Interrupt Enable Bit**

This read/write bit enables the auto wakeup interrupt input to latch interrupt requests. Reset clears AWUIE.

1 = Auto wakeup enabled as interrupt input

 $0 =$  Auto wakeup not enabled as interrupt input

#### **NOTE**

KBIE5–KBIE0 bits are not used in conjuction with the auto wakeup feature. To see a description of these bits, see [9.7.2 Keyboard Interrupt Enable](#page-83-0)  [Register](#page-83-0).



# <span id="page-52-1"></span>**Chapter 5 Configuration Register (CONFIG)**

# **5.1 Introduction**

This section describes the configuration registers (CONFIG1 and CONFIG2). The configuration registers enable or disable the following options:

- Stop mode recovery time  $(32 \times$  BUSCLKX4 cycles or  $4096 \times$  BUSCLKX4 cycles)
- STOP instruction
- Computer operating properly module (COP)
- COP reset period (COPRS):  $8176 \times$  BUSCLKX4 or 262,128  $\times$  BUSCLKX4
- Low-voltage inhibit (LVI) enable and trip voltage selection
- OSC option selection
- $\cdot$  IRQ pin
- RST pin
- Auto wakeup timeout period

# **5.2 Functional Description**

The configuration registers are used in the initialization of various options. The configuration registers can be written once after each reset. Most of the configuration register bits are cleared during reset. Since the various options affect the operation of the microcontroller unit (MCU) it is recommended that this register be written immediately after reset. The configuration registers are located at \$001E and \$001F, and may be read at anytime.

**NOTE**

The CONFIG registers are one-time writable by the user after each reset. Upon a reset, the CONFIG registers default to predetermined settings as shown in [Figure 5-1](#page-52-0) and [Figure 5-2.](#page-53-0)

<span id="page-52-0"></span>

**Figure 5-1. Configuration Register 2 (CONFIG2)**

**MC68HC908QY/QT Family Data Sheet, Rev. 6**



#### **Configuration Register (CONFIG)**

#### **IRQPUD — IRQ Pin Pullup Control Bit**

- 1 = Internal pullup is disconnected
- 0 = Internal pullup is connected between  $\overline{IRQ}$  pin and  $V_{DD}$

### **IRQEN — IRQ Pin Function Selection Bit**

- 1 = Interrupt request function active in pin
- $0 =$  Interrupt request function inactive in pin

#### **OSCOPT1 and OSCOPT0 — Selection Bits for Oscillator Option**

- (0, 0) Internal oscillator
- (0, 1) External oscillator
- (1, 0) External RC oscillator
- (1, 1) External XTAL oscillator

### **RSTEN — RST Pin Function Selection**

- 1 = Reset function active in pin
- $0 =$  Reset function inactive in pin

#### **NOTE**

The RSTEN bit is cleared by a power-on reset (POR) only. Other resets will leave this bit unaffected.

Address: \$001F



U = Unaffected

#### **Figure 5-2. Configuration Register 1 (CONFIG1)**

#### <span id="page-53-0"></span>**COPRS (Out of STOP Mode) — COP Reset Period Selection Bit**

- $1 = COP$  reset short cycle = 8176  $\times$  BUSCLKX4
- $0 = COP$  reset long cycle = 262,128  $\times$  BUSCLKX4

#### **COPRS (In STOP Mode) — Auto Wakeup Period Selection Bit**

- 1 = Auto wakeup short cycle =  $512 \times \text{INTRCOSC}$
- $0 =$  Auto wakeup long cycle = 16,384  $\times$  INTRCOSC

#### **LVISTOP — LVI Enable in Stop Mode Bit**

When the LVIPWRD bit is clear, setting the LVISTOP bit enables the LVI to operate during stop mode. Reset clears LVISTOP.

 $1 = LVI$  enabled during stop mode

 $0 = LVI$  disabled during stop mode

#### **LVIRSTD — LVI Reset Disable Bit**

LVIRSTD disables the reset signal from the LVI module.

1 = LVI module resets disabled

 $0 = LVI$  module resets enabled



#### **LVIPWRD — LVI Power Disable Bit**

LVIPWRD disables the LVI module.

- 1 = LVI module power disabled
- 0 = LVI module power enabled

#### **LVI5OR3 — LVI 5-V or 3-V Operating Mode Bit**

LVI5OR3 selects the voltage operating mode of the LVI module. The voltage mode selected for the LVI should match the operating  $V_{DD}$  for the LVI's voltage trip points for each of the modes.

1 = LVI operates in 5-V mode

0 = LVI operates in 3-V mode

#### **NOTE**

The LVI5OR3 bit is cleared by a power-on reset (POR) only. Other resets will leave this bit unaffected.

#### **SSREC — Short Stop Recovery Bit**

SSREC enables the CPU to exit stop mode with a delay of 32 BUSCLKX4 cycles instead of a 4096 BUSCLKX4 cycle delay.

1 = Stop mode recovery after 32 BUSCLKX4 cycles

0 = Stop mode recovery after 4096 BUSCLKX4 cycles

#### **NOTE**

#### Exiting stop mode by an LVI reset will result in the long stop recovery.

The system stabilization time for power-on reset and long stop recovery (both 4096 BUSCLKX4 cycles) gives a delay longer than the LVI enable time for these startup scenarios. There is no period where the MCU is not protected from a low-power condition. However, when using the short stop recovery configuration option, the 32 BUSCLKX4 delay must be greater than the LVI's turn on time to avoid a period in startup where the LVI is not protecting the MCU.

#### **STOP — STOP Instruction Enable Bit**

STOP enables the STOP instruction.

- 1 = STOP instruction enabled
- 0 = STOP instruction treated as illegal opcode

#### **COPD — COP Disable Bit**

COPD disables the COP module.

- $1 = COP$  module disabled
- $0 = COP$  module enabled



**Configuration Register (CONFIG)**



# **Chapter 6 Computer Operating Properly (COP)**

# **6.1 Introduction**

The computer operating properly (COP) module contains a free-running counter that generates a reset if allowed to overflow. The COP module helps software recover from runaway code. Prevent a COP reset by clearing the COP counter periodically. The COP module can be disabled through the COPD bit in the configuration 1 (CONFIG1) register.

# **6.2 Functional Description**



<span id="page-56-0"></span>**Figure 6-1. COP Block Diagram**

**MC68HC908QY/QT Family Data Sheet, Rev. 6**



#### **Computer Operating Properly (COP)**

The COP counter is a free-running 6-bit counter preceded by the 12-bit system integration module (SIM) counter. If not cleared by software, the COP counter overflows and generates an asynchronous reset after 262,128 or 8176 BUSCLKX4 cycles; depending on the state of the COP rate select bit, COPRS, in configuration register 1. With a 262,128 BUSCLKX4 cycle overflow option, the internal 12.8-MHz oscillator gives a COP timeout period of 20.48 ms. Writing any value to location \$FFFF before an overflow occurs prevents a COP reset by clearing the COP counter and stages 12–5 of the SIM counter.

#### **NOTE**

Service the COP immediately after reset and before entering or after exiting stop mode to guarantee the maximum time before the first COP counter overflow.

A COP reset pulls the  $\overline{\text{RST}}$  pin low (if the RSTEN bit is set in the CONFIG1 register) for 32  $\times$  BUSCLKX4 cycles and sets the COP bit in the reset status register (RSR). See [13.8.1 SIM Reset Status Register.](#page-116-0)

#### **NOTE**

Place COP clearing instructions in the main program and not in an interrupt subroutine. Such an interrupt subroutine could keep the COP from generating a reset even while the main program is not working properly.

# **6.3 I/O Signals**

The following paragraphs describe the signals shown in [Figure 6-1](#page-56-0).

### **6.3.1 BUSCLKX4**

BUSCLKX4 is the oscillator output signal. BUSCLKX4 frequency is equal to the internal oscillator frequency, the crystal frequency, or the RC-oscillator frequency.

### **6.3.2 STOP Instruction**

The STOP instruction clears the SIM counter.

### **6.3.3 COPCTL Write**

Writing any value to the COP control register (COPCTL) (see [6.4 COP Control Register\)](#page-58-0) clears the COP counter and clears stages 12–5 of the SIM counter. Reading the COP control register returns the low byte of the reset vector.

### **6.3.4 Power-On Reset**

The power-on reset (POR) circuit in the SIM clears the SIM counter  $4096 \times BUSCLKX4$  cycles after power up.

### **6.3.5 Internal Reset**

An internal reset clears the SIM counter and the COP counter.

# **6.3.6 COPD (COP Disable)**

The COPD signal reflects the state of the COP disable bit (COPD) in the configuration register 1 (CONFIG1). See [Chapter 5 Configuration Register \(CONFIG\).](#page-52-1)





# **6.3.7 COPRS (COP Rate Select)**

The COPRS signal reflects the state of the COP rate select bit (COPRS) in the configuration register 1 (CONFIG1). See [Chapter 5 Configuration Register \(CONFIG\).](#page-52-1)

# <span id="page-58-0"></span>**6.4 COP Control Register**

The COP control register (COPCTL) is located at address \$FFFF and overlaps the reset vector. Writing any value to \$FFFF clears the COP counter and starts a new timeout period. Reading location \$FFFF returns the low byte of the reset vector.



**Figure 6-2. COP Control Register (COPCTL)**

# **6.5 Interrupts**

The COP does not generate CPU interrupt requests.

# **6.6 Monitor Mode**

The COP is disabled in monitor mode when  $V_{TST}$  is present on the IRQ pin.

# **6.7 Low-Power Modes**

The WAIT and STOP instructions put the MCU in low power-consumption standby modes.

### **6.7.1 Wait Mode**

The COP continues to operate during wait mode. To prevent a COP reset during wait mode, periodically clear the COP counter.

# **6.7.2 Stop Mode**

Stop mode turns off the BUSCLKX4 input to the COP and clears the SIM counter. Service the COP immediately before entering or after exiting stop mode to ensure a full COP timeout period after entering or exiting stop mode.

# **6.8 COP Module During Break Mode**

The COP is disabled during a break interrupt with monitor mode when BDCOP bit is set in break auxiliary register (BRKAR).



**Computer Operating Properly (COP)**



# **Chapter 7 Central Processor Unit (CPU)**

# **7.1 Introduction**

The M68HC08 CPU (central processor unit) is an enhanced and fully object-code-compatible version of the M68HC05 CPU. The CPU08 Reference Manual (document order number CPU08RM/AD) contains a description of the CPU instruction set, addressing modes, and architecture.

# **7.2 Features**

Features of the CPU include:

- Object code fully upward-compatible with M68HC05 Family
- 16-bit stack pointer with stack manipulation instructions
- 16-bit index register with x-register manipulation instructions
- 8-MHz CPU internal bus frequency
- 64-Kbyte program/data memory space
- 16 addressing modes
- Memory-to-memory data moves without using accumulator
- Fast 8-bit by 8-bit multiply and 16-bit by 8-bit divide instructions
- Enhanced binary-coded decimal (BCD) data handling
- Modular architecture with expandable internal bus definition for extension of addressing range beyond 64 Kbytes
- Low-power stop and wait modes

# **7.3 CPU Registers**

[Figure 7-1](#page-61-0) shows the five CPU registers. CPU registers are not part of the memory map.



#### **Central Processor Unit (CPU)**



**Figure 7-1. CPU Registers**

### <span id="page-61-0"></span>**7.3.1 Accumulator**

The accumulator is a general-purpose 8-bit register. The CPU uses the accumulator to hold operands and the results of arithmetic/logic operations.



**Figure 7-2. Accumulator (A)**

### **7.3.2 Index Register**

The 16-bit index register allows indexed addressing of a 64-Kbyte memory space. H is the upper byte of the index register, and X is the lower byte. H:X is the concatenated 16-bit index register.

In the indexed addressing modes, the CPU uses the contents of the index register to determine the conditional address of the operand.

The index register can serve also as a temporary data storage location.



**Figure 7-3. Index Register (H:X)**





### **7.3.3 Stack Pointer**

The stack pointer is a 16-bit register that contains the address of the next location on the stack. During a reset, the stack pointer is preset to \$00FF. The reset stack pointer (RSP) instruction sets the least significant byte to \$FF and does not affect the most significant byte. The stack pointer decrements as data is pushed onto the stack and increments as data is pulled from the stack.

In the stack pointer 8-bit offset and 16-bit offset addressing modes, the stack pointer can function as an index register to access data on the stack. The CPU uses the contents of the stack pointer to determine the conditional address of the operand.



**Figure 7-4. Stack Pointer (SP)**

#### **NOTE**

The location of the stack is arbitrary and may be relocated anywhere in random-access memory (RAM). Moving the SP out of page 0 (\$0000 to \$00FF) frees direct address (page 0) space. For correct operation, the stack pointer must point only to RAM locations.

### **7.3.4 Program Counter**

The program counter is a 16-bit register that contains the address of the next instruction or operand to be fetched.

Normally, the program counter automatically increments to the next sequential memory location every time an instruction or operand is fetched. Jump, branch, and interrupt operations load the program counter with an address other than that of the next sequential location.

During reset, the program counter is loaded with the reset vector address located at \$FFFE and \$FFFF. The vector address is the address of the first instruction to be executed after exiting the reset state.



**Figure 7-5. Program Counter (PC)**



**Central Processor Unit (CPU)**

# **7.3.5 Condition Code Register**

The 8-bit condition code register contains the interrupt mask and five flags that indicate the results of the instruction just executed. Bits 6 and 5 are set permanently to 1. The following paragraphs describe the functions of the condition code register.



**Figure 7-6. Condition Code Register (CCR)**

### **V — Overflow Flag**

The CPU sets the overflow flag when a two's complement overflow occurs. The signed branch instructions BGT, BGE, BLE, and BLT use the overflow flag.

- $1 =$  Overflow
- $0 = No$  overflow

#### **H — Half-Carry Flag**

The CPU sets the half-carry flag when a carry occurs between accumulator bits 3 and 4 during an add-without-carry (ADD) or add-with-carry (ADC) operation. The half-carry flag is required for binary-coded decimal (BCD) arithmetic operations. The DAA instruction uses the states of the H and C flags to determine the appropriate correction factor.

 $1 =$  Carry between bits 3 and 4

 $0 = No$  carry between bits 3 and 4

### **I — Interrupt Mask**

When the interrupt mask is set, all maskable CPU interrupts are disabled. CPU interrupts are enabled when the interrupt mask is cleared. When a CPU interrupt occurs, the interrupt mask is set automatically after the CPU registers are saved on the stack, but before the interrupt vector is fetched.

- $1 =$  Interrupts disabled
- $0 =$  Interrupts enabled

#### **NOTE**

To maintain M6805 Family compatibility, the upper byte of the index register (H) is not stacked automatically. If the interrupt service routine modifies H, then the user must stack and unstack H using the PSHH and PULH instructions.

After the I bit is cleared, the highest-priority interrupt request is serviced first. A return-from-interrupt (RTI) instruction pulls the CPU registers from the stack and restores the interrupt mask from the stack. After any reset, the interrupt mask is set and can be cleared only by the clear interrupt mask software instruction (CLI).

#### **N — Negative Flag**

The CPU sets the negative flag when an arithmetic operation, logic operation, or data manipulation produces a negative result, setting bit 7 of the result.

 $1 =$  Negative result

 $0 = \text{Non-negative result}$ 



### **Z — Zero Flag**

The CPU sets the zero flag when an arithmetic operation, logic operation, or data manipulation produces a result of \$00.

- $1 =$  Zero result
- $0 =$  Non-zero result

### **C — Carry/Borrow Flag**

The CPU sets the carry/borrow flag when an addition operation produces a carry out of bit 7 of the accumulator or when a subtraction operation requires a borrow. Some instructions — such as bit test and branch, shift, and rotate — also clear or set the carry/borrow flag.

 $1 =$  Carry out of bit  $7$ 

 $0 = No$  carry out of bit 7

# **7.4 Arithmetic/Logic Unit (ALU)**

The ALU performs the arithmetic and logic operations defined by the instruction set.

Refer to the CPU08 Reference Manual (document order number CPU08RM/AD) for a description of the instructions and addressing modes and more detail about the architecture of the CPU.

# **7.5 Low-Power Modes**

The WAIT and STOP instructions put the MCU in low power-consumption standby modes.

### **7.5.1 Wait Mode**

The WAIT instruction:

- Clears the interrupt mask (I bit) in the condition code register, enabling interrupts. After exit from wait mode by interrupt, the I bit remains clear. After exit by reset, the I bit is set.
- Disables the CPU clock

# **7.5.2 Stop Mode**

The STOP instruction:

- Clears the interrupt mask (I bit) in the condition code register, enabling external interrupts. After exit from stop mode by external interrupt, the I bit remains clear. After exit by reset, the I bit is set.
- Disables the CPU clock

After exiting stop mode, the CPU clock begins running after the oscillator stabilization delay.

# **7.6 CPU During Break Interrupts**

If a break module is present on the MCU, the CPU starts a break interrupt by:

- Loading the instruction register with the SWI instruction
- Loading the program counter with \$FFFC:\$FFFD or with \$FEFC:\$FEFD in monitor mode

The break interrupt begins after completion of the CPU instruction in progress. If the break address register match occurs on the last cycle of a CPU instruction, the break interrupt begins immediately.

A return-from-interrupt instruction (RTI) in the break routine ends the break interrupt and returns the MCU to normal operation if the break interrupt has been deasserted.



**Central Processor Unit (CPU)**

# **7.7 Instruction Set Summary**

[Table 7-1](#page-65-0) provides a summary of the M68HC08 instruction set.

<span id="page-65-0"></span>

### **Table 7-1. Instruction Set Summary (Sheet 1 of 6)**



\_\_\_\_







**Central Processor Unit (CPU)**



### **Table 7-1. Instruction Set Summary (Sheet 3 of 6)**







**MC68HC908QY/QT Family Data Sheet, Rev. 6**



**Central Processor Unit (CPU)**







 $\overline{\phantom{a}}$ 





# **7.8 Opcode Map**

See [Table 7-2](#page-71-0).



### **Table 7-2. Opcode Map**



MC68HC908QY/QT Family Data Sheet, Rev. 6 **MC68HC908QY/QT Family Data Sheet, Rev. 6**

- 
- 
- FOR Direct IX1 Indexed, No Offset IX4 Indexed, No Offset<br>EXT Extended IX2 Indexed, 16-Bit Offset Post Increment<br>DD Direct-Direct IMD Immediate-Direct IX1+ Indexed, 1-Byte<br>IX+D Indexed-Direct DIX+ Direct-Indexed Post Increm IX2 Indexed, To-Dit Of<br>IMD Immediate-Direct<br>DIX+ Direct-Indexed

<span id="page-71-0"></span>\*Pre-byte for stack pointer indexed instructions

INH Inherent REL Relative SP1 Stack Pointer, 8-Bit Offset IMM Immediate IX Indexed, No Offset SP2 Stack Pointer, 16-Bit Offset DIR Direct IX1 Indexed, 8-Bit Offset IX+ Indexed, No Offset with

- 
- 
- IX1+ Indexed, 1-Byte Offset with<br>Post Increment



0 High Byte of Opcode in Hexadecimal

5 BRSET0 3 DIR

MSB LSB

Cycles Opcode Mnemonic Number of Bytes / Addressing Mode

Central Processor Unit (CPU) **Central Processor Unit (CPU)**


# **Chapter 8 External Interrupt (IRQ)**

## **8.1 Introduction**

The IRQ pin (external interrupt), shared with PTA2 (general purpose input) and keyboard interrupt (KBI), provides a maskable interrupt input

## **8.2 Features**

Features of the IRQ module include the following:

- External interrupt pin, IRQ
- **IRQ** interrupt control bits
- Programmable edge-only or edge and level interrupt sensitivity
- Automatic interrupt acknowledge
- Selectable internal pullup resistor

# **8.3 Functional Description**

IRQ pin functionality is enabled by setting configuration register 2 (CONFIG2) IRQEN bit accordingly. A zero disables the IRQ function and PTA2 will assume the other shared functionalities. A one enables the IRQ function.

A low level applied to the external interrupt request ( $\overline{IRQ}$ ) pin can latch a CPU interrupt request. [Figure 8-2](#page-74-0) shows the structure of the IRQ module.

Interrupt signals on the IRQ pin are latched into the IRQ latch. The IRQ latch remains set until one of the following actions occurs:

- IRQ vector fetch An IRQ vector fetch automatically generates an interrupt acknowledge signal that clears the IRQ latch.
- Software clear Software can clear the IRQ latch by writing a 1 to the ACK bit in the interrupt status and control register (INTSCR).
- $Reset$   $-$  A reset automatically clears the IRQ latch.

The external interrupt pin is falling-edge-triggered out of reset and is software-configurable to be either falling-edge or falling-edge and low-level triggered. The MODE bit in INTSCR controls the triggering sensitivity of the IRQ pin.



#### **External Interrupt (IRQ)**



#### **RST, IRQ: Pins have internal (about 30K Ohms) pull up**

PTA[0:5]: High current sink and source capability

PTA[0:5]: Pins have programmable keyboard interrupt and pull up

PTB[0:7]: Not available on 8-pin devices – MC68HC908QT1, MC68HC908QT2, and MC68HC908QT4 (see note in [12.1 Introduction\)](#page-96-0)

ADC: Not available on the MC68HC908QY1 and MC68HC908QT1

#### **Figure 8-1. Block Diagram Highlighting IRQ Block and Pins**

When set, the IMASK bit in INTSCR masks the  $\overline{RQ}$  interrupt request. A latched interrupt request is not presented to the interrupt priority logic unless IMASK is clear.

**NOTE**

The interrupt mask (I) in the condition code register (CCR) masks all interrupt requests, including the IRQ interrupt request.

A falling edge on the IRQ pin can latch an interrupt request into the IRQ latch. An IRQ vector fetch, software clear, or reset clears the IRQ latch.



**Functional Description**



**Figure 8-2. IRQ Module Block Diagram**

## <span id="page-74-0"></span>**8.3.1 MODE = 1**

If the MODE bit is set, the  $\overline{IRQ}$  pin is both falling edge sensitive and low level sensitive. With MODE set, both of the following actions must occur to clear the IRQ interrupt request:

- Return of the  $\overline{\text{IRQ}}$  pin to a high level. As long as the  $\overline{\text{IRQ}}$  pin is low, the IRQ request remains active.
- IRQ vector fetch or software clear. An IRQ vector fetch generates an interrupt acknowledge signal to clear the IRQ latch. Software generates the interrupt acknowledge signal by writing a 1 to ACK in INTSCR. The ACK bit is useful in applications that poll the  $\overline{IRQ}$  pin and require software to clear the IRQ latch. Writing to ACK prior to leaving an interrupt service routine can also prevent spurious interrupts due to noise. Setting ACK does not affect subsequent transitions on the IRQ pin. A falling edge that occurs after writing to ACK latches another interrupt request. If the IRQ mask bit, IMASK, is clear, the CPU loads the program counter with the IRQ vector address.

The IRQ vector fetch or software clear and the return of the IRQ pin to a high level may occur in any order. The interrupt request remains pending as long as the  $\overline{IRQ}$  pin is low. A reset will clear the IRQ latch and the MODE control bit, thereby clearing the interrupt even if the pin stays low.

Use the BIH or BIL instruction to read the logic level on the IRQ pin.

## **8.3.2 MODE = 0**

If the MODE bit is clear, the IRQ pin is falling edge sensitive only. With MODE clear, an IRQ vector fetch or software clear immediately clears the IRQ latch.

The IRQF bit in INTSCR can be read to check for pending interrupts. The IRQF bit is not affected by IMASK, which makes it useful in applications where polling is preferred.

**NOTE**

When using the level-sensitive interrupt trigger, avoid false IRQ interrupts by masking interrupt requests in the interrupt routine.

**MC68HC908QY/QT Family Data Sheet, Rev. 6**



**External Interrupt (IRQ)**

# **8.4 Interrupts**

The following IRQ source can generate interrupt requests:

Interrupt flag (IRQF) — The IRQF bit is set when the  $\overline{IRQ}$  pin is asserted based on the IRQ mode. The IRQ interrupt mask bit, IMASK, is used to enable or disable IRQ interrupt requests.

# **8.5 Low-Power Modes**

The WAIT and STOP instructions put the MCU in low power-consumption standby modes.

## **8.5.1 Wait Mode**

The IRQ module remains active in wait mode. Clearing IMASK in INTSCR enables IRQ interrupt requests to bring the MCU out of wait mode.

## **8.5.2 Stop Mode**

The IRQ module remains active in stop mode. Clearing IMASK in INTSCR enables IRQ interrupt requests to bring the MCU out of stop mode.

# **8.6 IRQ Module During Break Interrupts**

The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. See [Chapter 13 System Integration Module \(SIM\)](#page-102-0).

To allow software to clear status bits during a break interrupt, write a 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect status bits during the break state, write a 0 to BCFE. With BCFE cleared (its default state), software can read and write registers during the break state without affecting status bits. Some status bits have a two-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is cleared. After the break, doing the second step clears the status bit.

# **8.7 I/O Signals**

The IRQ module shares its pin with the keyboard interrupt, input/output ports, and timer interface modules.

## **NOTE**

When the  $\overline{IRQ}$  function is enabled in the CONFIG2 register, the BIH and BIL instructions can be used to read the logic level on the  $\overline{IRQ}$  pin. If the  $\overline{IRQ}$ function is disabled, these instructions will behave as if the  $\overline{IRQ}$  pin is a logic 1, regardless of the actual level on the pin. Conversely, when the IRQ function is enabled, bit 2 of the port A data register will always read a 0.

When using the level-sensitive interrupt trigger, avoid false interrupts by masking interrupt requests in the interrupt routine. An internal pullup resistor to  $V_{DD}$  is connected to the  $\overline{IRQ}$  pin; this can be disabled by setting the IRQPUD bit in the CONFIG2 register (\$001E).



## **8.7.1 IRQ Input Pins (IRQ)**

The  $\overline{IRQ}$  pin provides a maskable external interrupt source. The  $\overline{IRQ}$  pin contains an internal pullup device.

## **8.8 Registers**

The IRQ status and control register (INTSCR) controls and monitors operation of the IRQ module. See [Chapter 5 Configuration Register \(CONFIG\).](#page-52-0)

The INTSCR has the following functions:

- Shows the state of the IRQ flag
- Clears the IRQ latch
- Masks the IRQ interrupt request
- Controls triggering sensitivity of the IRQ interrupt pin



**Figure 8-3. IRQ Status and Control Register (INTSCR)**

#### **IRQF — IRQ Flag**

This read-only status bit is set when the IRQ interrupt is pending.

 $1 = \overline{\mathsf{IRQ}}$  interrupt pending

 $0 = \overline{\text{IRQ}}$  interrupt not pending

#### **ACK — IRQ Interrupt Request Acknowledge Bit**

Writing a 1 to this write-only bit clears the IRQ latch. ACK always reads as 0.

#### **IMASK — IRQ Interrupt Mask Bit**

Writing a 1 to this read/write bit disables the IRQ interrupt request.

- 1 = IRQ interrupt request disabled
- 0 = IRQ interrupt request enabled

#### **MODE — IRQ Edge/Level Select Bit**

This read/write bit controls the triggering sensitivity of the IRQ pin.

 $1 = \overline{IRQ}$  interrupt request on falling edges and low levels

 $0 = \overline{IRQ}$  interrupt request on falling edges only



**External Interrupt (IRQ)**



# <span id="page-78-0"></span>**Chapter 9 Keyboard Interrupt Module (KBI)**

# **9.1 Introduction**

The keyboard interrupt module (KBI) provides six independently maskable external interrupts, which are accessible via the PTA0–PTA5 pins.

# **9.2 Features**

Features of the keyboard interrupt module include:

- Six keyboard interrupt pins with separate keyboard interrupt enable bits and one keyboard interrupt mask
- Software configurable pullup device if input pin is configured as input port bit
- Programmable edge-only or edge and level interrupt sensitivity
- Exit from low-power modes

# **9.3 Functional Description**

The keyboard interrupt module controls the enabling/disabling of interrupt functions on the six port A pins. These six pins can be enabled/disabled independently of each other. Refer to [Figure 9-2](#page-80-0).

## **9.3.1 Keyboard Operation**

Writing to the KBIE0–KBIE5 bits in the keyboard interrupt enable register (KBIER) independently enables or disables each port A pin as a keyboard interrupt pin. Enabling a keyboard interrupt pin in port A also enables its internal pullup device irrespective of PTAPUEx bits in the port A input pullup enable register (see [12.2.3 Port A Input Pullup Enable Register\)](#page-98-0). A logic 0 applied to an enabled keyboard interrupt pin latches a keyboard interrupt request.

A keyboard interrupt is latched when one or more keyboard interrupt inputs goes low after all were high. The MODEK bit in the keyboard status and control register controls the triggering mode of the keyboard interrupt.

- If the keyboard interrupt is edge-sensitive only, a falling edge on a keyboard interrupt input does not latch an interrupt request if another keyboard pin is already low. To prevent losing an interrupt request on one input because another input is still low, software can disable the latter input while it is low.
- If the keyboard interrupt is falling edge and low-level sensitive, an interrupt request is present as long as any keyboard interrupt input is low.

#### **Keyboard Interrupt Module (KBI)**



**RST, IRQ: Pins have internal (about 30K Ohms) pull up PTA[0:5]: High current sink and source capability PTA[0:5]: Pins have programmable keyboard interrupt and pull up PTB[0:7]: Not available on 8-pin devices – MC68HC908QT1, MC68HC908QT2, and MC68HC908QT4 (see note in** [12.1 Introduction](#page-96-0)**)**

ADC: Not available on the MC68HC908QY1 and MC68HC908QT1

#### **Figure 9-1. Block Diagram Highlighting KBI Block and Pins**



#### **Functional Description**



#### **Figure 9-2. Keyboard Interrupt Block Diagram**

<span id="page-80-0"></span>If the MODEK bit is set, the keyboard interrupt inputs are both falling edge and low-level sensitive, and both of the following actions must occur to clear a keyboard interrupt request:

- Vector fetch or software clear A vector fetch generates an interrupt acknowledge signal to clear the interrupt request. Software may generate the interrupt acknowledge signal by writing a 1 to the ACKK bit in the keyboard status and control register (KBSCR). The ACKK bit is useful in applications that poll the keyboard interrupt inputs and require software to clear the keyboard interrupt request. Writing to the ACKK bit prior to leaving an interrupt service routine can also prevent spurious interrupts due to noise. Setting ACKK does not affect subsequent transitions on the keyboard interrupt inputs. A falling edge that occurs after writing to the ACKK bit latches another interrupt request. If the keyboard interrupt mask bit, IMASKK, is clear, the central processor unit (CPU) loads the program counter with the vector address at locations \$FFE0 and \$FFE1.
- Return of all enabled keyboard interrupt inputs to logic 1 As long as any enabled keyboard interrupt pin is at logic 0, the keyboard interrupt remains set. The auto wakeup interrupt input, AWUIREQ, will be cleared only by writing to ACKK bit in KBSCR or reset.

The vector fetch or software clear and the return of all enabled keyboard interrupt pins to logic 1 may occur in any order.

If the MODEK bit is clear, the keyboard interrupt pin is falling-edge sensitive only. With MODEK clear, a vector fetch or software clear immediately clears the keyboard interrupt request.

Reset clears the keyboard interrupt request and the MODEK bit, clearing the interrupt request even if a keyboard interrupt input stays at logic 0.

The keyboard flag bit (KEYF) in the keyboard status and control register can be used to see if a pending interrupt exists. The KEYF bit is not affected by the keyboard interrupt mask bit (IMASKK) which makes it useful in applications where polling is preferred.



#### **Keyboard Interrupt Module (KBI)**

To determine the logic level on a keyboard interrupt pin, use the data direction register to configure the pin as an input and then read the data register.

#### **NOTE**

Setting a keyboard interrupt enable bit (KBIEx) forces the corresponding keyboard interrupt pin to be an input, overriding the data direction register. However, the data direction register bit must be a 0 for software to read the pin.

#### **9.3.2 Keyboard Initialization**

When a keyboard interrupt pin is enabled, it takes time for the internal pullup to reach a logic 1. Therefore a false interrupt can occur as soon as the pin is enabled.

To prevent a false interrupt on keyboard initialization:

- 1. Mask keyboard interrupts by setting the IMASKK bit in the keyboard status and control register.
- 2. Enable the KBI pins by setting the appropriate KBIEx bits in the keyboard interrupt enable register.
- 3. Write to the ACKK bit in the keyboard status and control register to clear any false interrupts.
- 4. Clear the IMASKK bit.

An interrupt signal on an edge-triggered pin can be acknowledged immediately after enabling the pin. An interrupt signal on an edge- and level-triggered interrupt pin must be acknowledged after a delay that depends on the external load.

Another way to avoid a false interrupt:

- 1. Configure the keyboard pins as outputs by setting the appropriate DDRA bits in the data direction register A.
- 2. Write 1s to the appropriate port A data register bits.
- 3. Enable the KBI pins by setting the appropriate KBIEx bits in the keyboard interrupt enable register.

## **9.4 Wait Mode**

The keyboard module remains active in wait mode. Clearing the IMASKK bit in the keyboard status and control register enables keyboard interrupt requests to bring the MCU out of wait mode.

## **9.5 Stop Mode**

The keyboard module remains active in stop mode. Clearing the IMASKK bit in the keyboard status and control register enables keyboard interrupt requests to bring the MCU out of stop mode.

## **9.6 Keyboard Module During Break Interrupts**

The system integration module (SIM) controls whether the keyboard interrupt latch can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state.

To allow software to clear the keyboard interrupt latch during a break interrupt, write a 1 to the BCFE bit. If a latch is cleared during the break state, it remains cleared when the MCU exits the break state.



To protect the latch during the break state, write a 0 to the BCFE bit. With BCFE at 0 (its default state), writing to the keyboard acknowledge bit (ACKK) in the keyboard status and control register during the break state has no effect.

# **9.7 Input/Output Registers**

The following I/O registers control and monitor operation of the keyboard interrupt module:

- Keyboard interrupt status and control register (KBSCR)
- Keyboard interrupt enable register (KBIER)

## **9.7.1 Keyboard Status and Control Register**

The keyboard status and control register (KBSCR):

- Flags keyboard interrupt requests
- Acknowledges keyboard interrupt requests
- Masks keyboard interrupt requests
- Controls keyboard interrupt triggering sensitivity

Address: \$001A Bit 7 6 5 4 3 2 1 Bit 0 Read: | 0 | 0 | 0 | 0 | KEYF | 0 IMASKK MODEK Write: ACKK Reset: 0 0 0 0 0 0 0 0 0 = Unimplemented

#### **Figure 9-3. Keyboard Status and Control Register (KBSCR)**

#### **Bits 7–4 — Not used**

These read-only bits always read as 0s.

#### **KEYF — Keyboard Flag Bit**

This read-only bit is set when a keyboard interrupt is pending on port A or auto wakeup. Reset clears the KEYF bit.

- 1 = Keyboard interrupt pending
- $0 = No$  keyboard interrupt pending

#### **ACKK — Keyboard Acknowledge Bit**

Writing a 1 to this write-only bit clears the keyboard interrupt request on port A and auto wakeup logic. ACKK always reads as 0. Reset clears ACKK.

#### **IMASKK— Keyboard Interrupt Mask Bit**

Writing a 1 to this read/write bit prevents the output of the keyboard interrupt mask from generating interrupt requests on port A or auto wakeup. Reset clears the IMASKK bit.

1 = Keyboard interrupt requests masked

0 = Keyboard interrupt requests not masked

#### **MODEK — Keyboard Triggering Sensitivity Bit**

This read/write bit controls the triggering sensitivity of the keyboard interrupt pins on port A and auto wakeup. Reset clears MODEK.

1 = Keyboard interrupt requests on falling edges and low levels

0 = Keyboard interrupt requests on falling edges only

#### **MC68HC908QY/QT Family Data Sheet, Rev. 6**



**Keyboard Interrupt Module (KBI)**

## **9.7.2 Keyboard Interrupt Enable Register**

The port A keyboard interrupt enable register (KBIER) enables or disables each port A pin or auto wakeup to operate as a keyboard interrupt input.



#### **Figure 9-4. Keyboard Interrupt Enable Register (KBIER)**

#### **KBIE5–KBIE0 — Port A Keyboard Interrupt Enable Bits**

Each of these read/write bits enables the corresponding keyboard interrupt pin on port A to latch interrupt requests. Reset clears the keyboard interrupt enable register.

1 = KBIx pin enabled as keyboard interrupt pin

 $0 = KBIx$  pin not enabled as keyboard interrupt pin

#### **NOTE**

AWUIE bit is not used in conjunction with the keyboard interrupt feature. To see a description of this bit, see [Chapter 4 Auto Wakeup Module \(AWU\)](#page-48-0).



# **Chapter 10 Low-Voltage Inhibit (LVI)**

# **10.1 Introduction**

This section describes the low-voltage inhibit (LVI) module, which monitors the voltage on the  $V_{DD}$  pin and can force a reset when the  $V_{DD}$  voltage falls below the LVI trip falling voltage,  $V_{TRIPF}$ .

# **10.2 Features**

Features of the LVI module include:

- Programmable LVI reset
- Programmable power consumption
- Selectable LVI trip voltage
- Programmable stop mode operation

# **10.3 Functional Description**

[Figure 10-1](#page-84-0) shows the structure of the LVI module. LVISTOP, LVIPWRD, LVI5OR3, and LVIRSTD are user selectable options found in the configuration register (CONFIG1). See [Chapter 5 Configuration](#page-52-0)  [Register \(CONFIG\)](#page-52-0).



#### **Figure 10-1. LVI Module Block Diagram**

<span id="page-84-0"></span>The LVI is enabled out of reset. The LVI module contains a bandgap reference circuit and comparator. Clearing the LVI power disable bit, LVIPWRD, enables the LVI to monitor  $V_{DD}$  voltage. Clearing the LVI reset disable bit, LVIRSTD, enables the LVI module to generate a reset when V<sub>DD</sub> falls below a voltage,



#### **Low-Voltage Inhibit (LVI)**

 $V_{TRIPF}$ . Setting the LVI enable in stop mode bit, LVISTOP, enables the LVI to operate in stop mode. Setting the LVI 5-V or 3-V trip point bit, LVI5OR3, enables the trip point voltage,  $V_{TRIPF}$ , to be configured for 5-V operation. Clearing the LVI5OR3 bit enables the trip point voltage,  $V_{TRIPF}$ , to be configured for 3-V operation. The actual trip thresholds are specified in [16.5 5-V DC Electrical Characteristics](#page-150-0) and [16.9 3-V](#page-154-0)  [DC Electrical Characteristics](#page-154-0).

#### **NOTE**

After a power-on reset, the LVI's default mode of operation is 3 volts. If a 5-V system is used, the user must set the LVI5OR3 bit to raise the trip point to 5-V operation.

If the user requires 5-V mode and sets the LVI5OR3 bit after power-on reset while the  $V_{DD}$  supply is not above the  $V_{TRIPR}$  for 5-V mode, the microcontroller unit (MCU) will immediately go into reset. The next time the LVI releases the reset, the supply will be above the  $V_{TRIPR}$  for 5-V mode.

Once an LVI reset occurs, the MCU remains in reset until  $V_{DD}$  rises above a voltage,  $V_{TRIPR}$ , which causes the MCU to exit reset. See [Chapter 13 System Integration Module \(SIM\)](#page-102-0) for the reset recovery sequence.

The output of the comparator controls the state of the LVIOUT flag in the LVI status register (LVISR) and can be used for polling LVI operation when the LVI reset is disabled.

## **10.3.1 Polled LVI Operation**

In applications that can operate at  $V_{DD}$  levels below the  $V_{TRIPF}$  level, software can monitor  $V_{DD}$  by polling the LVIOUT bit. In the configuration register, the LVIPWRD bit must be cleared to enable the LVI module, and the LVIRSTD bit must be at set to disable LVI resets.

## **10.3.2 Forced Reset Operation**

In applications that require  $V_{DD}$  to remain above the  $V_{TRIPF}$  level, enabling LVI resets allows the LVI module to reset the MCU when  $V_{DD}$  falls below the  $V_{TRIPF}$  level. In the configuration register, the LVIPWRD and LVIRSTD bits must be cleared to enable the LVI module and to enable LVI resets.

## **10.3.3 Voltage Hysteresis Protection**

Once the LVI has triggered (by having  $V_{DD}$  fall below  $V_{TRIPF}$ ), the LVI will maintain a reset condition until  $V_{DD}$  rises above the rising trip point voltage,  $V_{TRIPR}$ . This prevents a condition in which the MCU is continually entering and exiting reset if  $V_{DD}$  is approximately equal to  $V_{TRIPF}$ .  $V_{TRIPR}$  is greater than  $V_{TRIPF}$  by the hysteresis voltage,  $V_{HYS}$ .

## **10.3.4 LVI Trip Selection**

The LVI5OR3 bit in the configuration register selects whether the LVI is configured for 5-V or 3-V protection.

#### **NOTE**

The microcontroller is guaranteed to operate at a minimum supply voltage. The trip point ( $V_{TRIPF}$  [5 V] or  $V_{TRIPF}$  [3 V]) may be lower than this. [See 16.5 5-V DC Electrical Characteristics](#page-150-0) and [16.9 3-V DC Electrical](#page-154-0)  [Characteristics](#page-154-0) for the actual trip point voltages.





# **10.4 LVI Status Register**

The LVI status register (LVISR) indicates if the  $V_{DD}$  voltage was detected below the  $V_{TRIPF}$  level while LVI resets have been disabled.



**Figure 10-2. LVI Status Register (LVISR)**

#### **LVIOUT — LVI Output Bit**

<span id="page-86-0"></span>This read-only flag becomes set when the  $V_{DD}$  voltage falls below the  $V_{TRIPF}$  trip voltage and is cleared when  $V_{DD}$  voltage rises above  $V_{TRIPR}$ . The difference in these threshold levels results in a hysteresis that prevents oscillation into and out of reset (see [Table 10-1](#page-86-0)). Reset clears the LVIOUT bit.

| V <sub>DD</sub>                      | <b>LVIOUT</b>  |
|--------------------------------------|----------------|
| $V_{DD}$ > $V_{TRIPR}$               |                |
| $V_{DD}$ < $V_{TRIPF}$               |                |
| $V_{TRIPF}$ < $V_{DD}$ < $V_{TRIPR}$ | Previous value |

**Table 10-1. LVIOUT Bit Indication**

# **10.5 LVI Interrupts**

The LVI module does not generate interrupt requests.

## **10.6 Low-Power Modes**

The STOP and WAIT instructions put the MCU in low power-consumption standby modes.

## **10.6.1 Wait Mode**

If enabled, the LVI module remains active in wait mode. If enabled to generate resets, the LVI module can generate a reset and bring the MCU out of wait mode.

## **10.6.2 Stop Mode**

When the LVIPWRD bit in the configuration register is cleared and the LVISTOP bit in the configuration register is set, the LVI module remains active in stop mode. If enabled to generate resets, the LVI module can generate a reset and bring the MCU out of stop mode.



 **Low-Voltage Inhibit (LVI)**



# **Chapter 11 Oscillator Module (OSC)**

# **11.1 Introduction**

The oscillator module is used to provide a stable clock source for the microcontroller system and bus. The oscillator module generates two output clocks, BUSCLKX2 and BUSCLKX4. The BUSCLKX4 clock is used by the system integration module (SIM) and the computer operating properly module (COP). The BUSCLKX2 clock is divided by two in the SIM to be used as the bus clock for the microcontroller. Therefore the bus frequency will be one fourth of the BUSCLKX4 frequency.

## **11.2 Features**

The oscillator has these four clock source options available:

- 1. Internal oscillator: An internally generated, fixed frequency clock, trimmable to  $\pm$ 5%. This is the default option out of reset.
- 2. External oscillator: An external clock that can be driven directly into OSC1.
- 3. External RC: A built-in oscillator module (RC oscillator) that requires an external R connection only. The capacitor is internal to the chip.
- 4. External crystal: A built-in oscillator module (XTAL oscillator) that requires an external crystal or ceramic-resonator.

# **11.3 Functional Description**

The oscillator contains these major subsystems:

- Internal oscillator circuit
- Internal or external clock switch control
- External clock circuit
- **External crystal circuit**
- External RC clock circuit

#### **Oscillator Module (OSC)**



ADC: Not available on the MC68HC908QY1 and MC68HC908QT1

## **Figure 11-1. Block Diagram Highlighting OSC Block and Pins**

## **11.3.1 Internal Oscillator**

The internal oscillator circuit is designed for use with no external components to provide a clock source with tolerance less than  $\pm 25\%$  untrimmed. An 8-bit trimming register allows adjustment to a tolerance of less than ±5%.

The internal oscillator will generate a clock of 12.8 MHz typical (INTCLK) resulting in a bus speed (internal clock  $\div$  4) of 3.2 MHz. 3.2 MHz came from the maximum bus speed guaranteed at 3 V which is 4 MHz. Since the internal oscillator will have a  $\pm 25\%$  tolerance (pre-trim), then the  $\pm 25\%$  case should not allow a frequency higher than 4 MHz:

 $3.2$  MHz +  $25% = 4$  MHz

[Figure 11-3](#page-92-0) shows how BUSCLKX4 is derived from INTCLK and, like the RC oscillator, OSC2 can output BUSCLKX4 by setting OSC2EN in PTAPUE register. See [Chapter 12 Input/Output Ports \(PORTS\)](#page-96-1)



#### <span id="page-90-0"></span>**11.3.1.1 Internal Oscillator Trimming**

The 8-bit trimming register, OSCTRIM, allows a clock period adjust of +127 and –128 steps. Increasing OSCTRIM value increases the clock period. Trimming allows the internal clock frequency to be set to 12.8 MHz  $\pm$  5%.

All devices are factory programmed with trim values in reserved FLASH memory locations \$FFC0 and \$FFC1. The trim value is not automatically loaded into the OSCTRIM register. User software must copy the trim value from \$FFC0 or \$FFC1 into OSCTRIM if needed. The factory trim value provides the accuracy required for communication using forced monitor mode. Some production programmers erase the factory trim values, so confirm with your programmer vendor that the trim values at \$FFC0 and \$FFC1 are preserved, or are re-trimmed. Trimming the device in the user application board will provide the most accurate trim value.

#### **11.3.1.2 Internal to External Clock Switching**

When external clock source (external OSC, RC, or XTAL) is desired, the user must perform the following steps:

- 1. For external crystal circuits only, OSCOPT[1:0] = 1:1: To help precharge an external crystal oscillator, set PTA4 (OSC2) as an output and drive high for several cycles. This may help the crystal circuit start more robustly.
- 2. Set CONFIG2 bits OSCOPT[1:0] according to . The oscillator module control logic will then set OSC1 as an external clock input and, if the external crystal option is selected, OSC2 will also be set as the clock output.
- 3. Create a software delay to wait the stabilization time needed for the selected clock source (crystal, resonator, RC) as recommended by the component manufacturer. A good rule of thumb for crystal oscillators is to wait 4096 cycles of the crystal frequency, i.e., for a 4-MHz crystal, wait approximately 1 msec.
- 4. After the manufacturer's recommended delay has elapsed, the ECGON bit in the OSC status register (OSCSTAT) needs to be set by the user software.
- 5. After ECGON set is detected, the OSC module checks for oscillator activity by waiting two external clock rising edges.
- 6. The OSC module then switches to the external clock. Logic provides a glitch free transition.
- 7. The OSC module first sets the ECGST bit in the OSCSTAT register and then stops the internal oscillator.

#### **NOTE**

Once transition to the external clock is done, the internal oscillator will only be reactivated with reset. No post-switch clock monitor feature is implemented (clock does not switch back to internal if external clock dies).

#### **11.3.2 External Oscillator**

The external clock option is designed for use when a clock signal is available in the application to provide a clock source to the microcontroller. The OSC1 pin is enabled as an input by the oscillator module. The clock signal is used directly to create BUSCLKX4 and also divided by two to create BUSCLKX2.

In this configuration, the OSC2 pin cannot output BUSCLKX4.So the OSC2EN bit in the port A pullup enable register will be clear to enable PTA4 I/O functions on the pin



**Oscillator Module (OSC)**

## **11.3.3 XTAL Oscillator**

The XTAL oscillator circuit is designed for use with an external crystal or ceramic resonator to provide an accurate clock source. In this configuration, the OSC2 pin is dedicated to the external crystal circuit. The OSC2EN bit in the port A pullup enable register has no effect when this clock mode is selected.

In its typical configuration, the XTAL oscillator is connected in a Pierce oscillator configuration, as shown in [Figure 11-2](#page-91-0). This figure shows only the logical representation of the internal components and may not represent actual circuitry. The oscillator configuration uses five components:

- Crystal,  $X_1$
- Fixed capacitor,  $C_1$
- Tuning capacitor,  $\mathsf{C}_2$  (can also be a fixed capacitor)
- Feedback resistor,  $R_B$
- Series resistor,  $R_{\rm s}$  (optional)

#### **NOTE**

The series resistor  $(R_s)$  is included in the diagram to follow strict Pierce oscillator guidelines and may not be required for all ranges of operation, especially with high frequency crystals. Refer to the crystal manufacturer's data for more information.



<span id="page-91-0"></span>Note 1.

 $\mathsf{R}_\mathsf{S}$  can be zero (shorted) when used with higher-frequency crystals. Refer to manufacturer's data. See [Chapter 16 Electrical Specifications](#page-148-0) for component value recommendations.

**Figure 11-2. XTAL Oscillator External Connections**

**MC68HC908QY/QT Family Data Sheet, Rev. 6**



## **11.3.4 RC Oscillator**

The RC oscillator circuit is designed for use with an external resistor  $(R_{FXT})$  to provide a clock source with a tolerance within 25% of the expected frequency. See [Figure 11-3.](#page-92-0)

The capacitor (C) for the RC oscillator is internal to the MCU. The  $R_{\text{EXT}}$  value must have a tolerance of 1% or less to minimize its effect on the frequency.

In this configuration, the OSC2 pin can be left in the reset state as PTA4. Or, the OSC2EN bit in the port A pullup enable register can be set to enable the OSC2 output function on the pin. Enabling the OSC2 output slightly increases the external RC oscillator frequency,  $f_{RCCLK}$ .



See [Chapter 16 Electrical Specifications](#page-148-0) for component value requirements.

#### **Figure 11-3. RC Oscillator External Connections**

## <span id="page-92-0"></span>**11.4 Oscillator Module Signals**

The following paragraphs describe the signals that are inputs to and outputs from the oscillator module.

## **11.4.1 Crystal Amplifier Input Pin (OSC1)**

The OSC1 pin is either an input to the crystal oscillator amplifier, an input to the RC oscillator circuit, or an external clock source.

For the internal oscillator configuration, the OSC1 pin can assume other functions according to [Table 1-3.](#page-22-0)  [Function Priority in Shared Pins.](#page-22-0)



**Oscillator Module (OSC)**

## **11.4.2 Crystal Amplifier Output Pin (OSC2/PTA4/BUSCLKX4)**

For the XTAL oscillator device**,** the OSC2 pin is the crystal oscillator inverting amplifier output.

For the external clock option, the OSC2 pin is dedicated to the PTA4 I/O function. The OSC2EN bit has no effect.

For the internal oscillator or RC oscillator options, the OSC2 pin can assume other functions according to [Table 1-3. Function Priority in Shared Pins](#page-22-0), or the output of the oscillator clock (BUSCLKX4).

| <b>Option</b>                                  | <b>OSC2 Pin Function</b>                                                                              |
|------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| XTAL oscillator                                | <b>Inverting OSC1</b>                                                                                 |
| External clock                                 | <b>PTA4 I/O</b>                                                                                       |
| Internal oscillator or<br><b>RC</b> oscillator | Controlled by OSC2EN bit in PTAPUE register<br>$OSC2EN = 0$ : PTA4 I/O<br>OSC2EN = 1: BUSCLKX4 output |

**Table 11-1. OSC2 Pin Function**

## **11.4.3 Oscillator Enable Signal (SIMOSCEN)**

The SIMOSCEN signal comes from the system integration module (SIM) and enables/disables either the XTAL oscillator circuit, the RC oscillator, or the internal oscillator.

## **11.4.4 XTAL Oscillator Clock (XTALCLK)**

XTALCLK is the XTAL oscillator output signal. It runs at the full speed of the crystal  $(f_{XCLK})$  and comes directly from the crystal oscillator circuit. [Figure 11-2](#page-91-0) shows only the logical relation of XTALCLK to OSC1 and OSC2 and may not represent the actual circuitry. The duty cycle of XTALCLK is unknown and may depend on the crystal and other external factors. Also, the frequency and amplitude of XTALCLK can be unstable at start up.

## **11.4.5 RC Oscillator Clock (RCCLK)**

RCCLK is the RC oscillator output signal. Its frequency is directly proportional to the time constant of external R and internal C. [Figure 11-3](#page-92-0) shows only the logical relation of RCCLK to OSC1 and may not represent the actual circuitry.

## **11.4.6 Internal Oscillator Clock (INTCLK)**

INTCLK is the internal oscillator output signal. Its nominal frequency is fixed to 12.8 MHz, but it can be also trimmed using the oscillator trimming feature of the OSCTRIM register (see [11.3.1.1 Internal](#page-90-0)  [Oscillator Trimming\)](#page-90-0).

## **11.4.7 Oscillator Out 2 (BUSCLKX4)**

BUSCLKX4 is the same as the input clock (XTALCLK, RCCLK, or INTCLK). This signal is driven to the SIM module and is used to determine the COP cycles.

## **11.4.8 Oscillator Out (BUSCLKX2)**

The frequency of this signal is equal to half of the BUSCLKX4, this signal is driven to the SIM for generation of the bus clocks used by the CPU and other modules on the MCU. BUSCLKX2 will be divided



again in the SIM and results in the internal bus frequency being one fourth of either the XTALCLK, RCCLK, or INTCLK frequency.

## **11.5 Low Power Modes**

The WAIT and STOP instructions put the MCU in low-power consumption standby modes.

## **11.5.1 Wait Mode**

The WAIT instruction has no effect on the oscillator logic. BUSCLKX2 and BUSCLKX4 continue to drive to the SIM module.

## **11.5.2 Stop Mode**

The STOP instruction disables either the XTALCLK, the RCCLK, or INTCLK output, hence BUSCLKX2 and BUSCLKX4.

## **11.6 Oscillator During Break Mode**

The oscillator continues to drive BUSCLKX2 and BUSCLKX4 when the device enters the break state.

# **11.7 CONFIG2 Options**

Two CONFIG2 register options affect the operation of the oscillator module: OSCOPT1 and OSCOPT0. All CONFIG2 register bits will have a default configuration. Refer to [Chapter 5 Configuration Register](#page-52-0)  [\(CONFIG\)](#page-52-0) for more information on how the CONFIG2 register is used.

<span id="page-94-0"></span>[Table 11-2](#page-94-0) shows how the OSCOPT bits are used to select the oscillator clock source.

. **Table 11-2. Oscillator Modes**

| OSCOPT <sub>1</sub> | <b>OSCOPT0</b> | <b>Oscillator Modes</b> |
|---------------------|----------------|-------------------------|
|                     |                | Internal oscillator     |
|                     |                | External oscillator     |
|                     |                | External RC             |
|                     |                | External crystal        |

# **11.8 Input/Output (I/O) Registers**

The oscillator module contains these two registers:

- 1. Oscillator status register (OSCSTAT)
- 2. Oscillator trim register (OSCTRIM)



**Oscillator Module (OSC)**

## **11.8.1 Oscillator Status Register**

The oscillator status register (OSCSTAT) contains the bits for switching from internal to external clock sources.



**Figure 11-4. Oscillator Status Register (OSCSTAT)**

#### **ECGON — External Clock Generator On Bit**

This read/write bit enables external clock generator, so that the switching process can be initiated. This bit is forced low during reset. This bit is ignored in monitor mode with the internal oscillator bypassed, PTM or CTM mode.

1 = External clock generator enabled

0 = External clock generator disabled

#### **ECGST — External Clock Status Bit**

This read-only bit indicates whether or not an external clock source is engaged to drive the system clock.

1 = An external clock source engaged

0 = An external clock source disengaged

## **11.8.2 Oscillator Trim Register (OSCTRIM)**



**Figure 11-5. Oscillator Trim Register (OSCTRIM)**

#### **TRIM7–TRIM0 — Internal Oscillator Trim Factor Bits**

These read/write bits change the size of the internal capacitor used by the internal oscillator. By measuring the period of the internal clock and adjusting this factor accordingly, the frequency of the internal clock can be fine tuned. Increasing (decreasing) this factor by one increases (decreases) the period by approximately 0.2% of the untrimmed period (the period for TRIM = \$80). The trimmed frequency is guaranteed not to vary by more than ±5% over the full specified range of temperature and voltage. The reset value is \$80, which sets the frequency to 12.8 MHz (3.2 MHz bus speed) ±25%.

Applications using the internal oscillator should copy the internal oscillator trim value at location \$FFC0 or \$FFC1 into this register to trim the clock source.



# <span id="page-96-1"></span>**Chapter 12 Input/Output Ports (PORTS)**

# <span id="page-96-0"></span>**12.1 Introduction**

The MC68HC908QT1, MC68HC908QT2, and MC68HC908QT4 have five bidirectional input-output (I/O) pins and one input only pin. The MC68HC908QY1, MC68HC908QY2, and MC68HC908QY4 have thirteen bidirectional pins and one input only pin. All I/O pins are programmable as inputs or outputs.

#### **NOTE**

Connect any unused I/O pins to an appropriate logic level, either  $V_{DD}$  or  $V_{SS}$ . Although the I/O ports do not require termination for proper operation, termination reduces excess current consumption and the possibility of electrostatic damage.

8-pin devices have non-bonded pins. These pins should be configured either as outputs driving low or high, or as inputs with internal pullups enabled. Configuring these non-bonded pins in this manner will prevent any excess current consumption caused by floating inputs.

## **12.2 Port A**

Port A is a 6-bit special function port that shares all six of its pins with the keyboard interrupt (KBI) module (see [Chapter 9 Keyboard Interrupt Module \(KBI\)](#page-78-0)). Each port A pin also has a software configurable pullup device if the corresponding port pin is configured as an input port.

#### **NOTE**

## PTA2 is input only.

When the IRQ function is enabled in the configuration register 2 (CONFIG2), bit 2 of the port A data register (PTA) will always read a 0. In this case, the BIH and BIL instructions can be used to read the logic level on the PTA2 pin. When the IRQ function is disabled, these instructions will behave as if the PTA2 pin is a logic 1. However, reading bit 2 of PTA will read the actual logic level on the pin.



**Input/Output Ports (PORTS)**

## **12.2.1 Port A Data Register**

The port A data register (PTA) contains a data latch for each of the six port A pins.



**Figure 12-1. Port A Data Register (PTA)**

#### **PTA[5:0] — Port A Data Bits**

These read/write bits are software programmable. Data direction of each port A pin is under the control of the corresponding bit in data direction register A. Reset has no effect on port A data.

#### **AWUL — Auto Wakeup Latch Data Bit**

This is a read-only bit which has the value of the auto wakeup interrupt request latch. The wakeup request signal is generated internally (see [Chapter 4 Auto Wakeup Module \(AWU\)](#page-48-0)). There is no PTA6 port nor any of the associated bits such as PTA6 data register, pullup enable or direction.

#### **KBI[5:0] — Port A Keyboard Interrupts**

The keyboard interrupt enable bits, KBIE5–KBIE0, in the keyboard interrupt control enable register (KBIER) enable the port A pins as external interrupt pins (see [Chapter 9 Keyboard Interrupt Module](#page-78-0)  [\(KBI\)](#page-78-0)).

## **12.2.2 Data Direction Register A**

Data direction register A (DDRA) determines whether each port A pin is an input or an output. Writing a 1 to a DDRA bit enables the output buffer for the corresponding port A pin; a 0 disables the output buffer.



**Figure 12-2. Data Direction Register A (DDRA)**

## **DDRA[5:0] — Data Direction Register A Bits**

These read/write bits control port A data direction. Reset clears DDRA[5:0], configuring all port A pins as inputs.

1 = Corresponding port A pin configured as output

0 = Corresponding port A pin configured as input

## **NOTE**

Avoid glitches on port A pins by writing to the port A data register before changing data direction register A bits from 0 to 1.

#### **MC68HC908QY/QT Family Data Sheet, Rev. 6**



[Figure 12-3](#page-98-1) shows the port A I/O logic.



**Figure 12-3. Port A I/O Circuit**

**NOTE** [Figure 12-3](#page-98-1) does not apply to PTA2

<span id="page-98-1"></span>When DDRAx is a 1, reading address \$0000 reads the PTAx data latch. When DDRAx is a 0, reading address \$0000 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit.

## <span id="page-98-0"></span>**12.2.3 Port A Input Pullup Enable Register**

The port A input pullup enable register (PTAPUE) contains a software configurable pullup device for each if the six port A pins. Each bit is individually configurable and requires the corresponding data direction register, DDRAx, to be configured as input. Each pullup device is automatically and dynamically disabled when its corresponding DDRAx bit is configured as output.





## **OSC2EN — Enable PTA4 on OSC2 Pin**

This read/write bit configures the OSC2 pin function when internal oscillator or RC oscillator option is selected. This bit has no effect for the XTAL or external oscillator options.

1 = OSC2 pin outputs the internal or RC oscillator clock (BUSCLKX4)

 $0 = OSC2$  pin configured for PTA4 I/O, having all the interrupt and pullup functions



#### **Input/Output Ports (PORTS)**

#### **PTAPUE[5:0] — Port A Input Pullup Enable Bits**

These read/write bits are software programmable to enable pullup devices on port A pins.

- 1 = Corresponding port A pin configured to have internal pull if its DDRA bit is set to 0
- 0 = Pullup device is disconnected on the corresponding port A pin regardless of the state of its DDRA bit

[Table 12-1](#page-99-0) summarizes the operation of the port A pins.

<span id="page-99-0"></span>

#### **Table 12-1. Port A Pin Functions**

1.  $X = don't care$ 

2. I/O pin pulled to  $V_{DD}$  by internal pullup.

3. Writing affects data register, but does not affect input.

4.  $Hi-Z = high impedance$ 

5. Output does not apply to PTA2

# **12.3 Port B**

Port B is an 8-bit general purpose I/O port. Port B is only available on the MC68HC908QY1, MC68HC908QY2, and MC68HC908QY4.

## **12.3.1 Port B Data Register**

The port B data register (PTB) contains a data latch for each of the eight port B pins.



#### **Figure 12-5. Port B Data Register (PTB)**

#### **PTB[7:0] — Port B Data Bits**

These read/write bits are software programmable. Data direction of each port B pin is under the control of the corresponding bit in data direction register B. Reset has no effect on port B data.



Data direction register B (DDRB) determines whether each port B pin is an input or an output. Writing a 1 to a DDRB bit enables the output buffer for the corresponding port B pin; a 0 disables the output buffer.



#### **Figure 12-6. Data Direction Register B (DDRB)**

#### **DDRB[7:0] — Data Direction Register B Bits**

These read/write bits control port B data direction. Reset clears DDRB[7:0], configuring all port B pins as inputs.

1 = Corresponding port B pin configured as output

 $0 =$  Corresponding port B pin configured as input

**NOTE**

Avoid glitches on port B pins by writing to the port B data register before changing data direction register B bits from 0 to 1. [Figure 12-7](#page-100-0) shows the port B I/O logic.



#### **Figure 12-7. Port B I/O Circuit**

<span id="page-100-1"></span><span id="page-100-0"></span>When DDRBx is a 1, reading address \$0001 reads the PTBx data latch. When DDRBx is a 0, reading address \$0001 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. [Table 12-2](#page-100-1) summarizes the operation of the port B pins.





1.  $X =$  don't care

2.  $Hi-Z = hiah$  impedance

3. Writing affects data register, but does not affect the input.



**Input/Output Ports (PORTS)**

## **12.3.3 Port B Input Pullup Enable Register**

The port B input pullup enable register (PTBPUE) contains a software configurable pullup device for each of the eight port B pins. Each bit is individually configurable and requires the corresponding data direction register, DDRBx, be configured as input. Each pullup device is automatically and dynamically disabled when its corresponding DDRBx bit is configured as output.



#### **Figure 12-8. Port B Input Pullup Enable Register (PTBPUE)**

#### **PTBPUE[7:0] — Port B Input Pullup Enable Bits**

These read/write bits are software programmable to enable pullup devices on port B pins

- 1 = Corresponding port B pin configured to have internal pull if its DDRB bit is set to 0
- $0 =$  Pullup device is disconnected on the corresponding port B pin regardless of the state of its DDRB bit.

<span id="page-101-0"></span>[Table 12-3](#page-101-0) summarizes the operation of the port B pins.





1.  $X =$  don't care

2. I/O pin pulled to  $V_{DD}$  by internal pullup.

3. Writing affects data register, but does not affect input.

4.  $Hi-Z = high impedance$ 



# <span id="page-102-0"></span>**Chapter 13 System Integration Module (SIM)**

# **13.1 Introduction**

This section describes the system integration module (SIM), which supports up to 24 external and/or internal interrupts. Together with the central processor unit (CPU), the SIM controls all microcontroller unit (MCU) activities. A block diagram of the SIM is shown in [Figure 13-1.](#page-103-0) The SIM is a system state controller that coordinates CPU and exception timing.

The SIM is responsible for:

- Bus clock generation and control for CPU and peripherals
	- Stop/wait/reset/break entry and recovery
	- Internal clock control
- Master reset control, including power-on reset (POR) and computer operating properly (COP) timeout
- Interrupt control:
	- Acknowledge timing
	- Arbitration control timing
	- Vector address generation
- CPU enable/disable timing



## **Table 13-1. Signal Name Conventions**



#### **System Integration Module (SIM)**



**Figure 13-1. SIM Block Diagram**

# <span id="page-103-0"></span>**13.2 RST and IRQ Pins Initialization**

RST and IRQ pins come out of reset as PTA3 and PTA2 respectively. RST and IRQ functions can be activated by programing CONFIG2 accordingly. Refer to [Chapter 5 Configuration Register \(CONFIG\).](#page-52-0)

# **13.3 SIM Bus Clock Control and Generation**

The bus clock generator provides system clock signals for the CPU and peripherals on the MCU. The system clocks are generated from an incoming clock, BUSCLKX2, as shown in [Figure 13-2](#page-104-0).





**Figure 13-2. SIM Clock Signals**

## <span id="page-104-0"></span>**13.3.1 Bus Timing**

In user mode**,** the internal bus frequency is the oscillator frequency (BUSCLKX4) divided by four.

#### **13.3.2 Clock Start-Up from POR**

When the power-on reset module generates a reset, the clocks to the CPU and peripherals are inactive and held in an inactive phase until after the 4096 BUSCLKX4 cycle POR time out has completed. The IBUS clocks start upon completion of the time out.

#### **13.3.3 Clocks in Stop Mode and Wait Mode**

Upon exit from stop mode by an interrupt or reset, the SIM allows BUSCLKX4 to clock the SIM counter. The CPU and peripheral clocks do not become active until after the stop delay time out. This time out is selectable as 4096 or 32 BUSCLKX4 cycles. See [13.7.2 Stop Mode](#page-114-0).

In wait mode, the CPU clocks are inactive. The SIM also produces two sets of clocks for other modules. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode.

# **13.4 Reset and System Initialization**

The MCU has these reset sources:

- Power-on reset module (POR)
- External reset pin (RST)
- Computer operating properly module (COP)
- Low-voltage inhibit module (LVI)
- Illegal opcode
- Illegal address

All of these resets produce the vector \$FFFE–FFFF (\$FEFE–FEFF in monitor mode) and assert the internal reset signal (IRST). IRST causes all registers to be returned to their default values and all modules to be returned to their reset states.

An internal reset clears the SIM counter (see [13.5 SIM Counter](#page-107-0)), but an external reset does not. Each of the resets sets a corresponding bit in the SIM reset status register (SRSR). See [13.8 SIM Registers.](#page-115-0)



**System Integration Module (SIM)**

## **13.4.1 External Pin Reset**

The RST pin circuits include an internal pullup device. Pulling the asynchronous RST pin low halts all processing. The PIN bit of the SIM reset status register (SRSR) is set as long as RST is held low for at least the minimum t<sub>RL</sub> time. [Figure 13-3](#page-105-1) shows the relative timing. The  $\overline{\text{RST}}$  pin function is only available if the RSTEN bit is set in the CONFIG2 register.



**Figure 13-3. External Reset Timing**

## <span id="page-105-1"></span>**13.4.2 Active Resets from Internal Sources**

The RST pin is initially setup as a general-purpose input after a POR. Setting the RSTEN bit in the CONFIG2 register enables the pin for the reset function. This section assumes the RSTEN bit is set when describing activity on the RST pin.

#### **NOTE**

For POR and LVI resets, the SIM cycles through 4096 BUSCLKX4 cycles during which the SIM forces the  $\overline{RST}$  pin low. The internal reset signal then follows the sequence from the falling edge of  $\overline{RST}$  shown in [Figure 13-4](#page-105-0).

The COP reset is asynchronous to the bus clock.

The active reset feature allows the part to issue a reset to peripherals and other chips within a system built around the MCU.

All internal reset sources actively pull the  $\overline{\text{RST}}$  pin low for 32 BUSCLKX4 cycles to allow resetting of external peripherals. The internal reset signal IRST continues to be asserted for an additional 32 cycles (see [Figure 13-4\)](#page-105-0). An internal reset can be caused by an illegal address, illegal opcode, COP time out, LVI, or POR (see [Figure 13-5\)](#page-106-0).

<span id="page-105-0"></span>

**Figure 13-4. Internal Reset Timing**









<span id="page-106-0"></span>

#### **13.4.2.1 Power-On Reset**

When power is first applied to the MCU, the power-on reset module (POR) generates a pulse to indicate that power on has occurred. The SIM counter counts out 4096 BUSCLKX4 cycles. Sixty-four BUSCLKX4 cycles later, the CPU and memories are released from reset to allow the reset vector sequence to occur.

At power on, the following events occur:

- A POR pulse is generated.
- The internal reset signal is asserted.
- The SIM enables the oscillator to drive BUSCLKX4.
- Internal clocks to the CPU and modules are held inactive for 4096 BUSCLKX4 cycles to allow stabilization of the oscillator.
- The POR bit of the SIM reset status register (SRSR) is set

#### See [Figure 13-6.](#page-106-1)



**Figure 13-6. POR Recovery**

<span id="page-106-1"></span>**MC68HC908QY/QT Family Data Sheet, Rev. 6**



#### **System Integration Module (SIM)**

#### **13.4.2.2 Computer Operating Properly (COP) Reset**

An input to the SIM is reserved for the COP reset signal. The overflow of the COP counter causes an internal reset and sets the COP bit in the SIM reset status register (SRSR). The SIM actively pulls down the RST pin for all internal reset sources.

To prevent a COP module time out, write any value to location \$FFFF. Writing to location \$FFFF clears the COP counter and stages 12–5 of the SIM counter. The SIM counter output, which occurs at least every 4080 BUSCLKX4 cycles, drives the COP counter. The COP should be serviced as soon as possible out of reset to guarantee the maximum amount of time before the first time out.

The COP module is disabled during a break interrupt with monitor mode when BDCOP bit is set in break auxiliary register (BRKAR).

#### **13.4.2.3 Illegal Opcode Reset**

The SIM decodes signals from the CPU to detect illegal instructions. An illegal instruction sets the ILOP bit in the SIM reset status register (SRSR) and causes a reset.

If the stop enable bit, STOP, in the mask option register is 0, the SIM treats the STOP instruction as an illegal opcode and causes an illegal opcode reset. The SIM actively pulls down the RST pin for all internal reset sources.

#### **13.4.2.4 Illegal Address Reset**

An opcode fetch from an unmapped address generates an illegal address reset. The SIM verifies that the CPU is fetching an opcode prior to asserting the ILAD bit in the SIM reset status register (SRSR) and resetting the MCU. A data fetch from an unmapped address does not generate a reset. The SIM actively pulls down the  $\overline{\text{RST}}$  pin for all internal reset sources. See [Figure 2-1. Memory Map](#page-25-0) for memory ranges.

#### **13.4.2.5 Low-Voltage Inhibit (LVI) Reset**

The LVI asserts its output to the SIM when the  $V_{DD}$  voltage falls to the LVI trip voltage  $V_{TRIPF}$ . The LVI bit in the SIM reset status register (SRSR) is set, and the external reset pin (RST) is held low while the SIM counter counts out 4096 BUSCLKX4 cycles after  $V_{DD}$  rises above  $V_{TRIPR}$ . Sixty-four BUSCLKX4 cycles later, the CPU and memories are released from reset to allow the reset vector sequence to occur. The SIM actively pulls down the  $(RST)$  pin for all internal reset sources.

## <span id="page-107-0"></span>**13.5 SIM Counter**

The SIM counter is used by the power-on reset module (POR) and in stop mode recovery to allow the oscillator time to stabilize before enabling the internal bus (IBUS) clocks. The SIM counter also serves as a prescaler for the computer operating properly module (COP). The SIM counter uses 12 stages for counting, followed by a 13th stage that triggers a reset of SIM counters and supplies the clock for the COP module. The SIM counter is clocked by the falling edge of BUSCLKX4.

## **13.5.1 SIM Counter During Power-On Reset**

The power-on reset module (POR) detects power applied to the MCU. At power-on, the POR circuit asserts the signal PORRST. Once the SIM is initialized, it enables the oscillator to drive the bus clock state machine.


# **13.5.2 SIM Counter During Stop Mode Recovery**

The SIM counter also is used for stop mode recovery. The STOP instruction clears the SIM counter. After an interrupt, break, or reset, the SIM senses the state of the short stop recovery bit, SSREC, in the configuration register 1 (CONFIG1). If the SSREC bit is a 1, then the stop recovery is reduced from the normal delay of 4096 BUSCLKX4 cycles down to 32 BUSCLKX4 cycles. This is ideal for applications using canned oscillators that do not require long start-up times from stop mode. External crystal applications should use the full stop recovery time, that is, with SSREC cleared in the configuration register 1 (CONFIG1).

# **13.5.3 SIM Counter and Reset States**

External reset has no effect on the SIM counter (see [13.7.2 Stop Mode](#page-114-0) for details.) The SIM counter is free-running after all reset states. See [13.4.2 Active Resets from Internal Sources](#page-105-0) for counter control and internal reset recovery sequences.

# **13.6 Exception Control**

Normal sequential program execution can be changed in three different ways:

- 1. Interrupts
	- a. Maskable hardware CPU interrupts
	- b. Non-maskable software interrupt instruction (SWI)
- 2. Reset
- 3. Break interrupts

# **13.6.1 Interrupts**

An interrupt temporarily changes the sequence of program execution to respond to a particular event. [Figure 13-7](#page-109-0) flow charts the handling of system interrupts.

Interrupts are latched, and arbitration is performed in the SIM at the start of interrupt processing. The arbitration result is a constant that the CPU uses to determine which vector to fetch. Once an interrupt is latched by the SIM, no other interrupt can take precedence, regardless of priority, until the latched interrupt is serviced (or the I bit is cleared).

At the beginning of an interrupt, the CPU saves the CPU register contents on the stack and sets the interrupt mask (I bit) to prevent additional interrupts. At the end of an interrupt, the RTI instruction recovers the CPU register contents from the stack so that normal processing can resume. [Figure 13-8](#page-110-0) shows interrupt entry timing. [Figure 13-9](#page-110-1) shows interrupt recovery timing.



**System Integration Module (SIM)**



<span id="page-109-0"></span>**Figure 13-7. Interrupt Processing**



<span id="page-110-0"></span>

### **Figure 13-9. Interrupt Recovery**

### <span id="page-110-1"></span>**13.6.1.1 Hardware Interrupts**

A hardware interrupt does not stop the current instruction. Processing of a hardware interrupt begins after completion of the current instruction. When the current instruction is complete, the SIM checks all pending hardware interrupts. If interrupts are not masked (I bit clear in the condition code register), and if the corresponding interrupt enable bit is set, the SIM proceeds with interrupt processing; otherwise, the next instruction is fetched and executed.

If more than one interrupt is pending at the end of an instruction execution, the highest priority interrupt is serviced first. [Figure 13-10](#page-111-0) demonstrates what happens when two interrupts are pending. If an interrupt is pending upon exit from the original interrupt service routine, the pending interrupt is serviced before the LDA instruction is executed.

The LDA opcode is prefetched by both the INT1 and INT2 return-from-interrupt (RTI) instructions. However, in the case of the INT1 RTI prefetch, this is a redundant operation.

### **NOTE**

To maintain compatibility with the M6805 Family**,** the H register is not pushed on the stack during interrupt entry. If the interrupt service routine modifies the H register or uses the indexed addressing mode, software should save the H register and then restore it prior to exiting the routine.



**System Integration Module (SIM)**



**Figure 13-10**. **Interrupt Recognition Example**

# <span id="page-111-0"></span>**13.6.1.2 SWI Instruction**

The SWI instruction is a non-maskable instruction that causes an interrupt regardless of the state of the interrupt mask (I bit) in the condition code register.

## **NOTE**

A software interrupt pushes PC onto the stack. A software interrupt does **not** push PC – 1, as a hardware interrupt does.

# **13.6.2 Interrupt Status Registers**

<span id="page-111-1"></span>The flags in the interrupt status registers identify maskable interrupt sources. [Table 13-3](#page-111-1) summarizes the interrupt sources and the interrupt status register flags that they set. The interrupt status registers can be useful for debugging.

| <b>Priority</b> | <b>Source</b>                     | Flag              | Mask <sup>(1)</sup> | <b>INT</b><br><b>Register</b><br><b>Flag</b> | <b>Vector</b><br><b>Address</b> |
|-----------------|-----------------------------------|-------------------|---------------------|----------------------------------------------|---------------------------------|
| Highest         | Reset                             |                   |                     |                                              | <b>SFFFE-SFFFF</b>              |
|                 | SWI instruction                   |                   |                     |                                              | \$FFFC-\$FFFD                   |
|                 | $\overline{\text{IRQ}}$ pin       | <b>IRQF</b>       | <b>IMASK</b>        | IF <sub>1</sub>                              | <b>SFFFA-SFFFB</b>              |
|                 | Timer channel 0 interrupt         | <b>CHOF</b>       | CHOIE               | IF <sub>3</sub>                              | \$FFF6-\$FFF7                   |
|                 | Timer channel 1 interrupt         | CH <sub>1</sub> F | CH <sub>1</sub> IE  | IF4                                          | \$FFF4-\$FFF5                   |
|                 | Timer overflow interrupt          | <b>TOF</b>        | <b>TOIE</b>         | IF <sub>5</sub>                              | \$FFF2-\$FFF3                   |
|                 | Keyboard interrupt                | <b>KEYF</b>       | <b>IMASKK</b>       | IF14                                         | \$FFE0-\$FFE1                   |
| Lowest          | ADC conversion complete interrupt | COCO              | <b>AIEN</b>         | IF15                                         | <b>SFFDE-SFFDF</b>              |

**Table 13-3. Interrupt Sources**

1. The I bit in the condition code register is a global mask for all interrupt sources except the SWI instruction.

## **13.6.2.1 Interrupt Status Register 1**



#### **Figure 13-11. Interrupt Status Register 1 (INT1)**

### **IF1 and IF3–IF5 — Interrupt Flags**

These flags indicate the presence of interrupt requests from the sources shown in [Table 13-3](#page-111-1).

1 = Interrupt request present

 $0 = No$  interrupt request present

#### **Bit 0, 1, 3, and 7 — Always read 0**

### **13.6.2.2 Interrupt Status Register 2**



#### **Figure 13-12. Interrupt Status Register 2 (INT2)**

#### **IF14 — Interrupt Flags**

This flag indicates the presence of interrupt requests from the sources shown in [Table 13-3](#page-111-1).

- 1 = Interrupt request present
- $0 = No$  interrupt request present

#### **Bit 0–6 — Always read 0**

#### **13.6.2.3 Interrupt Status Register 3**



#### **Figure 13-13. Interrupt Status Register 3 (INT3)**

### **IF15 — Interrupt Flags**

These flags indicate the presence of interrupt requests from the sources shown in [Table 13-3](#page-111-1).

- 1 = Interrupt request present
- $0 = No$  interrupt request present

#### **Bit 1–7 — Always read 0**



#### **System Integration Module (SIM)**

# **13.6.3 Reset**

All reset sources always have equal and highest priority and cannot be arbitrated.

# **13.6.4 Break Interrupts**

The break module can stop normal program flow at a software programmable break point by asserting its break interrupt output. [\(See Chapter 15 Development Support.\)](#page-132-0) The SIM puts the CPU into the break state by forcing it to the SWI vector location. Refer to the break interrupt subsection of each module to see how each module is affected by the break state.

# **13.6.5 Status Flag Protection in Break Mode**

The SIM controls whether status flags contained in other modules can be cleared during break mode. The user can select whether flags are protected from being cleared by properly initializing the break clear flag enable bit (BCFE) in the break flag control register (BFCR).

Protecting flags in break mode ensures that set flags will not be cleared while in break mode. This protection allows registers to be freely read and written during break mode without losing status flag information.

Setting the BCFE bit enables the clearing mechanisms. Once cleared in break mode, a flag remains cleared even when break mode is exited. Status flags with a two-step clearing mechanism — for example, a read of one register followed by the read or write of another — are protected, even when the first step is accomplished prior to entering break mode. Upon leaving break mode, execution of the second step will clear the flag as normal.

# **13.7 Low-Power Modes**

Executing the WAIT or STOP instruction puts the MCU in a low power- consumption mode for standby situations. The SIM holds the CPU in a non-clocked state. The operation of each of these modes is described below. Both STOP and WAIT clear the interrupt mask (I) in the condition code register, allowing interrupts to occur.

# **13.7.1 Wait Mode**

In wait mode, the CPU clocks are inactive while the peripheral clocks continue to run. [Figure 13-14](#page-113-0) shows the timing for wait mode entry.



<span id="page-113-0"></span>NOTE: Previous data can be operand data or the WAIT opcode, depending on the last instruction.

**Figure 13-14. Wait Mode Entry Timing**



A module that is active during wait mode can wake up the CPU with an interrupt if the interrupt is enabled. Stacking for the interrupt begins one cycle after the WAIT instruction during which the interrupt occurred. In wait mode, the CPU clocks are inactive. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode.

Wait mode can also be exited by a reset (or break in emulation mode). A break interrupt during wait mode sets the SIM break stop/wait bit, SBSW, in the break status register (BSR). If the COP disable bit, COPD, in the configuration register is 0, then the computer operating properly module (COP) is enabled and remains active in wait mode.

[Figure 13-15](#page-114-1) and [Figure 13-16](#page-114-2) show the timing for wait recovery.



NOTE: EXITSTOPWAIT = RST pin OR CPU interrupt OR break interrupt

**Figure 13-15. Wait Recovery from Interrupt**

<span id="page-114-1"></span>

# <span id="page-114-2"></span><span id="page-114-0"></span>**13.7.2 Stop Mode**

In stop mode, the SIM counter is reset and the system clocks are disabled. An interrupt request from a module can cause an exit from stop mode. Stacking for interrupts begins after the selected stop recovery time has elapsed. Reset or break also causes an exit from stop mode.

The SIM disables the oscillator signals (BUSCLKX2 and BUSCLKX4) in stop mode, stopping the CPU and peripherals. Stop recovery time is selectable using the SSREC bit in the configuration register 1 (CONFIG1). If SSREC is set, stop recovery is reduced from the normal delay of 4096 BUSCLKX4 cycles down to 32. This is ideal for the internal oscillator, RC oscillator, and external oscillator options which do not require long start-up times from stop mode.

# **NOTE**

External crystal applications should use the full stop recovery time by clearing the SSREC bit.



#### **System Integration Module (SIM)**

The SIM counter is held in reset from the execution of the STOP instruction until the beginning of stop recovery. It is then used to time the recovery period. [Figure 13-17](#page-115-0) shows stop mode entry timing and [Figure 13-18](#page-115-1) shows the stop mode recovery time from interrupt or break.

## **NOTE**

To minimize stop current, all pins configured as inputs should be driven to a logic 1 or logic 0.

<span id="page-115-0"></span>

**Figure 13-18. Stop Mode Recovery from Interrupt**

# <span id="page-115-1"></span>**13.8 SIM Registers**

<span id="page-115-2"></span>The SIM has three memory mapped registers. [Table 13-4](#page-115-2) shows the mapping of these registers.

### **Table 13-4. SIM Registers**





# **13.8.1 SIM Reset Status Register**

The SRSR register contains flags that show the source of the last reset. The status register will automatically clear after reading SRSR. A power-on reset sets the POR bit and clears all other bits in the register. All other reset sources set the individual flag bits but do not clear the register. More than one reset source can be flagged at any time depending on the conditions at the time of the internal or external reset. For example, the POR and LVI bit can both be set if the power supply has a slow rise time.



## **Figure 13-19. SIM Reset Status Register (SRSR)**

#### **POR — Power-On Reset Bit**

- 1 = Last reset caused by POR circuit
- $0 =$ Read of SRSR

#### **PIN — External Reset Bit**

- 1 = Last reset caused by external reset pin  $(RST)$
- 0 = POR or read of SRSR

#### **COP — Computer Operating Properly Reset Bit**

- 1 = Last reset caused by COP counter
- $0 = POR$  or read of SRSR

### **ILOP — Illegal Opcode Reset Bit**

- 1 = Last reset caused by an illegal opcode
- 0 = POR or read of SRSR

### **ILAD — Illegal Address Reset Bit (illegal attempt to fetch an opcode from an unimplemented address)**

- 1 = Last reset caused by an opcode fetch from an illegal address
- 0 = POR or read of SRSR

### **MODRST — Monitor Mode Entry Module Reset Bit**

- 1 = Last reset caused by monitor mode entry when vector locations \$FFFE and \$FFFF are \$FF after POR while  $\overline{\text{IRQ}} \neq \text{V}_{\text{TST}}$
- 0 = POR or read of SRSR

### **LVI — Low Voltage Inhibit Reset Bit**

- 1 = Last reset caused by LVI circuit
- $0 = POR$  or read of SRSR



**System Integration Module (SIM)**

# <span id="page-117-0"></span>**13.8.2 Break Flag Control Register**

The break control register (BFCR) contains a bit that enables software to clear status bits while the MCU is in a break state.



# **Figure 13-20. Break Flag Control Register (BFCR)**

# **BCFE — Break Clear Flag Enable Bit**

This read/write bit enables software to clear status bits by accessing status registers while the MCU is in a break state. To clear status bits during the break state, the BCFE bit must be set.

 $1 =$  Status bits clearable during break

 $0 =$  Status bits not clearable during break



# **Chapter 14 Timer Interface Module (TIM)**

# **14.1 Introduction**

This section describes the timer interface module (TIM). The TIM is a two-channel timer that provides a timing reference with input capture, output compare, and pulse-width-modulation functions. [Figure 14-2](#page-120-0) is a block diagram of the TIM.

# **14.2 Features**

Features of the TIM include the following:

- Two input capture/output compare channels
	- Rising-edge, falling-edge, or any-edge input capture trigger
	- Set, clear, or toggle output compare action
- Buffered and unbuffered pulse width modulation (PWM) signal generation
- Programmable TIM clock input
	- 7-frequency internal bus clock prescaler selection
	- External TIM clock input
- Free-running or modulo up-count operation
- Toggle any channel pin on overflow
- TIM counter stop and reset bits

# **14.3 Pin Name Conventions**

<span id="page-118-0"></span>The TIM shares two input/output (I/O) pins with two port A I/O pins. The full names of the TIM I/O pins are listed in [Table 14-1.](#page-118-0) The generic pin name appear in the text that follows.

### **Table 14-1. Pin Name Conventions**







RST, IRQ: Pins have internal (about 30K Ohms) pull up

#### **PTA[0:5]: High current sink and source capability**

**PTA[0:5]: Pins have programmable keyboard interrupt and pull up**

PTB[0:7]: Not available on 8-pin devices – MC68HC908QT1, MC68HC908QT2, and MC68HC908QT4 (see note in

[12.1 Introduction\)](#page-96-0)

ADC: Not available on the MC68HC908QY1 and MC68HC908QT1

# **Figure 14-1. Block Diagram Highlighting TIM Block and Pins**



# **14.4 Functional Description**

[Figure 14-2](#page-120-0) shows the structure of the TIM. The central component of the TIM is the 16-bit TIM counter that can operate as a free-running counter or a modulo up-counter. The TIM counter provides the timing reference for the input capture and output compare functions. The TIM counter modulo registers, TMODH:TMODL, control the modulo value of the TIM counter. Software can read the TIM counter value at any time without affecting the counting sequence.

The two TIM channels are programmable independently as input capture or output compare channels.



<span id="page-120-0"></span>**Figure 14-2. TIM Block Diagram**



**Timer Interface Module (TIM)**

# **14.4.1 TIM Counter Prescaler**

The TIM clock source is one of the seven prescaler outputs or the TIM clock pin, TCLK. The prescaler generates seven clock rates from the internal bus clock. The prescaler select bits, PS[2:0], in the TIM status and control register (TSC) select the TIM clock source.

# **14.4.2 Input Capture**

With the input capture function, the TIM can capture the time at which an external event occurs. When an active edge occurs on the pin of an input capture channel, the TIM latches the contents of the TIM counter into the TIM channel registers, TCHxH:TCHxL. The polarity of the active edge is programmable. Input captures can generate TIM central processor unit (CPU) interrupt requests.

# <span id="page-121-0"></span>**14.4.3 Output Compare**

With the output compare function, the TIM can generate a periodic pulse with a programmable polarity, duration, and frequency. When the counter reaches the value in the registers of an output compare channel, the TIM can set, clear, or toggle the channel pin. Output compares can generate TIM CPU interrupt requests.

# **14.4.3.1 Unbuffered Output Compare**

Any output compare channel can generate unbuffered output compare pulses as described in [14.4.3](#page-121-0)  [Output Compare](#page-121-0). The pulses are unbuffered because changing the output compare value requires writing the new value over the old value currently in the TIM channel registers.

An unsynchronized write to the TIM channel registers to change an output compare value could cause incorrect operation for up to two counter overflow periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that counter overflow period. Also, using a TIM overflow interrupt routine to write a new, smaller output compare value may cause the compare to be missed. The TIM may pass the new value before it is written.

Use the following methods to synchronize unbuffered changes in the output compare value on channel x:

- When changing to a smaller value, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current output compare pulse. The interrupt routine has until the end of the counter overflow period to write the new value.
- When changing to a larger output compare value, enable TIM overflow interrupts and write the new value in the TIM overflow interrupt routine. The TIM overflow interrupt occurs at the end of the current counter overflow period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same counter overflow period.

# **14.4.3.2 Buffered Output Compare**

Channels 0 and 1 can be linked to form a buffered output compare channel whose output appears on the TCH0 pin. The TIM channel registers of the linked pair alternately control the output.

Setting the MS0B bit in TIM channel 0 status and control register (TSC0) links channel 0 and channel 1. The output compare value in the TIM channel 0 registers initially controls the output on the TCH0 pin. Writing to the TIM channel 1 registers enables the TIM channel 1 registers to synchronously control the output after the TIM overflows. At each subsequent overflow, the TIM channel registers (0 or 1) that





control the output are the ones written to last. TSC0 controls and monitors the buffered output compare function, and TIM channel 1 status and control register (TSC1) is unused. While the MS0B bit is set, the channel 1 pin, TCH1, is available as a general-purpose I/O pin.

### **NOTE**

In buffered output compare operation, do not write new output compare values to the currently active channel registers. User software should track the currently active channel to prevent writing a new value to the active channel. Writing to the active channel registers is the same as generating unbuffered output compares.

# <span id="page-122-1"></span>**14.4.4 Pulse Width Modulation (PWM)**

By using the toggle-on-overflow feature with an output compare channel, the TIM can generate a PWM signal. The value in the TIM counter modulo registers determines the period of the PWM signal. The channel pin toggles when the counter reaches the value in the TIM counter modulo registers. The time between overflows is the period of the PWM signal

As [Figure 14-3](#page-122-0) shows, the output compare value in the TIM channel registers determines the pulse width of the PWM signal. The time between overflow and output compare is the pulse width. Program the TIM to clear the channel pin on output compare if the state of the PWM pulse is logic 1 ( $ELSxA = 0$ ). Program the TIM to set the pin if the state of the PWM pulse is logic 0 ( $ELSxA = 1$ ).

The value in the TIM counter modulo registers and the selected prescaler output determines the frequency of the PWM output The frequency of an 8-bit PWM signal is variable in 256 increments. Writing \$00FF (255) to the TIM counter modulo registers produces a PWM period of 256 times the internal bus clock period if the prescaler select value is 000. See [14.9.1 TIM Status and Control Register](#page-126-0).

The value in the TIM channel registers determines the pulse width of the PWM output. The pulse width of an 8-bit PWM signal is variable in 256 increments. Writing \$0080 (128) to the TIM channel registers produces a duty cycle of 128/256 or 50%.



<span id="page-122-0"></span>**Figure 14-3. PWM Period and Pulse Width**



#### **Timer Interface Module (TIM)**

## **14.4.4.1 Unbuffered PWM Signal Generation**

Any output compare channel can generate unbuffered PWM pulses as described in 14.4.4 Pulse Width [Modulation \(PWM\)](#page-122-1). The pulses are unbuffered because changing the pulse width requires writing the new pulse width value over the old value currently in the TIM channel registers.

An unsynchronized write to the TIM channel registers to change a pulse width value could cause incorrect operation for up to two PWM periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that PWM period. Also, using a TIM overflow interrupt routine to write a new, smaller pulse width value may cause the compare to be missed. The TIM may pass the new value before it is written.

Use the following methods to synchronize unbuffered changes in the PWM pulse width on channel x:

- When changing to a shorter pulse width, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current pulse. The interrupt routine has until the end of the PWM period to write the new value.
- When changing to a longer pulse width, enable TIM overflow interrupts and write the new value in the TIM overflow interrupt routine. The TIM overflow interrupt occurs at the end of the current PWM period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same PWM period.

#### **NOTE**

In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare also can cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value.

# **14.4.4.2 Buffered PWM Signal Generation**

Channels 0 and 1 can be linked to form a buffered PWM channel whose output appears on the TCH0 pin. The TIM channel registers of the linked pair alternately control the pulse width of the output.

Setting the MS0B bit in TIM channel 0 status and control register (TSC0) links channel 0 and channel 1. The TIM channel 0 registers initially control the pulse width on the TCH0 pin. Writing to the TIM channel 1 registers enables the TIM channel 1 registers to synchronously control the pulse width at the beginning of the next PWM period. At each subsequent overflow, the TIM channel registers (0 or 1) that control the pulse width are the ones written to last. TSC0 controls and monitors the buffered PWM function, and TIM channel 1 status and control register (TSC1) is unused. While the MS0B bit is set, the channel 1 pin, TCH1, is available as a general-purpose I/O pin.

### **NOTE**

In buffered PWM signal generation, do not write new pulse width values to the currently active channel registers. User software should track the currently active channel to prevent writing a new value to the active channel. Writing to the active channel registers is the same as generating unbuffered PWM signals.





# **14.4.4.3 PWM Initialization**

To ensure correct operation when generating unbuffered or buffered PWM signals, use the following initialization procedure:

- 1. In the TIM status and control register (TSC):
	- a. Stop the TIM counter by setting the TIM stop bit, TSTOP.
	- b. Reset the TIM counter and prescaler by setting the TIM reset bit, TRST.
- 2. In the TIM counter modulo registers (TMODH:TMODL), write the value for the required PWM period.
- 3. In the TIM channel x registers (TCHxH:TCHxL), write the value for the required pulse width.
- 4. In TIM channel x status and control register (TSCx):
	- a. Write 0:1 (for unbuffered output compare or PWM signals) or 1:0 (for buffered output compare or PWM signals) to the mode select bits, MSxB:MSxA. See [Table 14-3](#page-130-0).
	- b. Write 1 to the toggle-on-overflow bit, TOVx.
	- c. Write 1:0 (polarity 1 to clear output on compare) or 1:1 (polarity  $0$  to set output on compare) to the edge/level select bits, ELSxB:ELSxA. The output action on compare must force the output to the complement of the pulse width level. See [Table 14-3.](#page-130-0)

### **NOTE**

In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare can also cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value.

5. In the TIM status control register (TSC), clear the TIM stop bit, TSTOP.

Setting MS0B links channels 0 and 1 and configures them for buffered PWM operation. The TIM channel 0 registers (TCH0H:TCH0L) initially control the buffered PWM output. TIM status control register 0 (TSCR0) controls and monitors the PWM signal from the linked channels. MS0B takes priority over MS0A.

Clearing the toggle-on-overflow bit, TOVx, inhibits output toggles on TIM overflows. Subsequent output compares try to force the output to a state it is already in and have no effect. The result is a 0% duty cycle output.

Setting the channel x maximum duty cycle bit (CHxMAX) and setting the TOVx bit generates a 100% duty cycle output. See [14.9.4 TIM Channel Status and Control Registers](#page-128-0).

# **14.5 Interrupts**

The following TIM sources can generate interrupt requests:

- TIM overflow flag (TOF) The TOF bit is set when the TIM counter reaches the modulo value programmed in the TIM counter modulo registers. The TIM overflow interrupt enable bit, TOIE, enables TIM overflow CPU interrupt requests. TOF and TOIE are in the TIM status and control register.
- TIM channel flags (CH1F:CH0F) The CHxF bit is set when an input capture or output compare occurs on channel x. Channel x TIM CPU interrupt requests are controlled by the channel x interrupt enable bit, CHxIE. Channel x TIM CPU interrupt requests are enabled when CHxIE = 1. CHxF and CHxIE are in the TIM channel x status and control register.



**Timer Interface Module (TIM)**

# **14.6 Wait Mode**

The WAIT instruction puts the MCU in low power-consumption standby mode.

The TIM remains active after the execution of a WAIT instruction. In wait mode the TIM registers are not accessible by the CPU. Any enabled CPU interrupt request from the TIM can bring the MCU out of wait mode.

If TIM functions are not required during wait mode, reduce power consumption by stopping the TIM before executing the WAIT instruction.

# **14.7 TIM During Break Interrupts**

A break interrupt stops the TIM counter.

The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. See [13.8.2 Break Flag Control Register](#page-117-0).

To allow software to clear status bits during a break interrupt, write a 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect status bits during the break state, write a 0 to the BCFE bit. With BCFE at 0 (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a two-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at 0. After the break, doing the second step clears the status bit.

# **14.8 Input/Output Signals**

Port A shares three of its pins with the TIM. Two TIM channel I/O pins are PTA0/TCH0 and PTA1/TCH1 and an alternate clock source is PTA2/TCLK.

# **14.8.1 TIM Clock Pin (PTA2/TCLK)**

PTA2/TCLK is an external clock input that can be the clock source for the TIM counter instead of the prescaled internal bus clock. Select the PTA2/TCLK input by writing 1s to the three prescaler select bits, PS[2–0]. [\(See 14.9.1 TIM Status and Control Register.\)](#page-126-0) When the PTA2/TCLK pin is the TIM clock input, it is an input regardless of port pin initialization.

# **14.8.2 TIM Channel I/O Pins (PTA0/TCH0 and PTA1/TCH1)**

Each channel I/O pin is programmable independently as an input capture pin or an output compare pin. PTA0/TCH0 can be configured as a buffered output compare or buffered PWM pin.

# **14.9 Input/Output Registers**

The following I/O registers control and monitor operation of the TIM:

- TIM status and control register (TSC)
- TIM counter registers (TCNTH:TCNTL)
- TIM counter modulo registers (TMODH:TMODL)
- TIM channel status and control registers (TSC0 and TSC1)
- TIM channel registers (TCH0H:TCH0L and TCH1H:TCH1L)





# <span id="page-126-0"></span>**14.9.1 TIM Status and Control Register**

The TIM status and control register (TSC) does the following:

- Enables TIM overflow interrupts
- Flags TIM overflows
- Stops the TIM counter
- Resets the TIM counter
- Prescales the TIM counter clock

Address: \$0020



# **Figure 14-4. TIM Status and Control Register (TSC)**

## **TOF — TIM Overflow Flag Bit**

This read/write flag is set when the TIM counter reaches the modulo value programmed in the TIM counter modulo registers. Clear TOF by reading the TIM status and control register when TOF is set and then writing a 0 to TOF. If another TIM overflow occurs before the clearing sequence is complete, then writing 0 to TOF has no effect. Therefore, a TOF interrupt request cannot be lost due to inadvertent clearing of TOF. Reset clears the TOF bit. Writing a 1 to TOF has no effect.

1 = TIM counter has reached modulo value

 $0 = TIM$  counter has not reached modulo value

### **TOIE — TIM Overflow Interrupt Enable Bit**

This read/write bit enables TIM overflow interrupts when the TOF bit becomes set. Reset clears the TOIE bit.

1 = TIM overflow interrupts enabled

 $0 = TIM$  overflow interrupts disabled

### **TSTOP — TIM Stop Bit**

This read/write bit stops the TIM counter. Counting resumes when TSTOP is cleared. Reset sets the TSTOP bit, stopping the TIM counter until software clears the TSTOP bit.

- $1 = TIM$  counter stopped
- $0 = TIM$  counter active

#### **NOTE**

Do not set the TSTOP bit before entering wait mode if the TIM is required to exit wait mode. When the TSTOP bit is set and the timer is configured for input capture operation, input captures are inhibited until the TSTOP bit is cleared.

When using TSTOP to stop the timer counter, see if any timer flags are set. If a timer flag is set, it must be cleared by clearing TSTOP, then clearing the flag, then setting TSTOP again.



#### **Timer Interface Module (TIM)**

### **TRST — TIM Reset Bit**

Setting this write-only bit resets the TIM counter and the TIM prescaler. Setting TRST has no effect on any other registers. Counting resumes from \$0000. TRST is cleared automatically after the TIM counter is reset and always reads as a 0. Reset clears the TRST bit.

1 = Prescaler and TIM counter cleared

 $0 = No$  effect

### **NOTE**

Setting the TSTOP and TRST bits simultaneously stops the TIM counter at a value of \$0000.

### **PS[2:0] — Prescaler Select Bits**

<span id="page-127-0"></span>These read/write bits select either the PTA2/TCLK pin or one of the seven prescaler outputs as the input to the TIM counter as [Table 14-2](#page-127-0) shows. Reset clears the PS[2:0] bits.





# **14.9.2 TIM Counter Registers**

The two read-only TIM counter registers contain the high and low bytes of the value in the TIM counter. Reading the high byte (TCNTH) latches the contents of the low byte (TCNTL) into a buffer. Subsequent reads of TCNTH do not affect the latched TCNTL value until TCNTL is read. Reset clears the TIM counter registers. Setting the TIM reset bit (TRST) also clears the TIM counter registers.

> **NOTE** If you read TCNTH during a break interrupt, be sure to unlatch TCNTL by reading TCNTL before exiting the break interrupt. Otherwise, TCNTL retains the value latched during the break.









# **14.9.3 TIM Counter Modulo Registers**

The read/write TIM modulo registers contain the modulo value for the TIM counter. When the TIM counter reaches the modulo value, the overflow flag (TOF) becomes set, and the TIM counter resumes counting from \$0000 at the next timer clock. Writing to the high byte (TMODH) inhibits the TOF bit and overflow interrupts until the low byte (TMODL) is written. Reset sets the TIM counter modulo registers.







Reset the TIM counter before writing to the TIM counter modulo registers.

# <span id="page-128-0"></span>**14.9.4 TIM Channel Status and Control Registers**

Each of the TIM channel status and control registers does the following:

- Flags input captures and output compares
- Enables input capture and output compare interrupts
- Selects input capture, output compare, or PWM operation
- Selects high, low, or toggling output on output compare
- Selects rising edge, falling edge, or any edge as the active input capture trigger
- Selects output toggling on TIM overflow
- Selects 0% and 100% PWM duty cycle
- Selects buffered or unbuffered output compare/PWM operation



#### **Timer Interface Module (TIM)**



## **Figure 14-7. TIM Channel Status and Control Registers (TSC0:TSC1)**

# **CHxF — Channel x Flag Bit**

When channel x is an input capture channel, this read/write bit is set when an active edge occurs on the channel x pin. When channel x is an output compare channel, CHxF is set when the value in the TIM counter registers matches the value in the TIM channel x registers.

Clear CHxF by reading the TIM channel x status and control register with CHxF set and then writing a 0 to CHxF. If another interrupt request occurs before the clearing sequence is complete, then writing a 0 to CHxF has no effect. Therefore, an interrupt request cannot be lost due to inadvertent clearing of CHxF.

Reset clears the CHxF bit. Writing a 1 to CHxF has no effect.

 $1 =$  Input capture or output compare on channel x

 $0 = No$  input capture or output compare on channel x

### **CHxIE — Channel x Interrupt Enable Bit**

This read/write bit enables TIM CPU interrupt service requests on channel x. Reset clears the CHxIE bit.

1 = Channel x CPU interrupt requests enabled

0 = Channel x CPU interrupt requests disabled

### **MSxB — Mode Select Bit B**

This read/write bit selects buffered output compare/PWM operation. MSxB exists only in the TIM channel 0 status and control register.

Setting MS0B disables the channel 1 status and control register and reverts TCH1 to general-purpose I/O.

Reset clears the MSxB bit.

1 = Buffered output compare/PWM operation enabled

0 = Buffered output compare/PWM operation disabled

### **MSxA — Mode Select Bit A**

When  $ELSxB:A \neq 00$ , this read/write bit selects either input capture operation or unbuffered output compare/PWM operation. See [Table 14-3](#page-130-0).

1 = Unbuffered output compare/PWM operation

 $0 =$  Input capture operation



When ELSxB:A = 00, this read/write bit selects the initial output level of the TCHx pin (see [Table 14-3\)](#page-130-0). Reset clears the MSxA bit.

 $1 =$  Initial output level low

 $0 =$  Initial output level high

### **NOTE**

Before changing a channel function by writing to the MSxB or MSxA bit, set the TSTOP and TRST bits in the TIM status and control register (TSC).

<span id="page-130-0"></span>

| <b>MSxB</b> | <b>MSxA</b> | <b>ELSxB</b> | <b>ELSxA</b> | <b>Mode</b>            | Configuration                                     |  |  |  |
|-------------|-------------|--------------|--------------|------------------------|---------------------------------------------------|--|--|--|
| X           | 0           | 0            | $\Omega$     | Output preset          | Pin under port control; initial output level high |  |  |  |
| X           | 1           | 0            | $\Omega$     |                        | Pin under port control; initial output level low  |  |  |  |
| $\Omega$    | 0           | 0            | 1            |                        | Capture on rising edge only                       |  |  |  |
| $\Omega$    | 0           | 1            | $\Omega$     | Input capture          | Capture on falling edge only                      |  |  |  |
| $\Omega$    | 0           |              | 1            |                        | Capture on rising or falling edge                 |  |  |  |
| 0           |             | 0            | $\Omega$     |                        | Software compare only                             |  |  |  |
| $\Omega$    |             | 0            | 1            | Output compare         | Toggle output on compare                          |  |  |  |
| $\Omega$    |             | 1            | 0            | or PWM                 | Clear output on compare                           |  |  |  |
| $\Omega$    | 1           |              | 1            |                        | Set output on compare                             |  |  |  |
|             | X           | 0            |              | <b>Buffered output</b> | Toggle output on compare                          |  |  |  |
|             | X           |              | $\Omega$     | compare or             | Clear output on compare                           |  |  |  |
|             | X           |              |              | buffered PWM           | Set output on compare                             |  |  |  |

**Table 14-3. Mode, Edge, and Level Selection**

# **ELSxB and ELSxA — Edge/Level Select Bits**

When channel x is an input capture channel, these read/write bits control the active edge-sensing logic on channel x.

When channel x is an output compare channel, ELSxB and ELSxA control the channel x output behavior when an output compare occurs.

When ELSxB and ELSxA are both clear, channel x is not connected to an I/O port, and pin TCHx is available as a general-purpose I/O pin. [Table 14-3](#page-130-0) shows how ELSxB and ELSxA work. Reset clears the ELSxB and ELSxA bits.

### **NOTE**

After initially enabling a TIM channel register for input capture operation and selecting the edge sensitivity, clear CHxF to ignore any erroneous edge detection flags.

### **TOVx — Toggle-On-Overflow Bit**

When channel x is an output compare channel, this read/write bit controls the behavior of the channel x output when the TIM counter overflows. When channel x is an input capture channel, TOVx has no effect Reset clears the TOVx bit.

1 = Channel x pin toggles on TIM counter overflow.

0 = Channel x pin does not toggle on TIM counter overflow.

# **NOTE**

When TOV<sub>x</sub> is set, a TIM counter overflow takes precedence over a channel x output compare if both occur at the same time.



#### **Timer Interface Module (TIM)**

### **CHxMAX — Channel x Maximum Duty Cycle Bit**

When the TOVx bit is at a 1, setting the CHxMAX bit forces the duty cycle of buffered and unbuffered PWM signals to 100%. As [Figure 14-8](#page-131-0) shows, the CHxMAX bit takes effect in the cycle after it is set or cleared. The output stays at the 100% duty cycle level until the cycle after CHxMAX is cleared.



**Figure 14-8. CHxMAX Latency**

# <span id="page-131-0"></span>**14.9.5 TIM Channel Registers**

These read/write registers contain the captured TIM counter value of the input capture function or the output compare value of the output compare function. The state of the TIM channel registers after reset is unknown.

In input capture mode ( $MSxB:MSxA = 0.0$ ), reading the high byte of the TIM channel x registers ( $TCHxH$ ) inhibits input captures until the low byte (TCHxL) is read.

In output compare mode (MSxB:MSxA  $\neq$  0:0), writing to the high byte of the TIM channel x registers (TCHxH) inhibits output compares until the low byte (TCHxL) is written.



**Figure 14-9. TIM Channel Registers (TCH0H/L:TCH1H/L)**



# <span id="page-132-0"></span>**Chapter 15 Development Support**

# **15.1 Introduction**

This section describes the break module, the monitor read-only memory (MON), and the monitor mode entry methods.

# **15.2 Break Module (BRK)**

The break module can generate a break interrupt that stops normal program flow at a defined address to enter a background program.

Features include:

- Accessible input/output (I/O) registers during the break Interrupt
- Central processor unit (CPU) generated break interrupts
- Software-generated break interrupts
- Computer operating properly (COP) disabling during break interrupts

# **15.2.1 Functional Description**

When the internal address bus matches the value written in the break address registers, the break module issues a breakpoint signal (BKPT) to the system integration module (SIM). The SIM then causes the CPU to load the instruction register with a software interrupt instruction (SWI). The program counter vectors to \$FFFC and \$FFFD (\$FEFC and \$FEFD in monitor mode).

The following events can cause a break interrupt to occur:

- A CPU generated address (the address in the program counter) matches the contents of the break address registers.
- Software writes a 1 to the BRKA bit in the break status and control register.

When a CPU generated address matches the contents of the break address registers, the break interrupt is generated. A return-from-interrupt instruction (RTI) in the break routine ends the break interrupt and returns the microcontroller unit (MCU) to normal operation.

[Figure 15-2](#page-133-0) shows the structure of the break module.

### **Development Support**



RST, IRQ: Pins have internal (about 30K Ohms) pull up

PTA[0:5]: High current sink and source capability

PTA[0:5]: Pins have programmable keyboard interrupt and pull up

PTB[0:7]: Not available on 8-pin devices – MC68HC908QT1, MC68HC908QT2, and MC68HC908QT4 (see note in [12.1 Introduction\)](#page-96-0)

ADC: Not available on the MC68HC908QY1 and MC68HC908QT1

# **Figure 15-1. Block Diagram Highlighting BRK and MON Blocks**



<span id="page-133-0"></span>



#### **Break Module (BRK)**

When the internal address bus matches the value written in the break address registers or when software writes a 1 to the BRKA bit in the break status and control register, the CPU starts a break interrupt by:

- Loading the instruction register with the SWI instruction
- Loading the program counter with \$FFFC and \$FFFD (\$FEFC and \$FEFD in monitor mode)

The break interrupt timing is:

- When a break address is placed at the address of the instruction opcode, the instruction is not executed until after completion of the break interrupt routine.
- When a break address is placed at an address of an instruction operand, the instruction is executed before the break interrupt.
- When software writes a 1 to the BRKA bit, the break interrupt occurs just before the next instruction is executed.

By updating a break address and clearing the BRKA bit in a break interrupt routine, a break interrupt can be generated continuously.

### **CAUTION**

A break address should be placed at the address of the instruction opcode. When software does not change the break address and clears the BRKA bit in the first break interrupt routine, the next break interrupt will not be generated after exiting the interrupt routine even when the internal address bus matches the value written in the break address registers.

## **15.2.1.1 Flag Protection During Break Interrupts**

The system integration module (SIM) controls whether or not module status bits can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. See [13.8.2 Break Flag Control Register](#page-117-0) and the **Break Interrupts** subsection for each module.

### **15.2.1.2 TIM During Break Interrupts**

A break interrupt stops the timer counter.

# **15.2.1.3 COP During Break Interrupts**

The COP is disabled during a break interrupt with monitor mode when BDCOP bit is set in break auxiliary register (BRKAR).

# **15.2.2 Break Module Registers**

These registers control and monitor operation of the break module:

- Break status and control register (BRKSCR)
- Break address register high (BRKH)
- Break address register low (BRKL)
- Break status register (BSR)
- Break flag control register (BFCR)



**Development Support**

# **15.2.2.1 Break Status and Control Register**

The break status and control register (BRKSCR) contains break module enable and status bits.



**Figure 15-3. Break Status and Control Register (BRKSCR)**

# **BRKE — Break Enable Bit**

This read/write bit enables breaks on break address register matches. Clear BRKE by writing a 0 to bit 7. Reset clears the BRKE bit.

1 = Breaks enabled on 16-bit address match

 $0 =$ Breaks disabled

# **BRKA — Break Active Bit**

This read/write status and control bit is set when a break address match occurs. Writing a 1 to BRKA generates a break interrupt. Clear BRKA by writing a 0 to it before exiting the break routine. Reset clears the BRKA bit.

1 = Break address match

 $0 = No$  break address match

# **15.2.2.2 Break Address Registers**

The break address registers (BRKH and BRKL) contain the high and low bytes of the desired breakpoint address. Reset clears the break address registers.



**Figure 15-4. Break Address Register High (BRKH)**



**Figure 15-5. Break Address Register Low (BRKL)**





# **15.2.2.3 Break Auxiliary Register**

The break auxiliary register (BRKAR) contains a bit that enables software to disable the COP while the MCU is in a state of break interrupt with monitor mode.



**Figure 15-6. Break Auxiliary Register (BRKAR)**

## **BDCOP — Break Disable COP Bit**

This read/write bit disables the COP during a break interrupt. Reset clears the BDCOP bit.

- 1 = COP disabled during break interrupt
- $0 = COP$  enabled during break interrupt

## **15.2.2.4 Break Status Register**

The break status register (BSR) contains a flag to indicate that a break caused an exit from wait mode. This register is only used in emulation mode.



**Figure 15-7. Break Status Register (BSR)** 

### **SBSW — SIM Break Stop/Wait**

SBSW can be read within the break state SWI routine. The user can modify the return address on the stack by subtracting one from it.

1 = Wait mode was exited by break interrupt

 $0 =$  Wait mode was not exited by break interrupt



**Development Support**

# **15.2.2.5 Break Flag Control Register**

The break control register (BFCR) contains a bit that enables software to clear status bits while the MCU is in a break state.



**Figure 15-8. Break Flag Control Register (BFCR)**

# **BCFE — Break Clear Flag Enable Bit**

This read/write bit enables software to clear status bits by accessing status registers while the MCU is in a break state. To clear status bits during the break state, the BCFE bit must be set.

- 1 = Status bits clearable during break
- $0 =$  Status bits not clearable during break

# **15.2.3 Low-Power Modes**

The WAIT and STOP instructions put the MCU in low power- consumption standby modes. If enabled, the break module will remain enabled in wait and stop modes. However, since the internal address bus does not increment in these modes, a break interrupt will never be triggered.

# **15.3 Monitor Module (MON)**

This subsection describes the monitor module (MON) and the monitor mode entry methods. The monitor allows debugging and programming of the microcontroller unit (MCU) through a single-wire interface with a host computer. Monitor mode entry can be achieved without use of the higher test voltage,  $V_{TST}$ , as long as vector addresses \$FFFE and \$FFFF are blank, thus reducing the hardware requirements for in-circuit programming.

Features include:

- Normal user-mode pin functionality on most pins
- One pin dedicated to serial communication between MCU and host computer
- Standard non-return-to-zero (NRZ) communication with host computer
- Execution of code in random-access memory (RAM) or FLASH
- FLASH memory security feature<sup>(1)</sup>
- FLASH memory programming interface
- Use of external 9.8304 MHz oscillator to generate internal frequency of 2.4576 MHz
- Simple internal oscillator mode of operation (no external clock or high voltage)
- Monitor mode entry without high voltage,  $V_{TST}$ , if reset vector is blank (\$FFFE and \$FFFF contain \$FF)
- Standard monitor mode entry if high voltage is applied to  $\overline{\text{IRQ}}$

<sup>1.</sup> No security feature is absolutely secure. However, Freescale's strategy is to make reading or copying the FLASH difficult for unauthorized users.



# **15.3.1 Functional Description**

[Figure 15-9](#page-138-0) shows a simplified diagram of monitor mode entry.

The monitor module receives and executes commands from a host computer. [Figure 15-10](#page-139-0), [Figure 15-11,](#page-139-1) and [Figure 15-12](#page-140-0) show example circuits used to enter monitor mode and communicate with a host computer via a standard RS-232 interface.



<span id="page-138-0"></span>**Figure 15-9. Simplified Monitor Mode Entry Flowchart**





**Figure 15-10. Monitor Mode Circuit (External Clock, with High Voltage)**

<span id="page-139-0"></span>

<span id="page-139-1"></span>





**Figure 15-12. Monitor Mode Circuit (Internal Clock, No High Voltage)**

<span id="page-140-0"></span>Simple monitor commands can access any memory address. In monitor mode, the MCU can execute code downloaded into RAM by a host computer while most MCU pins retain normal operating mode functions. All communication between the host computer and the MCU is through the PTA0 pin. A level-shifting and multiplexing interface is required between PTA0 and the host computer. PTA0 is used in a wired-OR configuration and requires a pullup resistor.

The monitor code has been updated from previous versions of the monitor code to allow enabling the internal oscillator to generate the internal clock. This addition, which is enabled when IRQ is held low out of reset, is intended to support serial communication/programming at 9600 baud in monitor mode by using the internal oscillator, and the internal oscillator user trim value OSCTRIM (FLASH location \$FFC0, if programmed) to generate the desired internal frequency (3.2 MHz). Since this feature is enabled only when IRQ is held low out of reset, it cannot be used when the reset vector is programmed (i.e., the value is not \$FFFF) because entry into monitor mode in this case requires  $V_{TST}$  on  $\overline{IRQ}$ . The  $\overline{IRQ}$  pin must remain low during this monitor session in order to maintain communication.

[Table 15-1](#page-141-0) shows the pin conditions for entering monitor mode. As specified in the table, monitor mode may be entered after a power-on reset (POR) and will allow communication at 9600 baud provided one of the following sets of conditions is met:

- If \$FFFE and \$FFFF do not contain \$FF (programmed state):
	- The external clock is 9.8304 MHz
	- $\overline{\text{IRQ}} = \text{V}_{\text{TST}}$
- If \$FFFE and \$FFFF contain \$FF (erased state):
	- The external clock is 9.8304 MHz
	- $\overline{IRQ}$  =  $V_{DD}$  (this can be implemented through the internal  $\overline{IRQ}$  pullup)
- If \$FFFE and \$FFFF contain \$FF (erased state):
	- $\overline{\text{IRQ}}$  =  $\text{V}_{\text{SS}}$  (internal oscillator is selected, no external clock required)



**Development Support**

<span id="page-141-0"></span>

| <b>Mode</b>                           | <b>IRQ</b><br>(PTA2)  | <b>RST</b><br>(PTA3) | Reset<br><b>Vector</b>  | <b>Serial</b><br>Communi-l<br>cation |                     | <b>Mode</b><br><b>Selection</b> | <b>COP</b>      | Communication<br><b>Speed</b>   |                                |                     | <b>Comments</b>                    |
|---------------------------------------|-----------------------|----------------------|-------------------------|--------------------------------------|---------------------|---------------------------------|-----------------|---------------------------------|--------------------------------|---------------------|------------------------------------|
|                                       |                       |                      |                         | PTA <sub>0</sub>                     | PTA <sub>1</sub>    | PTA4                            |                 | <b>External</b><br><b>Clock</b> | <b>Bus</b><br><b>Frequency</b> | <b>Baud</b><br>Rate |                                    |
| Normal<br>Monitor                     | V <sub>TST</sub>      | V <sub>DD</sub>      | X                       | 1                                    | 1                   | 0                               | <b>Disabled</b> | 9.8304<br>MHz                   | 2.4576<br>MHz                  | 9600                | Provide external<br>clock at OSC1. |
| Forced<br>Monitor                     | <b>V<sub>DD</sub></b> | X                    | <b>SFFFF</b><br>(blank) |                                      | X                   | X                               | <b>Disabled</b> | 9.8304<br>MHz                   | 2.4576<br>MHz                  | 9600                | Provide external<br>clock at OSC1. |
|                                       | $V_{SS}$              | X                    | <b>SFFFF</b><br>(blank) | 1                                    | X                   | X                               | <b>Disabled</b> | X                               | 3.2 MHz<br>(Trimmed)           | 9600                | Internal clock<br>is active.       |
| User                                  | X                     | X                    | Not<br><b>SFFFF</b>     | X                                    | X                   | X                               | Enabled         | X                               | X                              | X                   |                                    |
| MON08<br><b>Function</b><br>[Pin No.] | $\rm V_{TST}$<br>[6]  | <b>RST</b><br>$[4]$  |                         | <b>COM</b><br>[8]                    | MOD0 MOD1<br>$[12]$ | $[10]$                          |                 | OSC <sub>1</sub><br>$[13]$      |                                |                     |                                    |

**Table 15-1. Monitor Mode Signal Requirements and Options**

1. PTA0 must have a pullup resistor to  $V_{DD}$  in monitor mode.

2. Communication speed in the table is an example to obtain a baud rate of 9600. Baud rate using external oscillator is bus frequency / 256 and baud rate using internal oscillator is bus frequency / 335.

3. External clock is a 9.8304 MHz oscillator on OSC1.

4.  $X =$  don't care

5. MON08 pin refers to P&E Microcomputer Systems' MON08-Cyclone 2 by 8-pin connector.



The rising edge of the internal  $\overline{RST}$  signal latches the monitor mode. Once monitor mode is latched, the values on PTA1 and PTA4 pins can be changed.

Once out of reset, the MCU waits for the host to send eight security bytes (see [15.3.2 Security\)](#page-147-0). After the security bytes, the MCU sends a break signal (10 consecutive logic 0s) to the host, indicating that it is ready to receive a command.

### **15.3.1.1 Normal Monitor Mode**

 $\overline{\text{RST}}$  and OSC1 functions will be active on the PTA3 and PTA5 pins respectively as long as V<sub>TST</sub> is applied to the  $\overline{\text{IRQ}}$  pin. If the  $\overline{\text{IRQ}}$  pin is lowered (no longer  $\text{V}_{\text{TST}}$ ) then the chip will still be operating in monitor mode, but the pin functions will be determined by the settings in the configuration registers (see [Chapter 5 Configuration Register \(CONFIG\)\)](#page-52-0) when  $V_{TST}$  was lowered. With  $V_{TST}$  lowered, the BIH and BIL instructions will read the  $\overline{\text{IRQ}}$  pin state only if IRQEN is set in the CONFIG2 register.



If monitor mode was entered with  $V_{TST}$  on  $\overline{IRQ}$ , then the COP is disabled as long as  $V_{TST}$  is applied to IRQ.

# **15.3.1.2 Forced Monitor Mode**

If entering monitor mode without high voltage on  $\overline{IRQ}$ , then startup port pin requirements and conditions, (PTA1/PTA4) are not in effect. This is to reduce circuit requirements when performing in-circuit programming.

### **NOTE**

If the reset vector is blank and monitor mode is entered, the chip will see an additional reset cycle after the initial power-on reset (POR). Once the reset vector has been programmed, the traditional method of applying a voltage,  $V_{TST}$ , to  $\overline{IRQ}$  must be used to enter monitor mode.

If monitor mode was entered as a result of the reset vector being blank, the COP is always disabled regardless of the state of IRQ.

If the voltage applied to the  $\overline{IRQ}$  is less than  $V_{TST}$ , the MCU will come out of reset in user mode. Internal circuitry monitors the reset vector fetches and will assert an internal reset if it detects that the reset vectors are erased (\$FF). When the MCU comes out of reset, it is forced into monitor mode without requiring high voltage on the IRQ pin. Once out of reset, the monitor code is initially executing with the internal clock at its default frequency.

If IRQ is held high, all pins will default to regular input port functions except for PTA0 and PTA5 which will operate as a serial communication port and OSC1 input respectively (refer to [Figure 15-10](#page-139-0)). That will allow the clock to be driven from an external source through OSC1 pin.

If IRQ is held low, all pins will default to regular input port function except for PTA0 which will operate as serial communication port. Refer to [Figure 15-11.](#page-139-1)

Regardless of the state of the  $\overline{IRQ}$  pin, it will not function as a port input pin in monitor mode. Bit 2 of the Port A data register will always read 0. The BIH and BIL instructions will behave as if the IRQ pin is enabled, regardless of the settings in the configuration register. See [Chapter 5 Configuration Register](#page-52-0)  [\(CONFIG\)](#page-52-0).

The COP module is disabled in forced monitor mode. Any reset other than a power-on reset (POR) will automatically force the MCU to come back to the forced monitor mode.

# **15.3.1.3 Monitor Vectors**

In monitor mode, the MCU uses different vectors for reset, SWI (software interrupt), and break interrupt than those for user mode. The alternate vectors are in the \$FE page instead of the \$FF page and allow code execution from the internal monitor firmware instead of user code.

### **NOTE**

Exiting monitor mode after it has been initiated by having a blank reset vector requires a power-on reset (POR). Pulling RST (when RST pin available) low will not exit monitor mode in this situation.

[Table 15-2](#page-143-0) summarizes the differences between user mode and monitor mode regarding vectors.



<span id="page-143-0"></span>**Development Support**





# **15.3.1.4 Data Format**

Communication with the monitor ROM is in standard non-return-to-zero (NRZ) mark/space data format. Transmit and receive baud rates must be identical.



**Figure 15-13. Monitor Data Format**

# **15.3.1.5 Break Signal**

A start bit (logic 0) followed by nine logic 0 bits is a break signal. When the monitor receives a break signal, it drives the PTA0 pin high for the duration of two bits and then echoes back the break signal.



**Figure 15-14. Break Transaction**

# **15.3.1.6 Baud Rate**

The monitor communication baud rate is controlled by the frequency of the external or internal oscillator and the state of the appropriate pins as shown in [Table 15-1](#page-141-0).

[Table 15-1](#page-141-0) also lists the bus frequencies to achieve standard baud rates. The effective baud rate is the bus frequency divided by 256 when using an external oscillator. When using the internal oscillator in forced monitor mode, the effective baud rate is the bus frequency divided by 335.

# **15.3.1.7 Commands**

The monitor ROM firmware uses these commands:

- READ (read memory)
- WRITE (write memory)
- IREAD (indexed read)
- IWRITE (indexed write)
- READSP (read stack pointer)
- RUN (run user program)


#### **Monitor Module (MON)**

The monitor ROM firmware echoes each received byte back to the PTA0 pin for error checking. An 11-bit delay at the end of each command allows the host to send a break character to cancel the command. A delay of two bit times occurs before each echo and before READ, IREAD, or READSP data is returned. The data returned by a read command appears after the echo of the last byte of the command.

#### **NOTE**



Wait one bit time after each echo before sending the next byte.



**Figure 15-15. Read Transaction**



<span id="page-144-0"></span>A brief description of each monitor mode command is given in [Table 15-3](#page-144-0) through [Table 15-8.](#page-146-0)

**Table 15-3. READ (Read Memory) Command**





**Development Support**









#### **Table 15-6. IWRITE (Indexed Write) Command**



A sequence of IREAD or IWRITE commands can access a block of memory sequentially over the full 64-Kbyte memory map.





#### **Table 15-7. READSP (Read Stack Pointer) Command**



<span id="page-146-0"></span>

The MCU executes the SWI and PSHH instructions when it enters monitor mode. The RUN command tells the MCU to execute the PULH and RTI instructions. Before sending the RUN command, the host can modify the stacked CPU registers to prepare to run the host program. The READSP command returns the incremented stack pointer value,  $SP + 1$ . The high and low bytes of the program counter are at addresses  $SP + 5$  and  $SP + 6$ .

|                                | SP       |
|--------------------------------|----------|
| HIGH BYTE OF INDEX REGISTER    | $SP + 1$ |
| <b>CONDITION CODE REGISTER</b> | $SP + 2$ |
| <b>ACCUMULATOR</b>             | $SP + 3$ |
| LOW BYTE OF INDEX REGISTER     | $SP + 4$ |
| HIGH BYTE OF PROGRAM COUNTER   | $SP + 5$ |
| LOW BYTE OF PROGRAM COUNTER    | $SP + 6$ |
|                                | $SP + 7$ |
|                                |          |

**Figure 15-17. Stack Pointer at Monitor Mode Entry**



**Development Support**

#### **15.3.2 Security**

A security feature discourages unauthorized reading of FLASH locations while in monitor mode. The host can bypass the security feature at monitor mode entry by sending eight security bytes that match the bytes at locations \$FFF6–\$FFFD. Locations \$FFF6–\$FFFD contain user-defined data.

**NOTE**

Do not leave locations \$FFF6–\$FFFD blank. For security reasons, program locations \$FFF6–\$FFFD even if they are not used for vectors.

During monitor mode entry, the MCU waits after the power-on reset for the host to send the eight security bytes on pin PTA0. If the received bytes match those at locations \$FFF6–\$FFFD, the host bypasses the security feature and can read all FLASH locations and execute code from FLASH. Security remains bypassed until a power-on reset occurs. If the reset was not a power-on reset, security remains bypassed and security code entry is not required. See [Figure 15-18](#page-147-0).

Upon power-on reset, if the received bytes of the security code do not match the data at locations \$FFF6–\$FFFD, the host fails to bypass the security feature. The MCU remains in monitor mode, but reading a FLASH location returns an invalid value and trying to execute code from FLASH causes an illegal address reset. After receiving the eight security bytes from the host, the MCU transmits a break character, signifying that it is ready to receive a command.

#### **NOTE**

The MCU does not transmit a break character until after the host sends the eight security bytes.

To determine whether the security code entered is correct, check to see if bit 6 of RAM address \$80 is set. If it is, then the correct security code has been entered and FLASH can be accessed.

If the security sequence fails, the device should be reset by a power-on reset and brought up in monitor mode to attempt another entry. After failing the security sequence, the FLASH module can also be mass erased by executing an erase routine that was downloaded into internal RAM. The mass erase operation clears the security code locations so that all eight security bytes become \$FF (blank).



<span id="page-147-0"></span>



# **Chapter 16 Electrical Specifications**

#### **16.1 Introduction**

This section contains electrical and timing specifications.

### **16.2 Absolute Maximum Ratings**

Maximum ratings are the extreme limits to which the microcontroller unit (MCU) can be exposed without permanently damaging it.

**NOTE**

This device is not guaranteed to operate properly at the maximum ratings. Refer to [16.5 5-V DC Electrical Characteristics](#page-150-0) and [16.9 3-V DC Electrical](#page-154-0)  [Characteristics](#page-154-0) for guaranteed operating conditions.



1. Voltages references to  $V_{SS}$ .

#### **NOTE**

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum-rated voltages to this high-impedance circuit. For proper operation, it is recommended that  $V_{IN}$  and  $V_{OUT}$  be constrained to the range  $V_{SS} \leq (V_{IN}$  or  $V_{OUT}) \leq V_{DD}$ . Reliability of operation is enhanced if unused inputs are connected to an appropriate logic voltage level (for example, either  $V_{SS}$  or  $V_{DD}$ .)



# **16.3 Functional Operating Range**



## **16.4 Thermal Characteristics**



1. Power dissipation is a function of temperature.

2. K constant unique to the device. K can be determined for a known  $T_A$  and measured P<sub>D.</sub> With this value of K, P<sub>D</sub> and T<sub>J</sub> can be determined for any value of  $T_A$ .



# <span id="page-150-0"></span>**16.5 5-V DC Electrical Characteristics**



1.  $V_{DD}$  = 4.5 to 5.5 Vdc,  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H$ , unless otherwise noted.

2. Typical values reflect average measurements at midpoint of voltage range, 25•C only.

3. Maximum is highest voltage that POR is guaranteed.

4. If minimum  $V_{DD}$  is not reached before the internal POR reset is released, the LVI will hold the part in reset until minimum  $V_{DD}$  is reached.

5.  $R_{PU}$  is measured at  $V_{DD}$  = 5.0 V.



# **16.6 Typical 5-V Output Drive Characteristics**











# **16.7 5-V Control Timing**



1.  $V_{DD}$  = 4.5 to 5.5 Vdc,  $V_{SS}$  = 0 Vdc, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>; timing shown with respect to 20% V<sub>DD</sub> and 70% V<sub>SS</sub>, unless otherwise noted.

2. The minimum period is the number of cycles it takes to execute the interrupt service routine plus 1  $t_{\rm cyc}$ .



**Figure 16-3. RST and IRQ Timing**



# **16.8 5-V Oscillator Characteristics**



1. Bus frequency,  $f_{OP}$ , is oscillator frequency divided by 4.

2. Deviation values assumes trimming @25•C and midpoint of voltage range.

3. Values are based on characterization results, not tested in production.

4. No more than 10% duty cycle deviation from 50%.

5. Consult crystal vendor data sheet.



<span id="page-153-0"></span>**Figure 16-4. RC versus Frequency (5 Volts @ 25•C)**



## <span id="page-154-0"></span>**16.9 3-V DC Electrical Characteristics**



1.  $V_{DD}$  = 2.7 to 3.3 Vdc,  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H$ , unless otherwise noted.

2. Typical values reflect average measurements at midpoint of voltage range, 25•C only.

3. Maximum is highest voltage that POR is guaranteed.

4. If minimum  $V_{DD}$  is not reached before the internal POR reset is released, the LVI will hold the part in reset until minimum  $V_{DD}$  is reached.

5.  $R_{PU}$  are measured at  $V_{DD}$  = 3.0 V



### **16.10 Typical 3.0-V Output Drive Characteristics**











# **16.11 3-V Control Timing**



1.  $V_{DD}$  = 2.7 to 3.3 Vdc,  $V_{SS}$  = 0 Vdc, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>; timing shown with respect to 20% V<sub>DD</sub> and 70% V<sub>DD</sub>, unless otherwise noted.

2. The minimum period is the number of cycles it takes to execute the interrupt service routine plus 1  $t_{\rm cyc}$ .



**Figure 16-7. RST and IRQ Timing**



### **16.12 3-V Oscillator Characteristics**



1. Bus frequency,  $f_{OP}$ , is oscillator frequency divided by 4.

2. Deviation values assumes trimming @25•C and midpoint of voltage range.

3. Values are based on characterization results, not tested in production.

4. No more than 10% duty cycle deviation from 50%

5. Consult crystal vendor data sheet



<span id="page-157-0"></span>**Figure 16-8. RC versus Frequency (3 Volts @ 25•C)**



#### **16.13 Supply Current Characteristics**



1.  $V_{SS}$  = 0 Vdc,  $T_A = T_L$  to  $T_H$ , unless otherwise noted.

2. Typical values reflect average measurements at 25•C only.

3. Run (operating) I<sub>DD</sub> measured using trimmed internal oscillator, ADC off, all other modules enabled. All pins configured as inputs and tied to 0.2 V from rail.

4. Wait I<sub>DD</sub> measured using trimmed internal oscillator, ADC off, all other modules enabled. All pins configured as inputs and tied to 0.2 V from rail.

5. Stop  $I_{DD}$  measured with all pins tied to 0.2 V or less from rail. No dc loads. On the 8-pin versions, port B is configured as inputs with pullups enabled.













# **16.14 Analog-to-Digital Converter Characteristics**



1. Source impedances greater than 10 kΩ adversely affect internal RC charging time during input sampling.

2. Zero-input/full-scale reading requires sufficient decoupling measures for accurate conversions.

3. The external system error caused by input leakage current is approximately equal to the product of R source and input current.



# **16.15 Timer Interface Module Characteristics**



1. The minimum period is the number of cycles it takes to execute the interrupt service routine plus 1  $t_{\rm cyc}$ .



**Figure 16-11. Timer Input Timing**



#### **16.16 Memory Characteristics**



1.  $f_{\text{Read}}$  is defined as the frequency range for which the FLASH memory can be read.

2. t<sub>RCV</sub> is defined as the time it needs before the FLASH can be read after turning off the high voltage charge pump, by clearing HVEN to 0.

3.  $t_{\text{HV}}$  is defined as the cumulative high voltage programming time to the same row before next erase.

 $t_{HV}$  must satisfy this condition:  $t_{NVS}$  +  $t_{NVH}$  +  $t_{PGS}$  + ( $t_{PROG}$  x 32)  $\leq t_{HV}$  maximum.

4. Typical endurance was evaluated for this product family. For additional information on how Freescale defines Typical Endurance, please refer to Engineering Bulletin EB619.

5. Typical data retention values are based on intrinsic capability of the technology measured at high temperature and de-rated to 25•C using the Arrhenius equation. For additional information on how Freescale defines Typical Data Retention, please refer to Engineering Bulletin EB618.





# **Chapter 17 Ordering Information and Mechanical Specifications**

### **17.1 Introduction**

This section contains order numbers for the MC68HC908QY1, MC68HC908QY2, MC68HC908QY4, MC68HC908QT1, MC68HC908QT2, and MC69HC908QT4. Dimensions are given for:

- 8-pin plastic dual in-line package (PDIP)
- 8-pin small outline integrated circuit (SOIC) package
- 8-pin dual flat no lead (DFN) package
- 16-pin PDIP
- 16-pin SOIC
- 16-pin thin shrink small outline package (TSSOP)

### **17.2 MC Order Numbers**

| <b>MC Order Number</b> | <b>ADC</b> | <b>FLASH Memory</b> | Package                             |
|------------------------|------------|---------------------|-------------------------------------|
| MC908QY1               |            | 1536 bytes          | 16-pins<br>PDIP, SOIC,<br>and TSSOP |
| MC908QY2               | Yes        | 1536 bytes          |                                     |
| MC908QY4               | Yes        | 4096 bytes          |                                     |
| MC908QT1               |            | 1536 bytes          | 8-pins<br>PDIP, SOIC,<br>and DFN    |
| MC908QT2               | Yes        | 1536 bytes          |                                     |
| MC908QT4               | Yes        | 4096 bytes          |                                     |

**Table 17-1. MC Order Numbers**

Temperature and package designators:

$$
C = -40 \cdot C \text{ to } +85 \cdot C
$$

 $V = -40$  • C to  $+105$  • C

 $M = -40$  • C to  $+125$  • C

P = Plastic dual in-line package (PDIP)

DW = Small outline integrated circuit package (SOIC)

DT = Thin shrink small outline package (TSSOP)

FQ = Dual flat no lead (DFN)





### **17.3 Package Dimensions**

Refer to the following pages for detailed package dimensions.











DETAIL "D"





- $1.$ DIMENSIONING AND TOLERANCING PER ASME Y14.5M - 1994.
- $2.$ ALL DIMENSIONS ARE IN INCHES.
- $3.$ 626-03 TO 626-06 OBSOLETE. NEW STANDARD 626-07.
- DIMENSION TO CENTER OF LEAD WHEN FORMED PARALLEL.  $\mathcal{A}_{\lambda}$
- $\mathbb{A}$ PACKAGE CONTOUR OPTIONAL (ROUND OR SQUARE CONERS). STYLE 1:



- 5. **GROUND OUTPUT**
- 6. AUXILIARY  $7.$
- 8. VCC









1. DIMENSIONS AND TOLERANCES PER ASME Y14.5-1994.

2. CONTROLLING DIMENSION: MILLIMETER.

3. DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEDD 0.15mm PER SIDE.

4. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.

 $/5$ . THE LEAD WIDTH DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION SHALL BE 0.08mm TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46mm.











- 1. ALL DIMENSIONS ARE IN MILLIMETERS.
- 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M-1994.
- 3. THE COMPLETE JEDEC DESIGNATOR FOR THIS PACKAGE IS: HP-VFDFP-N.

 $\sqrt{4}$  coplanarity applies to leads and die attach pad.







- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- 2. CONTROLLING DIMENSION: INCH.
- $\sqrt{3}$  dimension to center of leads when formed parallel.
- A DIMENSIONS DOES NOT INCLUDE MOLD FLASH.
- 5. ROUNDED CORNERS OPTIONAL.
- 6. 648-01 THRU -08 OBSOLETE, NEW STANDARD 648-09.







- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. DATUMS A AND B TO BE DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- $/4$ THIS DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSION OR GATE BURRS SHALL NOT EXCEED 0.15 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- /5. THIS DIMENSION DOES NOT INCLUDE INTER-LEAD FLASH OR PROTRUSIONS. INTER-LEAD FLASH AND PROTRUSIONS SHALL NOT EXCEED 0.25 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- 6. THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.62 mm.












## **How to Reach Us:**

**Home Page:** www.freescale.com

**E-mail:** support@freescale.com

# **USA/Europe or Locations Not Listed:** Freescale Semiconductor

Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

#### **Europe, Middle East, and Africa:**

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### **Japan:**

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### **Asia/Pacific:**

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

### **For Literature Requests Only:**

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2005–2010. All rights reserved.



MC68HC908QY4 Rev. 6, 03/2010