## **General Description**

The MAX30101 is an integrated pulse oximetry and heart-rate monitor module. It includes internal LEDs, photodetectors, optical elements, and low-noise electronics with ambient light rejection. The MAX30101 provides a complete system solution to ease the design-in process for mobile and wearable devices.

The MAX30101 operates on a single 1.8V power supply and a separate 5.0V power supply for the internal LEDs. Communication is through a standard I2C-compatible interface. The module can be shut down through software with zero standby current, allowing the power rails to remain powered at all times.

## **Applications**

- **Wearable Devices**
- **Fitness Assistant Devices**
- **Smartphones**
- **Tablets**

## **Benefits and Features**

- Heart-Rate Monitor and Pulse Oximeter Sensor in LED Reflective Solution
- Tiny 5.6mm x 3.3mm x 1.55mm 14-Pin Optical Module
	- Integrated Cover Glass for Optimal, Robust Performance
- Ultra-Low-Power Operation for Mobile Devices
	- Programmable Sample Rate and LED Current for Power Savings
	- Low-Power Heart-Rate Monitor (< 1mW)
	- Ultra-Low Shutdown Current (0.7µA, typ)
- Fast Data Output Capability
	- High Sample Rates
- Robust Motion Artifact Resilience
	- High SNR
- -40°C to +85°C Operating Temperature Range

*[Ordering Information](#page-31-0) appears at end of data sheet.*

## **System Diagram**





## **Absolute Maximum Ratings**





*Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only; functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.*

## **Package Information**



Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to **[www.maximintegrated.com/thermal-tutorial](http://www.maximintegrated.com/thermal-tutorial)**.

For the latest package outline information and land patterns (footprints), go to **[www.maximintegrated.com/packages](http://www.maximintegrated.com/packages)**. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

## **Electrical Characteristics**

(V<sub>DD</sub> = 1.8V, V<sub>LED+</sub> = 5.0V, T<sub>A</sub> = +25°C, min/max are from T<sub>A</sub> = -40°C to +85°C, unless otherwise noted. Typical values are at T<sub>A</sub> = 25°C.) (Note 1)



## **Electrical Characteristics (continued)**

(V<sub>DD</sub> = 1.8V, V<sub>LED+</sub> = 5.0V, T<sub>A</sub> = +25°C, min/max are from T<sub>A</sub> = -40°C to +85°C, unless otherwise noted. Typical values are at T<sub>A</sub> = 25°C.) (Note 1)



## **Electrical Characteristics (continued)**

(V<sub>DD</sub> = 1.8V, V<sub>LED+</sub> = 5.0V, T<sub>A</sub> = +25°C, min/max are from T<sub>A</sub> = -40°C to +85°C, unless otherwise noted. Typical values are at T<sub>A</sub> = 25°C.) (Note 1)



## **Electrical Characteristics (continued)**

(V<sub>DD</sub> = 1.8V, V<sub>LED+</sub> = 5.0V, T<sub>A</sub> = +25°C, min/max are from T<sub>A</sub> = -40°C to +85°C, unless otherwise noted. Typical values are at T<sub>A</sub> = 25°C.) (Note 1)



**Note 1:** All devices are 100% production tested at  $T_A$  = +25°C. Specifications over temperature limits are guaranteed by Maxim Integrated's bench or proprietary automated test equipment (ATE) characterization.

**Note 2:** Specifications are guaranteed by Maxim Integrated's bench characterization and by 100% production test using proprietary ATE setup and conditions.

**Note 3:** For design guidance only. Not production tested.

**Note 4:** These specifications are guaranteed by design, characterization, or I2C protocol.

<span id="page-4-0"></span>

*Figure 1. I2C-Compatible Interface Timing Diagram*

## **Typical Operating Characteristics**

 $(V_{DD} = 1.8V, V_{LED+} = 5.0V, T_A = +25°C, \overline{RST}$ , unless otherwise noted.)















## **Typical Operating Characteristics (continued)**

 $(V_{DD} = 1.8V, V_{LED+} = 5.0V, T_A = +25°C, \overline{RST}$ , unless otherwise noted.)















## **Typical Operating Characteristics (continued)**

( $V_{DD}$  = 1.8V,  $V_{LED+}$  = 5.0V,  $T_A$  = +25°C,  $\overline{RST}$ , unless otherwise noted.)











**DOMINANT WAVELENGTH SHIFT**

0 50 100 150 200

l<sub>F</sub> (mA)

-8





# **Pin Configuration**



## **Pin Description**



## **Functional Diagram**



### **Detailed Description**

The MAX30101 is a complete pulse oximetry and heartrate sensor system solution module designed for the demanding requirements of wearable devices. The MAX30101 maintains a very small solution size without sacrificing optical or electrical performance. Minimal external hardware components are required for integration into a wearable system.

The MAX30101 is fully adjustable through software registers, and the digital output data can be stored in a 32-deep FIFO within the IC. The FIFO allows the MAX30101 to be connected to a microcontroller or processor on a shared bus, where the data is not being read continuously from the MAX30101's registers.

### **SpO2 Subsystem**

The SpO<sub>2</sub> subsystem contains ambient light cancellation (ALC), a continuous-time sigma-delta ADC, and proprietary discrete time filter. The ALC has an internal Track/ Hold circuit to cancel ambient light and increase the effective dynamic range. The  $SpO<sub>2</sub>$  ADC has a programmable full-scale ranges from 2µA to 16µA. The ALC can cancel up to 200µA of ambient current.

The internal ADC is a continuous time oversampling sigma-delta converter with 18-bit resolution. The ADC sampling rate is 10.24MHz. The ADC output data rate can be programmed from 50sps (samples per second) to 3200sps.

### **Temperature Sensor**

The MAX30101 has an on-chip temperature sensor for calibrating the temperature dependence of the  $SpO<sub>2</sub>$ subsystem. The temperature sensor has an inherent resolution 0.0625°C.

The device output data is relatively insensitive to the wavelength of the IR LED, where the red LED's wavelength is critical to correct interpretation of the data. An  $SpO<sub>2</sub>$  algorithm used with the MAX30101 output signal can compensate for the associated SpO<sub>2</sub> error with ambient temperature changes.

### **LED Driver**

The MAX30101 integrates red, green, and IR LED drivers to modulate LED pulses for SpO<sub>2</sub> and HR measurements. The LED current can be programmed from 0 to 50mA with proper supply voltage. The LED pulse width can be programmed from 69µs to 411µs to allow the algorithm to optimize SpO<sub>2</sub> and HR accuracy and power consumption based on use cases.

# **Register Maps and Descriptions**





# **Register Maps and Descriptions (continued)**

\**XX denotes a 2-digit hexadecimal number (00 to FF) for part revision identification. Contact Maxim Integrated for the revision ID number assigned for your product.*

### **Interrupt Status (0x00–0x01)**



Whenever an interrupt is triggered, the MAX30101 pulls the active-low interrupt pin into its low state until the interrupt is cleared.

### **A\_FULL: FIFO Almost Full Flag**

In SpO<sub>2</sub> and HR modes, this interrupt triggers when the FIFO write pointer has a certain number of free spaces remaining. The trigger number can be set by the FIFO\_A\_FULL[3:0] register. The interrupt is cleared by reading the Interrupt Status 1 register (0x00).

### **PPG\_RDY: New FIFO Data Ready**

In SpO<sub>2</sub> and HR modes, this interrupt triggers when there is a new sample in the data FIFO. The interrupt is cleared by reading the Interrupt Status 1 register (0x00), or by reading the FIFO\_DATA register.

### **ALC\_OVF: Ambient Light Cancellation Overflow**

This interrupt triggers when the ambient light cancellation function of the  $SpO<sub>2</sub>/HR$  photodiode has reached its maximum limit, and therefore, ambient light is affecting the output of the ADC. The interrupt is cleared by reading the Interrupt Status 1 register (0x00).

#### **PWR\_RDY: Power Ready Flag**

On power-up or after a brownout condition, when the supply voltage  $V_{DD}$  transitions from below the undervoltage lockout (UVLO) voltage to above the UVLO voltage, a power-ready interrupt is triggered to signal that the module is powered-up and ready to collect data.

### **DIE\_TEMP\_RDY: Internal Temperature Ready Flag**

When an internal die temperature conversion is finished, this interrupt is triggered so the processor can read the temperature data registers. The interrupt is cleared by reading either the Interrupt Status 2 register (0x01) or the TFRAC register (0x20).

The interrupts are cleared whenever the interrupt status register is read, or when the register that triggered the interrupt is read. For example, if the SpO<sub>2</sub> sensor triggers an interrupt due to finishing a conversion, reading either the FIFO data register or the interrupt register clears the interrupt pin (which returns to its normal HIGH state). This also clears all the bits in the interrupt status register to zero.

### **Interrupt Enable (0x02-0x03)**



Each source of hardware interrupt, with the exception of power ready, can be disabled in a software register within the MAX30101 IC. The power-ready interrupt cannot be disabled because the digital state of the module is reset upon a brownout condition (low power supply voltage), and the default condition is that all the interrupts are disabled. Also, it is important for the system to know that a brownout condition has occurred, and the data within the module is reset as a result.

The unused bits should always be set to zero for normal operation.

## **FIFO (0x04–0x07)**



### **FIFO Write Pointer**

The FIFO Write Pointer points to the location where the MAX30101 writes the next sample. This pointer advances for each sample pushed on to the FIFO. It can also be changed through the I2C interface when MODE[2:0] is 010, 011, or 111.

### **FIFO Overflow Counter**

When the FIFO is full, samples are not pushed on to the FIFO, samples are lost. OVF\_COUNTER counts the number of samples lost. It saturates at 0x1F. When a complete sample is "popped" (i.e., removal of old FIFO data and shifting the samples down) from the FIFO (when the read pointer advances), OVF COUNTER is reset to zero.

### **FIFO Read Pointer**

The FIFO Read Pointer points to the location from where the processor gets the next sample from the FIFO through the I2C interface. This advances each time a sample is popped from the FIFO. The processor can also write to this pointer after reading the samples to allow rereading samples from the FIFO if there is a data communication error.

#### **FIFO Data Register**

The circular FIFO depth is 32 and can hold up to 32 samples of data. The sample size depends on the number of LED channels (a.k.a. channels) configured as active. As each channel signal is stored as a 3-byte data signal, the FIFO width can be 3 bytes, 6 bytes, 9 bytes, or 12 bytes in size.

The FIFO\_DATA register in the I2C register map points to the next sample to be read from the FIFO. FIFO\_RD\_PTR points to this sample. Reading FIFO\_DATA register, does not automatically increment the I2C register address. Burst reading this register, reads the same address over and over. Each sample is 3 bytes of data per channel (i.e., 3 bytes for RED, 3 bytes for IR, etc.).

The FIFO registers (0x04–0x07) can all be written and read, but in practice only the FIFO\_RD\_PTR register should be written to in operation. The others are automatically incremented or filled with data by the MAX30101. When starting a new SpO<sub>2</sub> or heart rate conversion, it is recommended to first clear the FIFO\_WR\_PTR, OVF\_COUNTER, and FIFO\_ RD\_PTR registers to all zeroes (0x00) to ensure the FIFO is empty and in a known state. When reading the MAX30101 registers in one burst-read I2C transaction, the register address pointer typically increments so that the next byte of data sent is from the next register, etc. The exception to this is the FIFO data register, register 0x07. When reading this register, the address pointer does not increment, but the FIFO\_RD\_PTR does. So the next byte of data sent represents the next byte of data available in the FIFO.

### **Reading from the FIFO**

Normally, reading registers from the I2C interface autoincrements the register address pointer, so that all the registers can be read in a burst read without an I2C start event. In the MAX30101, this holds true for all registers except for the FIFO\_DATA register (register 0x07).

Reading the FIFO DATA register does not automatically increment the register address. Burst reading this register reads data from the same address over and over. Each sample comprises multiple bytes of data, so multiple bytes should be read from this register (in the same transaction) to get one full sample.

The other exception is 0xFF. Reading more bytes after the 0xFF register does not advance the address pointer back to 0x00, and the data read is not meaningful.

#### **FIFO Data Structure**

The data FIFO consists of a 32-sample memory bank that can store GREEN, IR, and RED ADC data. Since each sample consists of three channels of data, there are 9 bytes of data for each sample, and therefore 288 total bytes of data can be stored in the FIFO.

The FIFO data is left-justified, as shown in [Table 1](#page-14-0); in other words, the MSB bit is always in the bit 17 data position, regardless of ADC resolution setting. See [Table 2](#page-15-0) for a visual presentation of the FIFO data structure.



## <span id="page-14-0"></span>**Table 1. FIFO Data is Left-Justified**

#### **FIFO Data Contains 3 Bytes per Channel**

The FIFO data is left-justified, meaning that the MSB is always in the same location regardless of the ADC resolution setting. FIFO DATA[18] – [23] are not used. [Table 2](#page-15-0) shows the structure of each triplet of bytes (containing the 18-bit ADC data output of each channel).

Each data sample in SpO<sub>2</sub> mode comprises two data triplets (3 bytes each), To read one sample, requires an I<sup>2</sup>C read command for each byte. Thus, to read one sample in  $SpO<sub>2</sub>$  mode, requires 6 I<sup>2</sup>C byte reads. To read one sample with three LED channels requires 9 <sup>12</sup>C byte reads. The FIFO read pointer is automatically incremented after the first byte of each sample is read.

#### **Write/Read Pointers**

Write/Read pointers are used to control the flow of data in the FIFO. The write pointer increments every time a new sample is added to the FIFO. The read pointer is incremented every time a sample is read from the FIFO. To reread a sample from the FIFO, decrement its value by one and read the data register again.

The FIFO write/read pointers should be cleared (back to 0x00) upon entering SpO<sub>2</sub> mode or HR mode, so that there is no old data represented in the FIFO. The pointers are automatically cleared if  $V_{DD}$  is power-cycled or  $V_{DD}$  drops below its UVLO voltage.



### <span id="page-15-0"></span>**Table 2. FIFO Data (3 Bytes per Channel)**



*Figure 2a and 2b. Graphical Representation of the FIFO Data Register. The left shows three LEDs in multi-LED mode, and the right shows IR and Red only in SpO2 Mode.*

```
Pseudo-Code Example of Reading Data from FIFO
First transaction: Get the FIFO_WR_PTR:
START;
Send device address + write mode
Send address of FIFO WR PTR;
REPEATED_START;
Send device address + read mode
Read FIFO WR PTR;
STOP;
The central processor evaluates the number of samples to be read from the FIFO:
NUM_AVAILABLE_SAMPLES = FIFO_WR_PTR – FIFO_RD_PTR
(Note: pointer wrap around should be taken into account)
NUM SAMPLES TO READ = < less than or equal to NUM AVAILABLE SAMPLES >
Second transaction: Read NUM_SAMPLES_TO_READ samples from the FIFO:
START;
Send device address + write mode
Send address of FIFO DATA;
REPEATED_START;
Send device address + read mode
for (i = 0; i < NUM SAMPLES TO READ; i++) {
Read FIFO_DATA;
Save LED1[23:16];
Read FIFO_DATA;
Save LED1[15:8];
Read FIFO_DATA;
Save LED1[7:0];
Read FIFO_DATA;
Save LED2[23:16];
Read FIFO_DATA;
Save LED2[15:8];
Read FIFO_DATA;
Save LED2[7:0];
Read FIFO_DATA;
Save LED3[23:16];
Read FIFO_DATA;
Save LED3[15:8];
Read FIFO_DATA;
Save LED3[7:0];
Read FIFO_DATA;
}
STOP;
```

```
START;
Send device address + write mode
Send address of FIFO RD PTR;
Write FIFO RD PTR;
```
#### STOP;

Third transaction: Write to FIFO\_RD\_PTR register. If the second transaction was successful, FIFO\_RD\_PTR points to the next sample in the FIFO, and this third transaction is not necessary. Otherwise, the processor updates the FIFO\_RD\_PTR appropriately, so that the samples are reread.

### **FIFO Configuration (0x08)**



### **Bits 7:5: Sample Averaging (SMP\_AVE)**

To reduce the amount of data throughput, adjacent samples (in each individual channel) can be averaged and decimated on the chip by setting this register.

## **Table 3. Sample Averaging**



### **Bit 4: FIFO Rolls on Full (FIFO\_ROLLOVER\_EN)**

This bit controls the behavior of the FIFO when the FIFO becomes completely filled with data. If FIFO\_ROLLOVER\_EN is set (1), the FIFO Address rolls over to zero and the FIFO continues to fill with new data. If the bit is not set (0), then the FIFO is not updated until FIFO\_DATA is read or the WRITE/READ pointer positions are changed.

#### **Bits 3:0: FIFO Almost Full Value (FIFO\_A\_FULL)**

This register sets the number of data samples (3 bytes/sample) remaining in the FIFO when the interrupt is issued. For example, if this field is set to 0x0, the interrupt is issued when there is 0 data samples remaining in the FIFO (all 32 FIFO words have unread data). Furthermore, if this field is set to 0xF, the interrupt is issued when 15 data samples are remaining in the FIFO (17 FIFO data samples have unread data).



## **Mode Configuration (0x09)**



### **Bit 7: Shutdown Control (SHDN)**

The part can be put into a power-save mode by setting this bit to one. While in power-save mode, all registers retain their values, and write/read operations function as normal. All interrupts are cleared to zero in this mode.

### **Bit 6: Reset Control (RESET)**

When the RESET bit is set to one, all configuration, threshold, and data registers are reset to their power-on-state through a power-on reset. The RESET bit is cleared automatically back to zero after the reset sequence is completed.

**Note:** Setting the RESET bit does not trigger a PWR\_RDY interrupt event.

### **Bits 2:0: Mode Control**

These bits set the operating state of the MAX30101. Changing modes does not change any other setting, nor does it erase any previously stored data inside the data registers.

### **Table 4. Mode Control**



## **SpO<sub>2</sub>** Configuration (0x0A)



#### **Bits 6:5: SpO2 ADC Range Control**

This register sets the SpO<sub>2</sub> sensor ADC's full-scale range as shown in [Table 5.](#page-18-0)

## <span id="page-18-0"></span>**Table 5. SpO2 ADC Range Control (18-Bit Resolution)**



### **Bits 4:2: SpO2 Sample Rate Control**

These bits define the effective sampling rate with one sample consisting of one IR pulse/conversion and one RED pulse/ conversion.

The sample rate and pulse width are related in that the sample rate sets an upper bound on the pulse width time. If the user selects a sample rate that is too high for the selected LED\_PW setting, the highest possible sample rate is programmed instead into the register.

## **Table 6. SpO2 Sample Rate Control**



See [Table 11](#page-23-0) and [Table 12](#page-23-1) for Pulse Width vs. Sample Rate information.

#### **Bits 1:0: LED Pulse Width Control and ADC Resolution**

These bits set the LED pulse width (the IR, Red, and Green have the same pulse width), and, therefore, indirectly sets the integration time of the ADC in each sample. The ADC resolution is directly related to the integration time.

## **Table 7. LED Pulse Width Control**



## **LED Pulse Amplitude (0x0C–0x0F)**



These bits set the current level of each LED as shown in [Table 8.](#page-20-0)

## <span id="page-20-0"></span>**Table 8. LED Current Control**



\**Actual measured LED current for each part can vary significantly due to the trimming methodology.*

### **Multi-LED Mode Control Registers (0x11–0x12)**



In multi-LED mode, each sample is split into up to four time slots, SLOT1 through SLOT4. These control registers determine which LED is active in each time slot, making for a very flexible configuration.

## **Table 9. Multi-LED Mode Control Registers**



Each slot generates a 3-byte output into the FIFO. One sample comprises all active slots, for example if SLOT1 and SLOT2 are non-zero, then one sample is  $2 \times 3 = 6$  bytes. If SLOT1 through SLOT3 are all non-zero, then one sample is  $3 \times 3 = 9$  bytes.

The slots should be enabled in order (i.e., SLOT1 should not be disabled if SLOT2 or SLOT3 are enabled).

\*Both LED3 and LED4 are wired to Green LED. Green LED sinks current out of LED3\_PA[7:0] and LED4\_PA[7:0] configurationin Multi-LED Mode and SLOTx[2:0] = 011.

## **Temperature Data (0x1F–0x21)**



### **Temperature Integer**

The on-board temperature ADC output is split into two registers, one to store the integer temperature and one to store the fraction. Both should be read when reading the temperature data, and the equation below shows how to add the two registers together:

TMEASURED = TINTEGER + TFRACTION

This register stores the integer temperature data in 2's complement format, where each bit corresponds to 1°C.

## **Table 10. Temperature Integer**



#### **Temperature Fraction**

This register stores the fractional temperature data in increments of 0.0625°C. If this fractional temperature is paired with a negative integer, it still adds as a positive fractional value (e.g., -128°C + 0.5°C = -127.5°C).

### **Temperature Enable (TEMP\_EN)**

This is a self-clearing bit which, when set, initiates a single temperature reading from the temperature sensor. This bit clears automatically back to zero at the conclusion of the temperature reading when the bit is set to one.

## **Applications Information**

### **Sampling Rate and Performance**

The maximum sample rate for the ADC depends on the selected pulse width, which in turn, determines the ADC resolution. For instance, if the pulse width is set to 69µs then the ADC resolution is 15 bits, and all sample rates are selectable. However, if the pulse width is set to 411µs, then the samples rates are limited. The allowed sample rates for both SpO<sub>2</sub> and HR Modes are summarized in the [Table 11](#page-23-0) and [Table 12](#page-23-1):

### **Power Considerations**

The LED waveforms and their implication for power supply design are discussed in this section.

The LEDs in the MAX30101 are pulsed with a low duty cycle for power savings, and the pulsed currents can cause ripples in the  $V_{\text{F}}$  power supply. To ensure these pulses do not translate into optical noise at the LED outputs, the power supply must be designed to handle these. Ensure that the resistance and inductance from the power supply (battery, DC/DC converter, or LDO) to the pin is much smaller than 1Ω, and that there is at least 1µF of power supply bypass capacitance to a good ground plane. The capacitance should be located as close as physically possible to the IC.

## <span id="page-23-0"></span>**Table 11. SpO2 Mode (Allowed Settings) Table 12. HR Mode (Allowed Settings)**



<span id="page-23-1"></span>

### **SpO2 Temperature Compensation**

The MAX30101 has an accurate on-board temperature sensor that digitizes the IC's internal temperature upon command from the I2C master. The temperature has an effect on the wavelength of the red and IR LEDs. While the device output data is relatively insensitive to the wavelength of the IR LED, the red LED's wavelength is critical to correct interpretation of the data.

[Table 13](#page-24-0) shows the correlation of red LED wavelength versus the temperature of the LED. Since the LED die heats up with a very short thermal time constant (tens of microseconds), the LED wavelength should be calculated according to the current level of the LED and the temperature of the IC. Use [Table 13](#page-24-0) to estimate the temperature.

### **Red LED Current Settings vs. LED Temperature Rise**

Add this to the module temperature reading to estimate the LED temperature and output wavelength. The LED temperature estimate is valid even with very short pulse widths, due to the fast thermal time constant of the LED.

### **Interrupt Pin Functionality**

The active-low interrupt pin pulls low when an interrupt is triggered. The pin is open-drain, which means it normally requires a pullup resistor or current source to an external voltage supply (up to +5V from GND). The interrupt pin is not designed to sink large currents, so the pullup resistor value should be large, such as 4.7kΩ.

## <span id="page-24-0"></span>**Table 13. RED LED Current Settings vs. LED Temperature Rise**



## **Timing for Measurements and Data Collection**

### **Slot Timing in Multi-LED Modes**

The MAX30101 can support up to three LED channels of sequential processing (Red, IR, and Green). In multi-LED modes, a time slot or period exists between active sequential channels. [Table 14](#page-25-0) displays the four possible channel slot times associated with each pulse width

## <span id="page-25-0"></span>**Table 14. Slot Timing**



<span id="page-25-1"></span>

*Figure 3. Channel Slot Timing for the SpO*2 *Mode with a 1kHz Sample Rate*

setting. [Figure 3](#page-25-1) shows an example of channel slot timing for a  $SpO<sub>2</sub>$  mode application with a 1kHz sample rate.

### **Timing in SpO2 Mode**

The internal FIFO stores up to 32 samples, so that the system processor does not need to read the data after every sample. SpO<sub>2</sub> can be calibrated using temperature data. In this case, the temperature does not need to be sampled very often – once a second or every few seconds should be sufficient.



*Figure 4. Timing for Data Acquisition and Communication When in SpO2 Mode*

## **Table 15. Events Sequence for Figure 4 in SpO2 Mode**



### **Timing in HR Mode**

The internal FIFO stores up to 32 samples, so that the system processor does not need to read the data after every sample. In HR mode [\(Figure 5](#page-27-0)), unlike in  $SpO<sub>2</sub>$  mode, temperature information is not necessary to interpret the data. The user can select either the Red, IR, or Green LED channel for heart rate.

<span id="page-27-0"></span>

*Figure 5. Timing for Data Acquisition and Communication When in HR Mode*

## **Table 16. Events Sequence for Figure 5 in HR Mode**



## **Power Sequencing and Requirements**

### **Power-Up Sequencing**

[Figure 6](#page-28-0) shows the recommended power-up sequence for the MAX30101.

It is recommended to power the  $V_{DD}$  supply first, before the LED power supplies  $(V_{LED+})$ . The interrupt and I<sup>2</sup>C pins can be pulled up to an external voltage even when the power supplies are not powered up.

After the power is established, an interrupt occurs to alert the system that the MAX30101 is ready for operation. Reading the I2C interrupt register clears the interrupt, as shown in the Figure 6.

### **Power-Down Sequencing**

The MAX30101 is designed to be tolerant of any power supply sequencing on power-down.

## **I2C Interface**

The MAX30101 features an I2C/SMBus-compatible, 2-wire serial interface consisting of a serial data line (SDA) and a serial clock line (SCL). SDA and SCL facilitate communication between the MAX30101 and the master at clock rates up to 400kHz. [Figure 1](#page-4-0) shows the 2-wire interface timing diagram. The master generates SCL and initiates data transfer on the bus. The master device writes data to the MAX30101 by transmitting the proper slave address followed by data. Each transmit sequence is framed by a START (S) or REPEATED START (Sr) condition and a STOP (P) condition. Each word transmitted to the MAX30101 is 8 bits long and is followed by an acknowledge clock pulse. A master reading data from the MAX30101 transmits the proper slave address followed by a series of nine SCL pulses.

The MAX30101 transmits data on SDA in sync with the master-generated SCL pulses. The master acknowledges receipt of each byte of data. Each read sequence is framed by a START (S) or REPEATED START (Sr) condition, a not acknowledge, and a STOP (P) condition. SDA operates as both an input and an open-drain output. A pullup resistor, typically greater than 500Ω, is required on SDA. SCL operates only as an input. A pullup resistor, typically greater than 500Ω, is required on SCL if there are multiple masters on the bus, or if the single master has an open-drain SCL output. Series resistors in line with SDA and SCL are optional. Series resistors protect the digital inputs of the MAX30101 from high voltage spikes on the bus lines and minimize crosstalk and undershoot of the bus signals.



<span id="page-28-0"></span>*Figure 6. Power-Up Sequence of the Power Supply Rails*

### **Bit Transfer**

One data bit is transferred during each SCL cycle. The data on SDA must remain stable during the high period of the SCL pulse. Changes in SDA while SCL is high are control signals. See the *[START and STOP Conditions](#page-28-1)* section.

### <span id="page-28-1"></span>**START and STOP Conditions**

SDA and SCL idle high when the bus is not in use. A master initiates communication by issuing a START condition. A START condition is a high-to-low transition on SDA with SCL high. A STOP condition is a low-to-high transition on SDA while SCL is high (Figure 7). A START condition from the master signals the beginning of a transmission to the MAX30101. The master terminates transmission, and frees the bus, by issuing a STOP condition. The bus remains active if a REPEATED START condition is generated instead of a STOP condition.

### **Early STOP Conditions**

The MAX30101 recognizes a STOP condition at any point during data transmission except if the STOP condition occurs in the same high pulse as a START condition. For proper operation, do not send a STOP condition during the same SCL high pulse as the START condition.

#### **Slave Address**

A bus master initiates communication with a slave device by issuing a START condition followed by the 7-bit slave ID. When idle, the MAX30101 waits for a START condition followed by its slave ID. The serial interface compares each slave ID bit by bit, allowing the interface to power down and disconnect from SCL immediately if an incorrect slave ID is detected. After recognizing a START condition followed by the correct slave ID, the MAX30101 is programmed to accept or send data. The LSB of the slave ID word is the read/write (R/W) bit. R/W indicates whether the master is writing to or reading data from the MAX30101 (R/W = 0 selects a write condition, R/W = 1 selects a read condition). After receiving the proper slave

ID, the MAX30101 issues an ACK by pulling SDA low for one clock cycle.

The MAX30101 slave ID consists of seven fixed bits, B7–B1 (set to 0b1010111). The most significant slave ID bit (B7) is transmitted first, followed by the remaining bits. Table 17 shows the possible slave IDs of the device.

#### **Acknowledge**

The acknowledge bit (ACK) is a clocked 9th bit that the MAX30101 uses to handshake receipt each byte of data when in write mode (Figure 8). The MAX30101 pulls down SDA during the entire master-generated 9th clock pulse if the previous byte is successfully received. Monitoring ACK allows for detection of unsuccessful data transfers. An unsuccessful data transfer occurs if a receiving device is busy or if a system fault has occurred. In the event of an unsuccessful data transfer, the bus master retries communication. The master pulls down SDA during the 9th clock cycle to acknowledge receipt of data when the MAX30101 is in read mode. An acknowledge is sent by the master after each read byte to allow data transfer to continue. A not-acknowledge is sent when the master reads the final byte of data from the MAX30101, followed by a STOP condition.

#### **Write Data Format**

For the write operation, send the slave ID as the first byte followed by the register address byte and then one or more data bytes. The register address pointer increments automatically after each byte of data received, so for example the entire register bank can be written by at one time. Terminate the data transfer with a STOP condition. The write operation is shown in Figure 9.

The internal register address pointer increments automatically, so writing additional data bytes fill the data registers in order.

### **Table 17. Slave ID Description**









*Figure 8. Acknowledge*



*Figure 9. Writing One Data Byte to the MAX30101*

### **Read Data Format**

For the read operation, two I2C operations must be performed. First, the slave ID byte is sent followed by the I2C register that you wish to read. Then a REPEAT START (Sr) condition is sent, followed by the read slave ID. The MAX30101 then begins sending data beginning with the register selected in the first operation. The read pointer increments automatically, so the MAX30101 continues sending data from additional registers in sequential order until a STOP (P) condition is received. The exception to this is the FIFO\_DATA register, at which the read pointer no longer increments when reading additional bytes. To

read the next register after FIFO\_DATA, an I2C write command is necessary to change the location of the read pointer.

Figure 10 show the process of reading one byte or multiple bytes of data.

An initial write operation is required to send the read register address.

Data is sent from registers in sequential order, starting from the register selected in the initial I2C write operation. If the FIFO DATA register is read, the read pointer will not automatically increment, and subsequent bytes of data will contain the contents of the FIFO.



*Figure 10. Reading one byte of data from MAX30101*



*Figure 11. Reading multiple bytes of data from the MAX30101*

## **Typical Application Circuit**



## <span id="page-31-0"></span>**Ordering Information**



*+Denotes lead(Pb)-free/RoHS-compliant package.*

*T = Tape and reel.*

## **Revision History**



For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at **<https://www.maximintegrated.com/en/storefront/storefront.html>**.

*Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses*  are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) *shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.*