# Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series Datasheet August 2007 Reference Number: 313355-003 INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. Intel products are not intended for use in medical, life saving, or life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. 64-bit Intel® Xeon® processors with Intel® EM64T requires a computer system with a processor, chipset, BIOS, OS, device drivers and applications enabled for Intel EM64T. Processor will not operate (including 32-bit operation) without an Intel EM64T-enabled BIOS. Performance will vary depending on your hardware and software configurations. Intel EM64T-enabled OS, BIOS, device drivers and applications may not be available. Check with your vendor for more information. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Intel, Pentium, Intel Xeon, Intel SpeedStep, Intel Extended Memory 64 Technology, Intel Virtualization Technology, and the Intel logo are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries. \*Other names and brands may be claimed as the property of others. Copyright © 2007, Intel Corporation. # Contents | | Featur | es | | 9 | |---|---------------------------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | 1 | Introd<br>1.1<br>1.2<br>1.3 | Termino<br>State of | ology<br>Dataces | 12<br>14 | | 2 | Electri<br>2.1<br>2.2<br>2.3 | Front Si<br>Power a<br>Decoup<br>2.3.1<br>2.3.2 | de Bus and GTLREF und Ground Lands ling Guidelines VCC Decoupling VTT Decoupling Front Side Bus AGTL+ Decoupling | 17<br>17<br>18<br>18 | | | 2.4 | Front Si<br>2.4.1 | de Bus Clock (BCLK[1:0]) and Processor Clocking | 18<br>19 | | | 2.5<br>2.6<br>2.7<br>2.8<br>2.9 | Voltage<br>Reserve<br>Front Si<br>CMOS A | Identification (VID) ed or Unused Signals | 20<br>23<br>24<br>25 | | | 2.10 | Platform 2.10.1 | DC Characteristics | 26<br>26 | | | 2.12 | Mixing I<br>Absolut<br>Process<br>2.13.1 | Processors e Maximum and Minimum Ratings or DC Specifications VCC Overshoot Specification Die Voltage Validation | 27<br>27<br>29<br>35 | | 3 | Mecha<br>3.1<br>3.2<br>3.3<br>3.4<br>3.5<br>3.6<br>3.7<br>3.8 | Package<br>Process<br>Package<br>Package<br>Process<br>Process | ecifications Mechanical Drawings or Component Keepout Zones Loading Specifications Handling Guidelines Insertion Specifications or Mass Specifications or Materials or Land Coordinates | 37<br>41<br>42<br>42<br>42<br>43 | | 4 | | Dual-Co | re Intel <sup>®</sup> Xeon <sup>®</sup> Processor 5100 Series Pin Assignments<br>Land Listing by Land Name<br>Land Listing by Land Number | 45<br>45 | | 5 | Signal<br>5.1 | | ons<br>Definitions | | | 6 | Therm 6.1 | Package<br>6.1.1<br>6.1.2<br>Process | fications Thermal Specifications Thermal Specifications Thermal Metrology or Thermal Features | 73<br>73<br>81<br>82 | | | | 6.2.1 | Thermal Monitor Features | 82 | | | | 6.2.2 On-Demand Mode | _ | |------|-------|--------------------------------------------------------------------------------------|-----| | | | 6.2.3 PROCHOT# Signal | | | | | 6.2.4 FORCEPR# Signal | | | | | 6.2.5 THERMTRIP# Signal | | | | 6.3 | Platform Environment Control Interface (PECI) | | | | | 6.3.1 Introduction | | | | | 6.3.2 PECI Specifications | 88 | | 7 | Featu | ures | 91 | | | 7.1 | Power-On Configuration Options | 91 | | | 7.2 | Clock Control and Low Power States | 91 | | | | 7.2.1 Normal State | | | | | 7.2.2 HALT or Extended HALT State | | | | | 7.2.3 Stop-Grant State | 94 | | | | 7.2.4 Extended HALT Snoop or HALT Snoop State, | 0.5 | | | | Stop Grant Snoop State | | | | 7.3 | Enhanced Intel SpeedStep® Technology | | | 8 | Boxe | ed Processor Specifications | 97 | | | 8.1 | Introduction | 97 | | | 8.2 | Mechanical Specifications | 99 | | | | 8.2.1 Boxed Processor Heat Sink Dimensions (CEK) | | | | | 8.2.2 Boxed Processor Heat Sink Weight | 107 | | | | 8.2.3 Boxed Processor Retention Mechanism and Heat Sink | | | | | Support (CEK) | | | | 8.3 | Electrical Requirements | | | | | 8.3.1 Fan Power Supply (Active CEK) | | | | 0.4 | 8.3.2 Boxed Processor Cooling Requirements | | | | 8.4 | Boxed Processor Contents | 109 | | 9 | Debu | ug Tools Specifications | 111 | | | 9.1 | Debug Port System Requirements | 111 | | | 9.2 | Target System Implementation | | | | | 9.2.1 System Implementation | | | | 9.3 | Logic Analyzer Interface (LAI) | | | | | 9.3.1 Mechanical Considerations | | | | | 9.3.2 Electrical Considerations | 112 | | Fig | ure | c | | | 1 19 | | | 0.7 | | | 2-1 | Input Device Hysteresis | 27 | | | 2-2 | Dual-Core Intel® Xeon® Processor LV 5148/5138/5128 | 0.4 | | | 0.0 | Processor Load Current versus Time | | | | 2-3 | Dual-Core Intel® Xeon® Processor 5100 Series Load Current versus Time | | | | 2-4 | Dual-Core Intel® Xeon® Processor 5160 Load Current versus Time | 32 | | | 2-5 | Dual-Core Intel® Xeon® Processor 5100 Series VCC Static | | | | | and Transient Tolerance Load Line | 33 | | | 2-6 | Dual-Core Intel® Xeon® Processor LV 5148/5138/5128 VCC | | | | | Static and Transient Tolerance Load Lines | | | | 2-7 | VCC Overshoot Example Waveform | | | | 3-1 | Processor Package Assembly Sketch | | | | 3-2 | Processor Package Drawing (Sheet 1 of 3) | | | | 3-3 | Processor Package Drawing (Sheet 2 of 3) | | | | 3-4 | Processor Package Drawing (Sheet 3 of 3) | | | | 3-5 | Processor Land Coordinates, Top View | 43 | | | 3-6 | Processor Land Coordinates, Bottom View | | | | 6-1 | Dual-Core Intel <sup>®</sup> Xeon <sup>®</sup> Processor 5100 Series Thermal Profile | 76 | | 6-2 | Dual-Core Intel® Xeon® Processor LV 5138 Nominal & Short-Term Thermal Profiles | 77 | |------------|-------------------------------------------------------------------------------------------------|-----| | 6-3 | Dual-Core Intel® Xeon® Processor LV 5148 and | | | 0 0 | Dual-Core Intel® Xeon® Processor LV 5128 Thermal Profile | 79 | | 6-4 | Dual-Core Intel® Xeon® Processor 5160 Thermal Profiles A and B | | | 6-5 | Case Temperature (TCASE) Measurement Location | | | 6-6 | Thermal Monitor 2 Frequency and Voltage Ordering | 84 | | 6-7 | PECI Topology | | | 6-8 | Temperature Data Format Comparison: Thermal Diode vs. PECI Digital | | | | Thermal Sensor | | | 7-1 | Stop Clock State Machine | 94 | | 8-1 | Boxed Dual-Core Intel <sup>®</sup> Xeon <sup>®</sup> Processor 5100 Series | | | | 1U Passive/3U+ Active Combination Heat Sink (With Removable Fan) | 97 | | 8-2 | Boxed Dual-Core Intel <sup>®</sup> Xeon <sup>®</sup> Processor 5100 Series 2U Passive Heat Sink | 98 | | 8-3 | 2U Passive Dual-Core Intel <sup>®</sup> Xeon <sup>®</sup> Processor 5100 Series | 0.0 | | 0.4 | Thermal Solution (Exploded View) | | | 8-4<br>8-5 | Top Side Board Keepout Zones (Part 1) | | | 8-6 | Bottom Side Board Keepout Zones | | | 8-0<br>8-7 | Board Mounting-Hole Keepout Zones | | | 8-8 | Volumetric Height Keep-Ins | | | 8-9 | 4-Pin Fan Cable Connector (For Active CEK Heat Sink) | | | 8-10 | 4-Pin Base Board Fan Header (For Active CEK Heat Sink) | | | 8-11 | Fan Cable Connector Pin Out for 4-Pin Active CEK Thermal Solution | | | Table | Dual-Core Intel® Xeon® Processor 5100 Series | | | 2-1 | Core Frequency to FSB Multiplier Configuration | | | 2-2 | BSEL[2:0] Frequency Table | | | 2-3<br>2-4 | Voltage Identification Definition | | | 2-4<br>2-5 | Voltage Identification Definition | | | 2-5<br>2-6 | Loadline Selection Truth Table for LL_ID[1:0] | | | 2-6<br>2-7 | FSB Signal Groups | | | 2-7 | AGTL+ Signal Description Table | | | 2-9 | Non AGTL+ Signal Description Table | | | 2-10 | Signal Reference Voltages | | | 2-11 | PECI DC Electrical Limits | | | 2-12 | Processor Absolute Maximum Ratings | | | 2-13 | Voltage and Current Specifications | | | 2-14 | VCC Static and Transient Tolerance | | | 2-15 | AGTL+ Signal Group DC Specifications | | | 2-16 | CMOS Signal Group and TAP Signal Group DC Specifications | 34 | | 2-17 | Open Drain Signal Group DC Specifications | 35 | | 2-18 | VCC Overshoot Specifications | 35 | | 3-1 | Package Loading Specifications | 41 | | 3-2 | Package Handling Guidelines | 42 | | 3-3 | Processor Materials | | | 4-1 | | | | | Land Listing by Land Name | | | 4-2<br>5-1 | Land Listing by Land Name | 55 | | 6-1 | Dual-Core Intel® Xeon® Processor 5100 Series Thermal Specifications | 75 | |------|--------------------------------------------------------------------------------------------|-----| | 6-2 | Dual-Core Intel <sup>®</sup> Xeon <sup>®</sup> Processor 5100 Series Thermal Profile Table | 76 | | 6-3 | Dual-Core Intel® Xeon® Processor LV 5138 Thermal Specifications | 77 | | 6-4 | Dual-Core Intel® Xeon® Processor LV 5138 Nominal Thermal Profile Table | 78 | | 6-5 | Dual-Core Intel® Xeon® Processor LV 5138 Short Term Thermal Profile Table | e78 | | 6-6 | Dual-Core Intel® Xeon® Processor LV 5148 and | | | | Dual-Core Intel® Xeon® Processor LV 5128 Thermal Specifications | 78 | | 6-7 | Dual-Core Intel® Xeon® Processor LV 5148 and | | | | Dual-Core Intel® Xeon® Processor LV 5128 Thermal Profile Table | | | 6-8 | Dual-Core Intel® Xeon® Processor 5160 Thermal Specifications | | | 6-9 | Dual-Core Intel® Xeon® Processor 5160 Thermal Profile A Table | | | 6-10 | Dual-Core Intel® Xeon® Processor 5160 Thermal Profile B Table | | | 6-11 | Supported PECI Command Functions and Codes | | | 6-12 | GetTemp0() Error Codes | 89 | | 7-1 | Power-On Configuration Option Lands | 91 | | 7-2 | Extended HALT Maximum Power B-step | 93 | | 7-3 | Extended HALT Maximum Power G-step | 93 | | 8-1 | PWM Fan Frequency Specifications for 4-Pin Active CEK Thermal Solution | 108 | | 8-2 | Fan Specifications for 4-Pin Active CEK Thermal Solution | 108 | | 8-3 | Fan Cable Connector Pin Out for 4-Pin Active CEK Thermal Solution | 108 | # **Revision History** | Revision | Description | Date | |----------|-----------------------------------------------------------|---------------| | 001 | Initial release | June 2006 | | 002 | Updated Sections 2, 3, and 6 with SKUs for 5148/5138/5128 | November 2006 | | 003 | Updated Sections 2, 3, and 6 with G-step information. | August 2007 | # **Features** - Dual-Core processing with Intel<sup>®</sup> Core<sup>™</sup> microarchitecture - · FC-LGA6 package with 771 Lands - · Available at up to 3.00 GHz processor speed - · 65 nm process technology - · Performance optimized version available - · Dual processing (DP) server support - · Includes 32-KB Level 1 instruction and 32-KB Level 1 data cache per core - · Includes 4-MB L2 Cache shared between the cores - Intel<sup>®</sup> Advanced Smart Cache - 1066/1333 MHz system bus with Dual Independent Bus architecture - Intel<sup>®</sup> 64 Technology (Intel® 64) - Intel<sup>®</sup> Virtualization Technology - Intel<sup>®</sup> Wide Dynamic Execution - Intel<sup>®</sup> Advanced Digital Media Boost - Intel<sup>®</sup> Smart Memory Access - · Demand-Based Switching (DBS) with Enhanced Intel SpeedStep® Technology - · Enhanced thermal and power management capabilities: - Thermal Monitor (TM1) - Thermal Monitor 2 (TM2) - · Platform Environment Control Interface (PECI) to monitor Digital Thermal Sensors The Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 series is designed for high-performance dual processor server, workstation, and embedded applications. Based on the Intel Core™ micro-architecture, it is binary compatible with previous Intel<sup>®</sup> Architecture (IA-32) processors. The Dual-Core Intel Xeon Processor 5100 series are scalable to two processors in a multiprocessor system, providing exceptional performance for applications running on advanced operating systems such as Windows\* XP, Windows Server 2003, Linux\*, and UNIX\*. The Dual-Core Intel Xeon Processor 5100 series delivers compute power at unparalleled value and flexibility for powerful servers, internet infrastructure, and departmental server applications. The Intel<sup>®</sup> Core™ microarchitecture and Intel Virtualization Technology deliver outstanding performance and headroom for peak internet server workloads, resulting in faster response times, support for more users, and improved scalability. # 1 Introduction The Dual-Core Intel® Xeon® Processor 5100 Series are 64-bit server/workstation processors utilizing two Intel microarchitecture cores. These processors are based on Intel's 65 nanometer process technology combining high performance with the power efficiencies of a low-power microarchitecture. The Dual-Core Intel® Xeon® Processor 5100 Series maintain the tradition of compatibility with IA-32 software. Some key features include on-die. 32 KB Level 1 instruction and data caches and 4 MB Level 2 cache with Advanced Transfer Cache Architecture. The processors' Data Prefetch Logic speculatively fetches data to the L2 cache before an L1 cache requests occurs, resulting in reduced bus cycle penalties and improved performance. The 1333 MHz Front Side Bus (FSB) is a quad-pumped bus running off a 333 MHz system clock making 10.66 GBytes per second data transfer rates possible. Some lower speed SKU's are available which support a 1066 MHz Front Side Bus (FSB). This is a guad-pumped bus running off a 266 MHz system clock making 8.5 GBytes per second data transfer rates possible. The Dual-Core Intel® Xeon® Processor 5160 offers higher clock frequencies than the Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series for platforms that are targeted for the performance optimized segment. Enhanced thermal and power management capabilities are implemented including Thermal Monitor (TM1), Thermal Monitor 2 (TM2) and Enhanced Intel SpeedStep<sup>®</sup> Technology. These technologies are targeted for dual processor in enterprise environments. TM1 and TM2 provide efficient and effective cooling in high temperature situations. Enhanced Intel SpeedStep<sup>®</sup> Technology provides power management capabilities to servers and workstations. Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series features include Advanced Dynamic Execution, enhanced floating point and multi-media units, Streaming SIMD Extensions 2 (SSE2) and Streaming SIMD Extensions 3 (SSE3). Advanced Dynamic Execution improves speculative execution and branch prediction internal to the processor. The floating point and multi-media units include 128-bit wide registers and a separate register for data movement. SSE3 instructions provide highly efficient double-precision floating point, SIMD integer, and memory management operations. The Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series support Intel<sup>®</sup> Extended Memory 64 Technology (Intel<sup>®</sup> EM64T) as an enhancement to Intel's IA-32 architecture. This enhancement allows the processor to execute operating systems and applications written to take advantage of the 64-bit extension technology. Further details on Intel Extended Memory 64 Technology and its programming model can be found in the 64-bit Extension Technology Software Developer's Guide at http://developer.intel.com/technology/64bitextensions/. In addition, the Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series support the Execute Disable Bit functionality. When used in conjunction with a supporting operating system, Execute Disable allows memory to be marked as executable or non executable. This feature can prevent some classes of viruses that exploit buffer overrun vulnerabilities and can thus help improve the overall security of the system. Further details on Execute Disable can be found at <a href="http://www.intel.com/cd/ids/developer/asmo-na/eng/149308.htm">http://www.intel.com/cd/ids/developer/asmo-na/eng/149308.htm</a>. The Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series support Intel<sup>®</sup> Virtualization Technology for hardware-assisted virtualization within the processor. Intel Virtualization Technology is a set of hardware enhancements that can improve virtualization solutions. Intel Virtualization Technology is used in conjunction with Virtual Machine Monitor software enabling multiple, independent software environments inside a single platform. Further details on Intel Virtualization Technology can be found at <a href="http://developer.intel.com/technology/vt">http://developer.intel.com/technology/vt</a>. The Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series are intended for high performance server and workstation systems. The Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series support a Dual Independent Bus (DIB) architecture with one processor on each bus, up to two processor sockets in a system. The DIB architecture provides improved performance by allowing increased FSB speeds and bandwidth. The Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series are packaged in an FC-LGA6 Land Grid Array package with 771 lands for improved power delivery. It utilizes a surface mount LGA771 socket that supports Direct Socket Loading (DSL). #### Table 1-1. Dual-Core Intel® Xeon® Processor 5100 Series | # of Processor<br>Cores | L1 Cache | L2 Advanced<br>Transfer Cache | Front Side Bus<br>Frequencies | Package | | |-------------------------|---------------------------------|-------------------------------|-------------------------------|----------------------|--| | 2 | 32 KB instruction<br>32 KB data | 4 MB shared | 1333 MHz<br>1066 MHz | FC-LGA6<br>771 Lands | | The Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series based platforms implement independent core voltage (V<sub>CC</sub>) power planes for each processor. FSB termination voltage (V<sub>TT</sub>) is shared and must connect to all FSB agents. The processor core voltage utilizes power delivery guidelines specified by VRM/EVRD 11.0 and its associated load line (see *Voltage Regulator Module (VRM) and Enterprise Voltage Regulator-Down (EVRD) 11.0 Design Guidelines* for further details). VRM/EVRD 11.0 will support the power requirements of all frequencies of the Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series. Refer to the appropriate platform design guidelines for implementation details. The Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series support 1333 MHz Front Side Bus operation. The Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor LV 5138 and Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor LV 5128 support 1066MHz Front Side Bus operation. The FSB utilizes a split-transaction, deferred reply protocol and Source-Synchronous Transfer (SST) of address and data to improve performance. The processor transfers data four times per bus clock (4X data transfer rate, as in AGP 4X). Along with the 4X data bus, the address bus can deliver addresses two times per bus clock and is referred to as a 'double-clocked' or a 2X address bus. In addition, the Request Phase completes in one clock cycle. The FSB is also used to deliver interrupts. Signals on the FSB use Assisted Gunning Transceiver Logic (AGTL+) level voltages. Section 2.1 contains the electrical specifications of the FSB while implementation details are fully described in the appropriate platform design guidelines (refer to Section 1.3). # 1.1 Terminology A '#' symbol after a signal name refers to an active low signal, indicating a signal is in the asserted state when driven to a low level. For example, when RESET# is low, a reset has been requested. Conversely, when NMI is high, a nonmaskable interrupt has occurred. In the case of signals where the name does not imply an active state but describes part of a binary sequence (such as address or data), the '#' symbol implies that the signal is inverted. For example, D[3:0] = 'HLHL' refers to a hex 'A', and D[3:0]# = 'LHLH' also refers to a hex 'A' (H= High logic level, L= Low logic level). Commonly used terms are explained here for clarification: - Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series Intel 64-bit microprocessor intended for dual processor servers and workstations. The Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series are based on Intel's 65 nanometer process, in the FC-LGA6 package with two processor cores. For this document, "processor" is used as the generic term for the Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series. - Dual-Core Intel® Xeon® Processor LV 5148, Dual-Core Intel® Xeon® Processor LV 5138 and Dual-Core Intel® Xeon® Processor LV 5128- Intel 64-bit microprocessor intended for dual processor server blades and embedded - Priority Agent The priority agent is the host bridge to the processor and is typically known as the chipset. - Symmetric Agent A symmetric agent is a processor which shares the same I/O subsystem and memory array, and runs the same operating system as another processor in a system. Systems using symmetric agents are known as Symmetric Multiprocessing (SMP) systems. - Integrated Heat Spreader (IHS) A component of the processor package used to enhance the thermal performance of the package. Component thermal solutions interface with the processor at the IHS surface. - Thermal Design Power Processor thermal solutions should be designed to meet this target. It is the highest expected sustainable power while running known power intensive real applications. TDP is not the maximum power that the processor can dissipate. - Intel® Extended Memory 64 Technology (Intel® EM64T) An enhancement to Intel's IA-32 architecture that allows the processor to execute operating systems and applications written to take advantage of the 64-bit extension technology. Further details on can be found in the 64-bit Extension Technology Software Developer's Guide at <a href="http://developer.intel.com/">http://developer.intel.com/</a>. - Enhanced Intel SpeedStep® Technology (EIST) Technology that provides power management capabilities to servers and workstations. - Platform Environment Control Interface (PECI) A proprietary one-wire bus interface that provides a communication channel between Intel processor and chipset components to external thermal monitoring devices, for use in fan speed control. PECI communicates readings from the processor's digital thermal sensor. PECI replaces the thermal diode available in previous processors. - Intel | Document | Intel Order Number | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------| | AP-485, Intel® Processor Identification and the CPUID Instruction | 241618 | | Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1: Basic Architecture Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A: Instruction Set Reference Manual A-M Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2B: | 253665<br>253666<br>253667 253668<br>253669 | | Instruction Set Reference Manual N-Z Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A: System Programming Guide Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3B: System Programming Guide Intel® 64 and IA-32 Intel Architecture Optimization Reference Manual | | | Intel® 64 and IA-32 Architectures Software Developer's Manual Documentation Changes | 248966 | | IA-32 Intel <sup>®</sup> Architecture and Intel <sup>®</sup> Extended Memory 64 Software<br>Developer's Manual Documentation Changes | 252046 | | Intel® Extended Memory 64 Technology • Volume I • Volume 2 | 300834<br>300835 | | Intel <sup>®</sup> Virtualization Technology Specification for IA-32 Intel <sup>®</sup> Architecture | C97063-002 | | Dual-Core Intel <sup>®</sup> Xeon <sup>®</sup> Processor 5100 Series Specification Update | 313356 | | Debug Port Design Guide for UP/DP Systems | 313373 | | Voltage Regulator Module (VRM) and Enterprise Voltage Regulator-Down (EVRD) 11.0 Design Guidelines | | | EPS12V Power Supply Design Guide: A Server system Infrastructure (SSI)<br>Specification for Entry Chassis Power Supplies | www.ssiforum.org | | Entry-Level Electronics-Bay Specifications: A Server System Infrastructure (SSI) Specification for Entry Pedestal Servers and Workstations | www.ssiforum.org | | Dual-Core Intel <sup>®</sup> Xeon <sup>®</sup> Processor 5100 Series Thermal/Mechanical Design<br>Guidelines | 313357 | | Dual-Core Intel® Xeon® Processor LV 5138 in Embedded Applicataions<br>Thermal/Mechanical Design Guidelines | 315225 | | Dual-Core Intel® Xeon® Processor 5100 Series Boundary Scan Descriptive Language (BSDL) Model | www.intel.com/design/Xeon/<br>documentation.htm | | NEBS(TM) Requirements: Physical Protection (GR-63-CORE) | http://telecom-<br>info.telcordia.com | | Electromagnetic Compatibility and Electrical Safety - Generic Criteria for<br>Network Telecomminications Equipment (GR-1089-CORE) | http://telecom-<br>info.telcordia.com | ${\it Note:} \quad \hbox{Contact your Intel representative for the latest revision of these documents}.$ # 2 Electrical Specifications #### 2.1 Front Side Bus and GTLREF Most Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series FSB signals uses Assisted Gunning Transceiver Logic (AGTL+) signaling technology. This technology provides improved noise margins and reduced ringing through low voltage swings and controlled edge rates. AGTL+ buffers are open-drain and require pull-up resistors to provide the high logic level and termination. AGTL+ output buffers differ from GTL+ buffers with the addition of an active PMOS pull-up transistor to "assist" the pull-up resistors during the first clock of a low-to-high voltage transition. Platforms implement a termination voltage level for AGTL+ signals defined as $V_{\text{TT}}$ . Because platforms implement separate power planes for each processor (and chipset), separate $V_{\text{CC}}$ and $V_{\text{TT}}$ supplies are necessary. This configuration allows for improved noise tolerance as processor frequency increases. Speed enhancements to data and address buses have made signal integrity considerations and platform design methods even more critical than with previous processor families. Design guidelines for the processor FSB are detailed in the appropriate platform design guidelines (refer to Section 1.3). The AGTL+ inputs require reference voltages (GTLREF\_DATA and GTLREF\_ADD) which are used by the receivers to determine if a signal is a logical 0 or a logical 1. GTLREF\_DATA is used for the 4X front side bus signaling group and GTLREF\_ADD is used for the 2X and common clock front side bus signaling groups. Both GTLREF\_DATA and GTLREF\_ADD must be generated on the baseboard. Refer to the applicable platform design guidelines for details. Termination resistors (R $_{TT}$ ) for AGTL+ signals are provided on the processor silicon and are terminated to $V_{TT}$ . The on-die termination resistors are always enabled on the Dual-Core Intel® Xeon® Processor 5100 Series to control reflections on the transmission line. Intel chipsets also provide on-die termination, thus eliminating the need to terminate the bus on the baseboard for most AGTL+ signals. Some FSB signals do not include on-die termination ( $R_{TT}$ ) and must be terminated on the baseboard. See Table 2-9 for details regarding these signals. The AGTL+ bus depends on incident wave switching. Therefore, timing calculations for AGTL+ signals are based on flight time as opposed to capacitive deratings. Analog signal simulation of the FSB, including trace lengths, is highly recommended when designing a system. Contact your Intel Field Representative to obtain the processor signal integrity models, which includes buffer and package models. #### 2.2 Power and Ground Lands For clean on-chip processor core power distribution, the processor has 223 $V_{CC}$ (power) and 273 $V_{SS}$ (ground) inputs. All Vcc lands must be connected to the processor power plane, while all $V_{SS}$ lands must be connected to the system ground plane. The processor $V_{CC}$ lands must be supplied with the voltage determined by the processor Voltage I Dentification (VID) signals. See Table 2-3 for VID definitions. Twenty two lands are specified as $V_{TT}$ , which provide termination for the FSB and provides power to the I/O buffers. The platform must implement a separate supply for these lands which meets the $V_{TT}$ specifications outlined in Table 2-13. # 2.3 Decoupling Guidelines Due to its large number of transistors and high internal clock speeds, the Dual-Core Intel® Xeon® Processor 5100 Series are capable of generating large average current swings between low and full power states. This may cause voltages on power planes to sag below their minimum values if bulk decoupling is not adequate. Larger bulk storage $(C_{BULK})$ , such as electrolytic capacitors, supply current during longer lasting changes in current demand by the component, such as coming out of an idle condition. Similarly, they act as a storage well for current when entering an idle condition from a running condition. Care must be taken in the baseboard design to ensure that the voltage provided to the processor remains within the specifications listed in Table 2-13. Failure to do so can result in timing violations or reduced lifetime of the component. For further information and guidelines, refer to the appropriate platform design guidelines. ### 2.3.1 V<sub>CC</sub> Decoupling Vcc regulator solutions need to provide bulk capacitance with a low Effective Series Resistance (ESR), and the baseboard designer must assure a low interconnect resistance from the regulator (EVRD or VRM pins) to the LGA771 socket. Bulk decoupling must be provided on the baseboard to handle large current swings. The power delivery solution must insure the voltage and current specifications are met (as defined in Table 2-13). For further information regarding power delivery, decoupling and layout guidelines, refer to the appropriate platform design guidelines. ### 2.3.2 V<sub>TT</sub> Decoupling Bulk decoupling must be provided on the baseboard. Decoupling solutions must be sized to meet the expected load. To insure optimal performance, various factors associated with the power delivery solution must be considered including regulator type, power plane and trace sizing, and component placement. A conservative decoupling solution consists of a combination of low ESR bulk capacitors and high frequency ceramic capacitors. For further information regarding power delivery, decoupling and layout guidelines, refer to the appropriate platform design guidelines. ### 2.3.3 Front Side Bus AGTL+ Decoupling The Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Seriesintegrates signal termination on the die, as well as a portion of the required high frequency decoupling capacitance on the processor package. However, additional high frequency capacitance must be added to the baseboard to properly decouple the return currents from the FSB. Bulk decoupling must also be provided by the baseboard for proper AGTL+ bus operation. Decoupling guidelines are described in the appropriate platform design guidelines. # 2.4 Front Side Bus Clock (BCLK[1:0]) and Processor Clocking BCLK[1:0] directly controls the FSB interface speed as well as the core frequency of the processor. As in previous processor generations, the Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series core frequency is a multiple of the BCLK[1:0] frequency. The processor bus ratio multiplier is set during manufacturing. The default setting is for the maximum speed of the processor. It is possible to override this setting using software (see the *Conroe and Woodcrest Processor Family BIOS Writer's Guide*). This permits operation at lower frequencies than the processor's tested frequency. The processor core frequency is configured during reset by using values stored internally during manufacturing. The stored value sets the highest bus fraction at which the particular processor can operate. If lower speeds are desired, the appropriate ratio can be configured via the CLOCK\_FLEX\_MAX MSR. For details of operation at core frequencies lower than the maximum rated processor speed, refer to the *Conroe and Woodcrest Processor Family BIOS Writer's Guide*. Clock multiplying within the processor is provided by the internal phase locked loop (PLL), which requires a constant frequency BCLK[1:0] input, with exceptions for spread spectrum clocking. The Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series utilizes differential clocks. Details regarding BCLK[1:0] driver specifications are provided in the *CK410B Clock Synthesizer/Driver Design Guidelines*. Table 2-1 contains processor core frequency to FSB multipliers and their corresponding core frequencies. #### Table 2-1. Core Frequency to FSB Multiplier Configuration | Core Frequency to FSB Multiplier | Core Frequency with<br>266 MHz FSB Clock | Processor | Notes | |----------------------------------|------------------------------------------|-----------|------------| | 1/6 | 1.60 GHz | 5110 | 1, 2, 3, 4 | | 1/7 | 1.86 GHz | 5120/5128 | 1, 2, 3 | | 1/8 | 2.13 GHz | 5138 | 1, 2, 3 | | Core Frequency to FSB Multiplier | Core Frequency with<br>333 MHz FSB Clock | Processor | Notes | |----------------------------------|------------------------------------------|-----------|------------| | 1/6 | 2.0 GHz | 5130 | 1, 2, 3, 4 | | 1/7 | 2.33 GHz | 5140/5148 | 1, 2, 3 | | 1/8 | 2.66 GHz | 5150 | 1, 2, 3 | | 1/9 | 3.0 GHz | 5160 | 1, 2, 3 | #### Notes - Listed frequencies illustrate clock frequency multipliers and are not necessarily committed production frequencies for 40 W, 65 W or 80 W versions of Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series. - 2. Individual processors operate only at or below the frequency marked on the package. - For valid processor core frequencies, refer to the Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series Specification Update. - 4. The lowest bus ratio supported by the Dual-Core Intel® Xeon® Processor 5100 Seriesis 1/6. ## 2.4.1 Front Side Bus Frequency Select Signals (BSEL[2:0]) Upon power up, the FSB frequency is set to the maximum supported by the individual processor. BSEL[2:0] are CMOS outputs which must be pulled up to $V_{TT}$ , and are used to select the FSB frequency. Please refer to Table 2-16 for DC specifications. Table 2-2 defines the possible combinations of the signals and the frequency associated with each combination. The frequency is determined by the processor(s), chipset, and clock synthesizer. All FSB agents must operate at the same core and FSB frequency. See the appropriate platform design guidelines for further details. Table 2-2. BSEL[2:0] Frequency Table (Sheet 1 of 2) | BSEL2 | BSEL1 | BSEL0 | Bus Clock Frequency | |-------|-------|-------|---------------------| | 0 | 0 | 0 | 266.666 MHz | | 0 | 0 | 1 | Reserved | | 0 | 1 | 0 | Reserved | | 0 | 1 | 1 | Reserved | | 1 | 0 | 0 | 333.333 MHz | #### Table 2-2. BSEL[2:0] Frequency Table (Sheet 2 of 2) | BSEL2 | BSEL1 | BSEL0 | Bus Clock Frequency | |-------|-------|-------|---------------------| | 1 | 0 | 1 | Reserved | | 1 | 1 | 0 | Reserved | | 1 | 1 | 1 | Reserved | ### 2.4.2 PLL Power Supply An on-die PLL filter solution is implemented on the Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series. The V<sub>CCPLL</sub> input is used for this configuration in Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series based platforms. Please refer to Table 2-13 for DC specifications. Refer to the appropriate platform design guidelines for decoupling and routing guidelines. # 2.5 Voltage Identification (VID) The Voltage Identification (VID) specification for the Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series is defined by the *Voltage Regulator Module (VRM) and Enterprise Voltage Regulator-Down (EVRD) 11.0 Design Guidelines*. The voltage set by the VID signals is the reference VR output voltage to be delivered to the processor Vcc pins. VID signals are open drain outputs, which must be pulled up to V<sub>TT</sub>. Please refer to Table 2-16 for the DC specifications for these signals. A voltage range is provided in Table 2-13 and changes with frequency. The specifications have been set such that one voltage regulator can operate with all supported frequencies. Individual processor VID values may be calibrated during manufacturing such that two devices at the same core frequency may have different default VID settings. This is reflected by the VID range values provided in Table 2-3. The Dual-Core Intel® Xeon® Processor 5100 Series uses six voltage identification signals, VID[6:1], to support automatic selection of power supply voltages. Table 2-3 specifies the voltage level corresponding to the state of VID[6:1]. A '1' in this table refers to a high voltage level and a '0' refers to a low voltage level. The definition provided in Table 2-3 is not related in any way to previous Intel® Xeon® processors or voltage regulator designs. If the processor socket is empty (VID[6:1] = 1111111), or the voltage regulation circuit cannot supply the voltage that is requested, the voltage regulator must disable itself. See the *Voltage Regulator Module (VRM) and Enterprise Voltage Regulator-Down (EVRD) 11.0 Design Guidelines* for further details. Although the Voltage Regulator Module (VRM) and Enterprise Voltage Regulator-Down (EVRD) 11.0 Design Guidelines defines VID[7:0], VID[7] and VID[0] are not used on the Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series. The Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series provides the ability to operate while transitioning to an adjacent VID and its associated processor core voltage (V<sub>CC</sub>). This will represent a DC shift in the load line. It should be noted that a low-to-high or high-to-low voltage state change may result in as many VID transitions as necessary to reach the target core voltage. Transitions above the specified VID are not permitted. Table 2-13 includes VID step sizes and DC shift ranges. Minimum and maximum voltages must be maintained as shown in Table 2-14 and Table 2-2. The VRM or EVRD utilized must be capable of regulating its output to the value defined by the new VID. DC specifications for dynamic VID transitions are included in Table 2-13 and Table 2-14. Table 2-4. Voltage Identification Definition | HEX | VI D6<br>400<br>m V | VI D5<br>200<br>m V | VI D4<br>100<br>m V | VI D3<br>50<br>m V | VI D2<br>25<br>m V | VI D1<br>12.5<br>m V | V <sub>CC_MAX</sub> | HEX | VI D6<br>400<br>m V | VI D5<br>200<br>m V | VI D4<br>100<br>m V | VI D3<br>50<br>m V | VI D2<br>25<br>m V | VI D1<br>12.5<br>m V | V <sub>CC_MAX</sub> | |-----|---------------------|---------------------|---------------------|--------------------|--------------------|----------------------|---------------------|-----|---------------------|---------------------|---------------------|--------------------|--------------------|----------------------|---------------------| | 7A | 1 | 1 | 1 | 1 | 0 | 1 | 0.8500 | 3C | 0 | 1 | 1 | 1 | 1 | 0 | 1.2375 | | 78 | 1 | 1 | 1 | 1 | 0 | 0 | 0.8625 | 3A | 0 | 1 | 1 | 1 | 0 | 1 | 1.2500 | | 76 | 1 | 1 | 1 | 0 | 1 | 1 | 0.8750 | 38 | 0 | 1 | 1 | 1 | 0 | 0 | 1.2625 | | 74 | 1 | 1 | 1 | 0 | 1 | 0 | 0.8875 | 36 | 0 | 1 | 1 | 0 | 1 | 1 | 1.2750 | | 72 | 1 | 1 | 1 | 0 | 0 | 1 | 0.9000 | 34 | 0 | 1 | 1 | 0 | 1 | 0 | 1.2875 | | 70 | 1 | 1 | 1 | 0 | 0 | 0 | 0.9125 | 32 | 0 | 1 | 1 | 0 | 0 | 1 | 1.3000 | | 6E | 1 | 1 | 0 | 1 | 1 | 1 | 0.9250 | 30 | 0 | 1 | 1 | 0 | 0 | 0 | 1.3125 | | 6C | 1 | 1 | 0 | 1 | 1 | 0 | 0.9375 | 2E | 0 | 1 | 0 | 1 | 1 | 1 | 1.3250 | | 6A | 1 | 1 | 0 | 1 | 0 | 1 | 0.9500 | 2C | 0 | 1 | 0 | 1 | 1 | 0 | 1.3375 | | 68 | 1 | 1 | 0 | 1 | 0 | 0 | 0.9625 | 2A | 0 | 1 | 0 | 1 | 0 | 1 | 1.3500 | | 66 | 1 | 1 | 0 | 0 | 1 | 1 | 0.9750 | 28 | 0 | 1 | 0 | 1 | 0 | 0 | 1.3625 | | 64 | 1 | 1 | 0 | 0 | 1 | 0 | 0.9875 | 26 | 0 | 1 | 0 | 0 | 1 | 1 | 1.3750 | | 62 | 1 | 1 | 0 | 0 | 0 | 1 | 1.0000 | 24 | 0 | 1 | 0 | 0 | 1 | 0 | 1.3875 | | 60 | 1 | 1 | 0 | 0 | 0 | 0 | 1.0125 | 22 | 0 | 1 | 0 | 0 | 0 | 1 | 1.4000 | | 5E | 1 | 0 | 1 | 1 | 1 | 1 | 1.0250 | 20 | 0 | 1 | 0 | 0 | 0 | 0 | 1.4125 | | 5C | 1 | 0 | 1 | 1 | 1 | 0 | 1.0375 | 1E | 0 | 0 | 1 | 1 | 1 | 1 | 1.4250 | | 5A | 1 | 0 | 1 | 1 | 0 | 1 | 1.0500 | 1C | 0 | 0 | 1 | 1 | 1 | 0 | 1.4375 | | 58 | 1 | 0 | 1 | 1 | 0 | 0 | 1.0625 | 1A | 0 | 0 | 1 | 1 | 0 | 1 | 1.4500 | | 56 | 1 | 0 | 1 | 0 | 1 | 1 | 1.0750 | 18 | 0 | 0 | 1 | 1 | 0 | 0 | 1.4625 | | 54 | 1 | 0 | 1 | 0 | 1 | 0 | 1.0875 | 16 | 0 | 0 | 1 | 0 | 1 | 1 | 1.4750 | | 52 | 1 | 0 | 1 | 0 | 0 | 1 | 1.1000 | 14 | 0 | 0 | 1 | 0 | 1 | 0 | 1.4875 | | 50 | 1 | 0 | 1 | 0 | 0 | 0 | 1.1125 | 12 | 0 | 0 | 1 | 0 | 0 | 1 | 1.5000 | | 4E | 1 | 0 | 0 | 1 | 1 | 1 | 1.1250 | 10 | 0 | 0 | 1 | 0 | 0 | 0 | 1.5125 | | 4C | 1 | 0 | 0 | 1 | 1 | 0 | 1.1375 | 0E | 0 | 0 | 0 | 1 | 1 | 1 | 1.5250 | | 4A | 1 | 0 | 0 | 1 | 0 | 1 | 1.1500 | 0C | 0 | 0 | 0 | 1 | 1 | 0 | 1.5375 | | 48 | 1 | 0 | 0 | 1 | 0 | 0 | 1.1625 | 0A | 0 | 0 | 0 | 1 | 0 | 1 | 1.5500 | | 46 | 1 | 0 | 0 | 0 | 1 | 1 | 1.1750 | 08 | 0 | 0 | 0 | 1 | 0 | 0 | 1.5625 | | 44 | 1 | 0 | 0 | 0 | 1 | 0 | 1.1875 | 06 | 0 | 0 | 0 | 0 | 1 | 1 | 1.5750 | | 42 | 1 | 0 | 0 | 0 | 0 | 1 | 1.2000 | 04 | 0 | 0 | 0 | 0 | 1 | 0 | 1.5875 | | 40 | 1 | 0 | 0 | 0 | 0 | 0 | 1.2125 | 02 | 0 | 0 | 0 | 0 | 0 | 1 | 1.6000 | | 3E | 0 | 1 | 1 | 1 | 1 | 1 | 1.2250 | 00 | 0 | 0 | 0 | 0 | 0 | 0 | OFF <sup>1</sup> | #### Notes: - When the "111111" VID pattern is observed, the voltage regulator output should be disabled. Shading denotes the expected VID range of the Dual-Core Intel® Xeon® Processor 5100 Series. The VID range includes VID transitions that may be initiated by thermal events, assertion of the FORCEPR# signal (see Section 6.2.1.2), Extended HALT state transitions (see Section 7.2.2), or Enhanced Intel SpeedStep® Technology transitions (see Section 7.3). The Extended HALT state must be enabled for the processor to remain within its specifications. Once the VRM/EVRD is operating after power-up, if either the Output Enable signal is de-asserted or a specific VID off code is received, the VRM/EVRD must turn off its output (the output should go to high impedance) within 500 ms and latch off until power is cycled. Refer to Voltage Regulator Module (VRM) and Enterprise Voltage Regulator-Down (EVRD) 11.0 Design Guidelines Guidelines. Table 2-5. Loadline Selection Truth Table for LL ID[1:0] | LL_ID1 | LL_ID0 | Description | |--------|--------|----------------------------------------------------------------------| | 0 | 0 | Reserved | | 0 | 1 | Dual-Core Intel <sup>®</sup> Xeon <sup>®</sup> Processor 5100 Series | | 1 | 0 | Reserved | | 1 | 1 | Reserved | Note: The LL\_ID[1:0] signals are used to select the correct loadline slope for the processor. Table 2-6. Market Segment Selection Truth Table for MS ID[1:0] | MS_ID1 | MS_ID0 | Description | |--------|--------|----------------------------------------------------------------------| | 0 | 0 | Reserved | | 0 | 1 | Dual-Core Intel <sup>®</sup> Xeon <sup>®</sup> Processor 5100 Series | | 1 | 0 | Reserved | | 1 | 1 | Reserved | Note: The MS\_ID[1:0] signals are provided to indicate the Market Segment for the processor and may be used for future processor compatibility or for keying. ### 2.6 Reserved or Unused Signals All Reserved signals must remain unconnected. Connection of these signals to $V_{CC}$ , $V_{TT}$ , $V_{SS}$ , or to any other signal (including each other) can result in component malfunction or incompatibility with future processors. See Section 4 for a land listing of the processor and the location of all Reserved signals. For reliable operation, always connect unused inputs or bidirectional signals to an appropriate signal level. Unused active high inputs, should be connected through a resistor to ground ( $V_{SS}$ ). Unused outputs can be left unconnected; however, this may interfere with some TAP functions, complicate debug probing, and prevent boundary scan testing. A resistor must be used when tying bidirectional signals to power or ground. When tying any signal to power or ground, a resistor will also allow for system testability. Resistor values should be within $\pm~20\%$ of the impedance of the baseboard trace for FSB signals, unless otherwise noticed in the appropriate platform design guidelines. For unused AGTL+ input or I/O signals, use pull-up resistors of the same value as the on-die termination resistors ( $R_{TT}$ ). Some TAP, CMOS Asynchronous inputs and CMOS Asynchronous outputs do not include on-die termination. Inputs and utilized outputs must be terminated on the baseboard. Unused outputs may be terminated on the baseboard or left unconnected. Note that leaving unused outputs unterminated may interfere with some TAP functions, complicate debug probing, and prevent boundary scan testing. Signal termination for these signal types is discussed in the appropriate platform design guidelines. Each of the TESTHI signals must be tied to the processor $V_{TT}$ individually using a matched resistor, where a matched resistor has a resistance value within $\pm$ 20% of the impedance of the board transmission line traces. For example, if the trace impedance is 50 $\Omega$ then a value between 40 $\Omega$ and 60 $\Omega$ is required. # 2.7 Front Side Bus Signal Groups The FSB signals have been combined into groups by buffer type. AGTL+ input signals have differential input buffers, which use GTLREF\_DATA and GTLREF\_ADD as reference levels. In this document, the term "AGTL+ Input" refers to the AGTL+ input group as well as the AGTL+ I/O group when receiving. Similarly, "AGTL+ Output" refers to the AGTL+ output group as well as the AGTL+ I/O group when driving. AGTL+ asynchronous outputs can become active anytime and include an active PMOS pull-up transistor to assist during the first clock of a low-to-high voltage transition. With the implementation of a source synchronous data bus comes the need to specify two sets of timing parameters. One set is for common clock signals whose timings are specified with respect to rising edge of BCLK0 (ADS#, HIT#, HITM#, and so forth) and the second set is for the source synchronous signals which are relative to their respective strobe lines (data and address) as well as rising edge of BCLK0. Asynchronous signals are still present (A20M#, IGNNE#, and so forth) and can become active at any time during the clock cycle. Table 2-7 identifies which signals are common clock, source synchronous and asynchronous. #### Table 2-7. FSB Signal Groups | Signal Group | Type | Signals <sup>1</sup> | | |-----------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------| | AGTL+ Common Clock Input | Synchronous to BCLK[1:0] | BPRI#, DEFER#, RESET#, RS[2:0]#, RSP#<br>TRDY#; | | | AGTL+ Common Clock Output | Synchronous to BCLK[1:0] | BPM4#, BPM[2:1]# | | | AGTL+ Common Clock I/O | Synchronous to BCLK[1:0] | ADS#, AP[1:0]#, BINIT# <sup>2</sup> , BNR# <sup>2</sup> , BPM5#,<br>BPM3#, BPM0#, BR[1:0]#, DBSY#, DP[3:0]#<br>DRDY#, HIT# <sup>2</sup> , HITM# <sup>2</sup> , LOCK#, MCERR# <sup>2</sup> | | | AGTL+ Source Synchronous I/ | Synchronous to assoc. | | | | 0 | strobe | Signals | Associated Strobe | | | | REQ[4:0]#,A[16:3]<br># | ADSTB0# | | | | A[35:17]# | ADSTB1# | | | | D[15:0]#, DBI0# | DSTBP0#, DSTBN0# | | | | D[31:16]#, DBI1# | DSTBP1#, DSTBN1# | | | | D[47:32]#, DBI2# | DSTBP2#, DSTBN2# | | | | D[63:48]#, DBI3# | DSTBP3#, DSTBN3# | | AGTL+ Strobes I/O | Synchronous to BCLK[1:0] | ADSTB[1:0]#, DSTBP | [3:0]#, DSTBN[3:0]# | | Open Drain Output | Asynchronous | FERR#/PBE#, IERR#, PROCHOT#,<br>THERMTRIP# | | | CMOS Asynchronous Input | Asynchronous | A20M#, FORCEPR#, IGNNE#, INIT#, LINTO/<br>INTR, LINT1/NMI, PWRGOOD, SMI#, STPCLK# | | | CMOS Asynchronous Output | Asynchronous | BSEL[2:0], VID[6:1] | | | FSB Clock | Clock | BCLK[1:0] | | | TAP Input | Synchronous to TCK | TCK, TDI, TMS, TRST# | | | TAP Output | Synchronous to TCK | TDO | | | Power/Other | Power/Other | GTLREF_ADD_MID, GTLREF_ADD_END, GTLREF_DATA_MID, GTLREF_DATA_END, LL_ID[1:0], MS_ID[1:0], PECI, RESERVED, SKTOCC#, TESTHI[11:0], TESTIN1, TESTIN2, VCC, VCC_DIE_SENSE, VCC_DIE_SENSE2, VCCPLL, VID_SELECT, VSS_DIE_SENSE, VSS_DIE_SENSE2, VSS, VTT, VTT_OUT, VTT_SEL | | #### Notes: - Refer to Section 5 for signal descriptions. - 2. These signals may be driven simultaneously by multiple agents (Wired-OR). Table 2-9 outlines the signals which include on-die termination ( $R_{TT}$ ). Table 2-9 outlines non AGTL+ signals including open drain signals. Table 2-10 provides signal reference voltages. #### Table 2-8. AGTL+ Signal Description Table | AGTL+ signals with R <sub>TT</sub> | AGTL+ signals with no R <sub>TT</sub> | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------| | A[35:3]#, ADS#, ADSTB[1:0]#, AP[1:0]#, BINIT#, BNR#, BPRI#, D[63:0]#, DBI[3:0]#, DBSY#, DEFER#, DP[3:0]#, DRDY#, DSTBN[3:0]#, DSTBP[3:0]#, HIT#, HITM#, LOCK#, MCERR#, REQ[4:0]#, RS[2:0]#, RSP# | BPM[5:0]#, RESET# | #### Table 2-9. Non AGTL+ Signal Description Table | Signals with R <sub>TT</sub> | Signals with no R <sub>TT</sub> | |-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FORCEPR# <sup>1</sup> , PROCHOT# <sup>1</sup> | A20M#, BCLK[1:0], BSEL[2:0], FERR#/PBE#, GTLREF_ADD, GTLREF_DATA, IERR#, IGNNE#, INIT#, LINTO/INTR, LINT1/NMI, LL_ID[1:0], MS_ID[1:0], PECI, PWRGOOD, SKTOCC#, SMI#, STPCLK#, TCK, TDI, TDO, TESTHI[11:0], THERMTRIP#, TMS, TRDY#, TRST#, VCC_DIE_SENSE, VCC_DIE_SENSE2, VID[6:1], VID_SELECT, VSS_DIE_SENSE, VSS_DIE_SENSE2, VTT_SEL | #### Note: 1. Signals that have RTT in the package with 50 $\Omega$ pullup to $V_{TT}$ . #### Table 2-10. Signal Reference Voltages | GTLREF | CMOS | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------| | A[35:3]#, ADS#, ADSTB[1:0]#, AP[1:0]#, BINIT#, BNR#, BPM[5:0]#, BPRI#, BR[1:0]#, D[63:0]#, DBI[3:0]#, DBSY#, DEFER#, DP[3:0]#, DRDY#, DSTBN[3:0]#, DSTBP[3:0]#, FORCEPR#, HIT#, HITM#, LOCK#, MCERR#, RESET#, REQ[4:0]#, RS[2:0]#, RSP#, TRDY# | A20M#, LINT0/INTR, LINT1/NMI, IGNNE#, INIT#, PWRGOOD, SMI#, STPCLK#, TCK, TDI, TMS, TRST# | # 2.8 CMOS Asynchronous and Open Drain Asynchronous Signals Legacy input signals such as A20M#, IGNNE#, INIT#, SMI#, and STPCLK# utilize CMOS input buffers. Legacy output signals such as FERR#/PBE#, IERR#, PROCHOT#, and THERMTRIP# utilize open drain output buffers. All of the CMOS and Open Drain signals are required to be asserted/deasserted for at least eight BCLKs in order for the processor to recognize the proper signal state. See Chapter 6 for additional timing requirements for entering and leaving the low power states. # 2.9 Test Access Port (TAP) Connection Due to the voltage levels supported by other components in the Test Access Port (TAP) logic, it is recommended that the processor(s) be first in the TAP chain and followed by any other components within the system. A translation buffer should be used to connect to the rest of the chain unless one of the other components is capable of accepting an input of the appropriate voltage. Similar considerations must be made for TCK, TMS, TDO, and TRST#. Two copies of each signal may be required with each driving a different voltage level. #### Platform Environmental Control Interface (PECI) 2.10 DC Specifications The release of the Dual-Core Intel® Xeon® Processor 5100 Series marks the transition from thermal diodes to digital thermal sensors for fan speed control. Digital Thermal Sensors (DTS) are on-die, analog-to-digital temperature converters calibrated at the factory for reasonable accuracy to provide a digital representation of relative processor temperature. Data from the DTS are processed and stored in a processor register, which is gueried through the Platform Environment Control Interface (PECI). PECI is a proprietary one-wire bus interface that provides a communication channel between Intel processor and chipset components to external thermal monitoring devices. More detailed information may be found in Section 6.3. #### 2.10.1 DC Characteristics A PECI device interface operates at a nominal voltage set by $V_{TT}$ . The set of DC electrical specifications shown in Table 2-11 is used with devices normally operating from a $V_{TT}$ interface supply. $V_{TT}$ nominal levels will vary between processor families. All PECI devices will operate at the $V_{\mbox{\scriptsize TT}}$ level determined by the processor installed in the system. For specific nominal V<sub>TT</sub> levels, refer to the appropriate processor EMTS. Table 2-11. PECI DC Electrical Limits | Symbol | Definition and Conditions | Min | Max | Units | Notes <sup>1</sup> | |-------------------------|------------------------------------------------------------------|-------------------------|-------------------------|------------------|--------------------| | V <sub>in</sub> | Input Voltage Range | -0.150 | V <sub>TT</sub> + 0.150 | V | | | V <sub>hysteresis</sub> | Hysteresis | 0.1 * V <sub>TT</sub> | N/A | V | | | V <sub>n</sub> | Negative-edge threshold voltage | 0.275 * V <sub>TT</sub> | 0.500 * V <sub>TT</sub> | V | | | V <sub>p</sub> | Positive-edge threshold voltage | 0.550 * V <sub>TT</sub> | 0.725 * V <sub>TT</sub> | V | | | I <sub>source</sub> | High level output source $(V_{OH} = 0.75 * V_{TT})$ | -6.0 | N/A | m A | | | I <sub>sink</sub> | Low level output sink $(V_{OL} = 0.25 * V_{TT})$ | 0.5 | 1.0 | m A | | | I <sub>leak+</sub> | High impedance state leakage to $V_{TT}$ ( $V_{leak} = V_{OL}$ ) | N/A | 50 | μΑ | 2 | | I <sub>leak</sub> . | High impedance leakage to GND $(V_{leak} = V_{OH})$ | N/A | 10 | μА | 2 | | C <sub>bus</sub> | Bus capacitance | N/A | 10 | pF | | | V <sub>noise</sub> | Signal noise immunity<br>above 300 MHz | 0.1 * V <sub>TT</sub> | N/A | V <sub>p-p</sub> | | $v_{TT}$ supplies the PECI interface. PECI behavior does not affect $v_{TT}$ min/max specifications. The leakage specification applies to powered devices on the PECI bus. # 9 Debug Tools Specifications Please refer to the *Debug Port Design Guide for UP/DP Systems* and the appropriate platform design guidelines for information regarding debug tool specifications. Section 1.3 provides collateral details. ## 9.1 Debug Port System Requirements The Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series debug port is the command and control interface for the In-Target Probe (ITP) debugger. The ITP enables run-time control of the processors for system debug. The debug port, which is connected to the FSB, is a combination of the system, JTAG and execution signals. There are several mechanical, electrical and functional constraints on the debug port that must be followed. The mechanical constraint requires the debug port connector to be installed in the system with adequate physical clearance. Electrical constraints exist due to the mixed high and low speed signals of the debug port for the processor. While the JTAG signals operate at a maximum of 75 MHz, the execution signals operate at the common clock FSB frequency. The functional constraint requires the debug port to use the JTAG system via a handshake and multiplexing scheme. In general, the information in this chapter may be used as a basis for including all runcontrol tools in Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series based system designs including tools from vendors other than Intel. Note: The debug port and JTAG signal chain must be designed into the processor board to utilize the XDP for debug purposes except for interposer solutions. # 9.2 Target System Implementation # 9.2.1 System Implementation Specific connectivity and layout guidelines for the Debug Port are provided in the *Debug Port Design Guide for UP/DP Systems* and the appropriate platform design guidelines. # 9.3 Logic Analyzer Interface (LAI) Intel is working with two logic analyzer vendors to provide logic analyzer interfaces (LAIs) for use in debugging Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series systems. Tektronix and Agilent should be contacted to obtain specific information about their logic analyzer interfaces. The following information is general in nature. Specific information must be obtained from the logic analyzer vendor. Due to the complexity of Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series based multiprocessor systems, the LAI is critical in providing the ability to probe and capture FSB signals. There are two sets of considerations to keep in mind when designing a Dual-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5100 Series based system that can make use of an LAI: mechanical and electrical. #### 9.3.1 Mechanical Considerations The LAI is installed between the processor socket and the processor. The LAI plugs into the socket, while the processor plugs into a socket on the LAI. Cabling that is part of the LAI egresses the system to allow an electrical connection between the processor and a logic analyzer. The maximum volume occupied by the LAI, known as the keepout volume, as well as the cable egress restrictions, should be obtained from the logic analyzer vendor. System designers must make sure that the keepout volume remains unobstructed inside the system. Note that it is possible that the keepout volume reserved for the LAI may include differerent requirements from the space normally occupied by the heatsink. If this is the case, the logic analyzer vendor will provide a cooling solution as part of the LAI. ### 9.3.2 Electrical Considerations The LAI will also affect the electrical performance of the FSB, therefore it is critical to obtain electrical load models from each of the logic analyzer vendors to be able to run system level simulations to prove that their tool will work in the system. Contact the logic analyzer vendor for electrical specifications and load models for the LAI solution they provide.