# UIDT

## **700MHZ, LOW JITTER, CRYSTAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER**

# ICS84329B-01

# **General Description**



The ICS84329B-01 is a general purpose, single output high frequency synthesizer and a member of the HiPerClockS™ family of High Performance Clock Solutions from IDT. The VCO operates at a frequency range of 250MHz to 700MHz. The VCO

frequency is programmed in steps equal to the value of the crystal frequency divided by 16. The VCO and output frequency can be programmed using the serial or parallel interfaces to the configuration logic. The output can be configured to divide the VCO frequency by 1, 2, 4, and 8. Output frequency steps as small as 125kHz to 1MHz can be achieved using a 16MHz crystal depending on the output dividers.

# **Pin Assignments**



## **Features**

- **ï** Fully integrated PLL, no external loop filter requirements
- **ï** One differential 3.3V LVPECL output pair
- **ï** Crystal oscillator interface
- **ï** Output frequency range: 31.25MHz 700MHz
- **ï** VCO range: 250MHz 700MHz
- Parallel interface for programming counter and output dividers during power-up
- **ï** Serial 3 wire interface
- **ï** RMS period jitter: 5.5ps (maximum)
- **ï** Cycle-to-cycle jitter: 35ps (maximum)
- **ï** 3.3V supply voltage
- **ï** 0°C to 70°C ambient operating temperature
- **ï** Available in both standard (RoHS 5) and lead-free (RoHS 6) packages

# **Block Diagram**



## **Functional Description**

NOTE: The functional description that follows describes operation using a 16MHz crystal. Valid PLL loop divider values for different crystal or input frequencies are defined in the Input Frequency Characteristics, Table 6, NOTE 1.

The ICS84329B-01 features a fully integrated PLL and therefore requires no external components for setting the loop bandwidth. A parallel resonant, fundamental crystal is used as the input to the on-chip oscillator. The output of the oscillator is divided by 16 prior to the phase detector. With a 16MHz crystal this provides a 1MHz reference frequency. The VCO of the PLL operates over a range of 250MHz to 700MHz. The output of the M divider is also applied to the phase detector.

The phase detector and the M divider force the VCO output frequency to be M times the reference frequency  $\div$  16 by adjusting the VCO control voltage. Note that for some values of M (either too high or too low), the PLL will not achieve lock. The output of the VCO is scaled by a divider prior to being sent to each of the LVPECL output buffers. The divider provides a 50% output duty cycle.

The programmable features of the ICS84329B-01 support two input modes to program the M divider and N output divider. The two input operational modes are parallel and serial. Figure 1 shows the timing diagram for each mode. In parallel mode the

nP\_LOAD input is LOW. The data on inputs M0 through M8 and N0 through N1 is passed directly to the M divider and N output divider. On the LOW-to-HIGH transition of the nP\_LOAD input, the data is latched and the M divider remains loaded until the next LOW transition on nP\_LOAD or until a serial event occurs. The TEST output is Mode 000 (shift register out) when operating in the parallel input mode. The relationship between the VCO frequency, the crystal frequency and the M divider is defined as follows:  $fVCO = fXTAL$  x M



The M value and the required values of M0 through M8 are shown in Table 3B, Programmable VCO Frequency Function Table. Valid M values for which the PLL will achieve lock are defined as  $250 \le M \le 511$ . The frequency out is defined as follows: fout =  $fVCO = fXTAL \times M$ N 16 N

Serial operation occurs when nP\_LOAD is HIGH and S\_LOAD is LOW. The shift register is loaded by sampling the S\_DATA bits with the rising edge of S\_CLOCK. The contents of the shift register are loaded into the M divider when S\_LOAD transitions from LOW-to-HIGH. The M divide and N output divide values are latched on the HIGH-to-LOW transition of S\_LOAD. If S\_LOAD is held HIGH, data at the S\_DATA input is passed directly to the M divider on each rising edge of S\_CLOCK. The serial mode can be used to program the M and N bits and test bits T2:T0. The internal resistors T2:T0 determine the state of the TEST output as follows:





# **Table 1. Pin Descriptions**



NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

# **Table 2. Pin Characteristics**



# **Function Tables**

## **Table 3A. Parallel and Serial Mode Function Table**



NOTE:L = LOW

 $H = HIGH$ 

 $X = Don't care$ 

 $\uparrow$  = Rising edge transition

 $\downarrow$  = Falling edge transition

## **Table 3B. Programmable VCO Frequency Function Table**



NOTE 1: These M divide values and the resulting frequencies correspond to a crystal frequency of 16MHz.

## **Table 3C. Programmable Output DividerFunction Table**



# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.



# **DC Electrical Characteristics**

**Table 4A. Power Supply DC Characteristics,**  $V_{CC} = 3.3V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = 0^{\circ}C$  to 70°C







NOTE 1: Outputs terminated with 50Ω to V<sub>CC</sub>/2. See Parameter Measurement Information section. Load Test Circuit diagrams.



## **Table 4C. LVPECL DC Characteristics,**  $V_{CC} = 3.3V \pm 5\%$ ,  $V_{EF} = 0V$ ,  $T_A = 0^{\circ}C$  to 70°C

NOTE 1: Outputs terminated with 50 $\Omega$  to V<sub>CC</sub> – 2V.

## **Table 5. Crystal Characteristics**



## **Table 6. Input Frequency Characteristics,**  $V_{CC} = 3.3V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = 0^{\circ}C$  to 70°C



NOTE 1: For the crystal frequency range, the M value must be set to achieve the minimum or maximum VCO frequency range of 250MHz to 700MHz range. Using the minimum input frequency of 10MHz, valid values of M are 400 ≤ M ≤ 511. Using the maximum input frequency of 25MHz, valid values of M are  $160 \le M \le 448$ .

# **AC Electrical Characteristics**

**Table 7. AC Characteristics,**  $VV_{CC} = 3.3V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = 0^{\circ}C$  to 70°C



NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

See Parameter Measurement Information section.

Characterized using XTAL inputs.

NOTE 1: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 2: See Applications Section.

# **Parameter Measurement Information**



**3.3 LVPECL Output Load AC Test Circuit**



**Cycle-to-Cycle Jitter**



**Setup and Hold Time**



**Period Jitter**



**Output Rise/Fall Time**



**Output Duty Cycle/Pulse Width/Period**

# **Application Information**

## **Power Supply Filtering Technique**

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The ICS84329B-01 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{CC}$  and  $V_{CCA}$  should be individually connected to the power supply plane through vias, and 0.01µF bypass capacitors should be used for each pin. Figure 2 illustrates this for a generic  $V_{CC}$  pin and also shows that  $V_{CCA}$ requires that an additional 10Ω resistor along with a 10µF bypass capacitor be connected to the  $V_{CCA}$  pin.



**Figure 2. Power Supply Filtering**

## **Recommendations for Unused Input and Output Pins**

## **Inputs:**

## **LVCMOS Control Pins**

All control pins have internal pullups or pulldowns; additional resistance is not required but can be added for additional protection. A 1kΩ resistor can be used.

## **Outputs:**

## **TEST Output**

The unused TEST output can be left floating. There should be no trace attached.

## **LVPECL Outputs**

The unused LVPECL output pair can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

## **Crystal Input Interface**

The ICS84329B-01 has been characterized for either series or parallel mode operation. The ICS84329B-01 has a built-in crystal oscillator circuit. This interface can accept either a series or parallel crystal without additional components and generate frequencies



**Figure 3. Crystal Input Interface**

## **LVCMOS to XTAL Interface**

The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC coupling capacitor. A general interface diagram is shown in Figure 4. The XTAL\_OUT pin can be left floating. The input edge rate can be as slow as 10ns. For LVCMOS inputs, it is recommended that the amplitude be reduced from full swing to half swing in order to prevent signal interference with the power rail and to reduce noise. This configuration requires that the output

impedance of the driver (Ro) plus the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most  $50\Omega$  applications, R1 and R2 can be 100Ω. This can also be accomplished by removing R1 and making R2 50Ω.



**Figure 4. General Diagram for LVCMOS Driver to XTAL Input Interface**

shown in Figure 3.

with accuracy suitable for most applications. Additional accuracy can be achieved by adding two small capacitors C1 and C2 as



**Figure 5A. Cycle-to-Cycle Jitter vs. fOUT (using a 16MHz crystal)**



Figure 5B. RMS Jitter vs.  $f_{\text{OUT}}$  (using a 16MHz crystal)

## **Termination for 3.3V LVPECL Outputs**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive 50Ω



transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. Figures 6A and 6B show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



**Figure 6A. 3.3V LVPECL Output Termination Figure 6B. 3.3V LVPECL Output Termination**

## **Layout Guideline**

The schematic of the ICS84329B-01 layout example used in this layout guideline is shown in Figure 7A. The ICS84329B-01 recommended PCB board layout for this example is shown in Figure 7B. This layout example is used as a general guideline. The layout in the actual system will depend on the selected component types, the density of the components, the density of the traces, and the stack up of the P.C. board.



**Figure 7A. ICS84329B-01 Schematic of Recommended Layout**

The following component footprints are used in this layout example: All the resistors and capacitors are size 0603.

#### **Power and Grounding**

Place the decoupling capacitors C1, C2 and C3, as close as possible to the power pins. If space allows, placement of the decoupling capacitor on the component side is preferred. This can reduce unwanted inductance between the decoupling capacitor and the power pin caused by the via.

Maximize the power and ground pad sizes and number of vias capacitors. This can reduce the inductance between the power and ground planes and the component power and ground pins.

The RC filter consisting of R7, C11, and C16 should be placed as close to the  $V_{\text{cca}}$  pin as possible.

## **Clock Traces and Termination**

Poor signal integrity can degrade the system performance or cause system failure. In synchronous high-speed digital systems, the clock signal is less tolerant to poor signal integrity than other signals. Any ringing on the rising or falling edge or excessive ring back can cause system failure. The shape of the trace and the trace delay might be restricted by the available space on the board and the component location. While routing the traces, the clock signal traces should be routed first and should be locked prior to routing other signal traces.

- The differential 50 $\Omega$  output traces should have the same length.
- Avoid sharp angles on the clock trace. Sharp angle turns cause the characteristic impedance to change on the transmission lines.
- Keep the clock traces on the same layer. Whenever possible, avoid placing vias on the clock traces. Placement of vias on the traces can affect the trace characteristic impedance and hence degrade signal integrity.
- To prevent cross talk, avoid routing other signal traces in parallel with the clock traces. If running parallel traces is unavoidable, allow a separation of at least three trace widths between the differential clock trace and the other signal trace.
- Make sure no other signal traces are routed between the clock trace pair.
- The matching termination resistors should be located as close to the receiver input pins as possible.

#### **Crystal**

The crystal X1 should be located as close as possible to the pins 4 (XTAL\_IN) and 5 (XTAL\_OUT). The trace length between the X1 and U1 should be kept to a minimum to avoid unwanted parasitic inductance and capacitance. Other signal traces should not be routed near the crystal traces.



**Figure 7B. PCB Board Layout for ICS84314-02**

# **Power Considerations**

This section provides information on power dissipation and junction temperature for the ICS84329B-01. Equations and example calculations are also provided.

## **1. Power Dissipation.**

The total power dissipation for the ICS84329B-01 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- $Power (core)_{MAX} = V_{CC\_MAX} * I_{EE\_MAX} = 3.465V * 140mA = 485mW$
- Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output pair

**Total Power**<sub>\_MAX</sub> (3.3V, with all outputs switching) =  $485 \text{mW} + 30 \text{mW} = 515 \text{mW}$ 

#### **2. Junction Temperature.**

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS devices is 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 31.1°C/W per Table 8A below.

Therefore, Tj for an ambient temperature of 70°C with all outputs switching is:

 $70^{\circ}$ C + 0.515W  $*$  31.1 $^{\circ}$ C/W = 86 $^{\circ}$ C. This is well below the limit of 125 $^{\circ}$ C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

## **Table 8A. Thermal Resistance** θJA **for 28 Lead PLCC, Forced Convection**



## **Table 8B. Thermal Resistance** θJA **for 28 Lead SOIC, Forced Convection**



#### **3. Calculations and Equations.**

The purpose of this section is to derive the power dissipated into the load.

LVPECL output driver circuit and termination are shown in Figure 8.



**Figure 8. LVPECL Driver Circuit and Termination**

To calculate worst case power dissipation into the load, use the following equations which assume a 50Ω load, and a termination voltage of  $V_{CC}$  – 2V.

- $\bullet$  For logic high,  $\mathsf{V}_{\mathsf{OUT}} = \mathsf{V}_{\mathsf{OH\_MAX}} = \mathsf{V}_{\mathsf{CC\_MAX}} \mathsf{0.9V}$  $(V_{\text{CC\_MAX}} - V_{\text{OH}\_\text{MAX}}) = 0.9V$
- For logic low,  $V_{\text{OUT}} = V_{\text{OL\_MAX}} = V_{\text{CC\_MAX}} 1.7V$  $(V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}) = 1.7V$

Pd\_H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

Pd\_H = [(V<sub>OH\_MAX</sub> – (V<sub>CC\_MAX</sub> – 2V))/R<sub>L</sub>] \* (V<sub>CC\_MAX</sub> – V<sub>OH\_MAX</sub>) = [(2V – (V<sub>CC\_MAX</sub> – V<sub>OH\_MAX</sub>))/R<sub>L</sub>] \* (V<sub>CC\_MAX</sub> – V<sub>OH\_MAX</sub>) =  $[(2V – 0.9V)/50 $\Omega$ ] * 0.9V = 19.8mW$ 

Pd\_L = [(V<sub>OL\_MAX</sub> – (V<sub>CC\_MAX</sub> – 2V))/R<sub>L</sub>] \* (V<sub>CC\_MAX</sub> – V<sub>OL\_MAX</sub>) = [(2V – (V<sub>CC\_MAX</sub> – V<sub>OL\_MAX</sub>))/R<sub>L]</sub> \* (V<sub>CC\_MAX</sub> – V<sub>OL\_MAX</sub>) = [(2V – 1.7V)/50Ω] \* 1.7V = **10.2mW**

Total Power Dissipation per output pair = Pd\_H + Pd\_L = **30mW**

# **Reliability Information**

## **Table 9A.** θJA **vs. Air Flow Table for a 28 Lead SOIC**



## **Table 9B.** θJA **vs. Air Flow Table for a 28 Lead PLCC**



## **Transistor Count**

The transistor count for ICS84329B-01 is: 4408

Pin compatible with the SY89429

 $.10(004)$ 

اہ

# **Package Outline and Package Dimensions**

**Package Outline - M Suffix for 28 Lead SOIC**



T**able 10A. Package Dimensions for 28 Lead SOIC**

| JEDEC: 300 MIL<br><b>All Dimensions in Millimeters</b> |                |         |  |
|--------------------------------------------------------|----------------|---------|--|
|                                                        |                |         |  |
| Symbol                                                 | <b>Minimum</b> | Maximum |  |
| N                                                      | 28             |         |  |
| A                                                      |                | 2.65    |  |
| A <sub>1</sub>                                         | 0.10           |         |  |
| A2                                                     | 2.05           | 2.55    |  |
| в                                                      | 0.33           | 0.51    |  |
| $\overline{\mathbf{c}}$                                | 0.18           | 0.32    |  |
| D                                                      | 17.70          | 18.40   |  |
| E                                                      | 7.40           | 7.60    |  |
| e                                                      | 1.27 Basic     |         |  |
| н                                                      | 10.00          | 10.65   |  |
| h                                                      | 0.25           | 0.75    |  |
| L                                                      | 0.40           | 1.27    |  |
| $\alpha$                                               | n۰             | 8°      |  |

Reference Document: JEDEC Publication 95, MS-013, MS-119

## **Package Outline - V Suffix for 28 Lead PLCC**



## T**able 10B. Package Dimensions for 28 Lead PLCC**

| <b>JEDEC</b><br><b>All Dimensions in Millimeters</b> |                 |                |  |
|------------------------------------------------------|-----------------|----------------|--|
| Symbol                                               | <b>Minimum</b>  | <b>Maximum</b> |  |
| N                                                    | $\overline{28}$ |                |  |
| A                                                    | 4.19            | 4.57           |  |
| A <sub>1</sub>                                       | 2.29            | 3.05           |  |
| A2                                                   | 1.57            | 2.11           |  |
| b                                                    | 0.33            | 0.53           |  |
| C                                                    | 0.19            | 0.32           |  |
| <b>D&amp;E</b>                                       | 12.32           | 12.57          |  |
| D1 & E1                                              | 11.43           | 11.58          |  |
| D <sub>2</sub> & E <sub>2</sub>                      | 4.85            | 5.56           |  |

Reference Document: JEDEC Publication 95, MS-018

# **Ordering Information**

#### **Table 11. Ordering Information**



NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications, such as those requiring extended temperature ranges, high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

# **Revision History Sheet**



## **Contact Information:**



#### **Sales**

800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 www.IDT.com/go/contactIDT

#### **Technical Support**

netcom@idt.com +480-763-2056

#### **Corporate Headquarters**

Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800-345-7015 (inside USA) +408-284-8200 (outside USA)



© 2009 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT and the IDT logo are trademarks of Integrated Device<br>Technology, Inc. Accelerated Thinking is a se