



# **OPA4658**

# Quad Wideband, Low Power Current Feedback OPERATIONAL AMPLIFIER

# **FEATURES**

• GAIN BANDWIDTH: 900MHz at G = 2

GAIN OF 2 STABLE

● LOW POWER: 50mW PER AMP

• LOW DIFF GAIN/PHASE ERRORS:

0.015%/0.02°

● HIGH SLEW RATE: 1700V/µs

PACKAGE: 14-Pin DIP and SO-14

# **APPLICATIONS**

- MEDICAL IMAGING
- HIGH-RESOLUTION VIDEO
- HIGH-SPEED SIGNAL PROCESSING
- COMMUNICATIONS
- PULSE AMPLIFIERS
- ADC/DAC GAIN AMPLIFIER
- MONITOR PREAMPLIFIER
- CCD IMAGING AMPLIFIER

# DESCRIPTION

The OPA4658 is a quad ultra-wideband, low power current feedback video operational amplifier featuring high slew rate and low differential gain/phase error. The current feedback design allows for superior large signal bandwidth, even at high gains. The low differential gain/phase errors, wide bandwidth and low

quiescent current make the OPA4658 a perfect choice for numerous video, imaging and communications applications.

The OPA4658 is internally compensated for stability in gains of 2 or greater. The OPA4658 is also available in dual (OPA2658) and single (OPA658) configurations.



International Airport Industrial Park • Mailing Address: PO Box 11400, Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85706 • Tel: (520) 746-1111 • Twx: 910-952-1111 Internet: http://www.burr-brown.com/ • FAXLine: (800) 548-6133 (US/Canada Only) • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132

# **SPECIFICATIONS**

At  $T_A$  = +25°C,  $V_S$  = ±5V,  $R_L$  = 100 $\Omega$ ,  $C_L$  = 2pF,  $R_{FB}$  = 402 $\Omega$ , unless otherwise noted.

|                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                         | OPA4658P, U                                                          |                                                                                                         | OPA4658UB                |            |                              |                 |                                                                                                |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--------------------------|------------|------------------------------|-----------------|------------------------------------------------------------------------------------------------|
| PARAMETER                                                                                                                                                                                                                                             | CONDITION                                                                                                                                                                                                                                                                                                                                                                                                                               | MIN                                                                  | TYP                                                                                                     | MAX                      | MIN        | TYP                          | MAX             | UNITS                                                                                          |
| FREQUENCY RESPONSE Closed-Loop Bandwidth <sup>(2)</sup> Slew Rate <sup>(3)</sup> At Minimum Specified Temperature Settling Time: 0.01% 0.1% 1% Spurious Free Dynamic Range Third-Order Intercept Point Differential Gain Differential Phase Crosstalk | $G=+2$ $G=+5$ $G=+10$ $G=+2, 2V \text{ Step}$ $f=5MHz, G=+2, V_0=2Vp\text{-p}$ $f=20MHz, G=+2, V_0=2Vp\text{-p}$ $f=10MHz$ $G=+2, NTSC, V_0=1.4Vp\text{-p}, R_L=150\Omega$ $G=+2, NTSC, V_0=1.4Vp\text{-p}, R_L=150\Omega$ Input Referred, 5MHz, Three Active Channels Input Referred, 5MHz, Channel-to-Channel |                                                                      | 450<br>195<br>130<br>1700<br>1500<br>20<br>15.1<br>4.8<br>66<br>57<br>38<br>0.015<br>0.02<br>-74<br>-85 |                          | 1000       | *(1) ** ** ** ** ** ** ** ** |                 | MHz<br>MHz<br>MHz<br>V/µs<br>V/µs<br>ns<br>ns<br>dBc<br>dBc<br>dBm<br>%<br>degrees<br>dB<br>dB |
| OFFSET VOLTAGE Input Offset Voltage Over Temperature Power Supply Rejection                                                                                                                                                                           | V <sub>S</sub> = ±4.5 to ±5.5V                                                                                                                                                                                                                                                                                                                                                                                                          | 55                                                                   | ±1.5<br>±5<br>70                                                                                        | ±5.5<br>±8               | 58         | ±2<br>±4<br>75               | ±5<br>±8        | mV<br>mV<br>dB                                                                                 |
| INPUT BIAS CURRENT Non-Inverting Over Temperature Inverting Over Temperature                                                                                                                                                                          | $V_{CM} = 0V$ $V_{CM} = 0V$                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                      | ±6.5<br>±10<br>±1.1<br>±30                                                                              | ±30<br>±80<br>±35<br>±75 |            | *<br>*<br>*<br>*             | ±18<br>±35<br>* | μΑ<br>μΑ<br>μΑ<br>μΑ                                                                           |
| NOISE Input Voltage Noise Density f = 100Hz f = 100Hz f = 10KHz f = 1MHz f = 1MHz Inverting Input Bias Current Noise Density: f = 10MHz Non-Inverting Input Current Noise Density: f = 10MHz Noise Density: f = 10MHz Noise Figure (NF)               | $R_{S} = 100\Omega$ $R_{S} = 50\Omega$                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                      | 16<br>3.6<br>3.2<br>45<br>32<br>12<br>9.5                                                               |                          |            | *** * * **                   |                 | nV/√ <u>Hz</u><br>nV/√ <u>Hz</u><br>nV/√Hz<br>µVrms<br>pA/√Hz<br>dBm<br>dBm                    |
| INPUT VOLTAGE RANGE<br>Common-Mode Input Range<br>Over Temperature<br>Common-Mode Rejection                                                                                                                                                           | V <sub>CM</sub> = ±1V                                                                                                                                                                                                                                                                                                                                                                                                                   | ±2.5<br>45                                                           | ±2.9                                                                                                    |                          | * *        | *                            |                 | V<br>V<br>dB                                                                                   |
| INPUT IMPEDANCE<br>Non-Inverting<br>Inverting                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                      | 500    1<br>25                                                                                          |                          |            | * *                          |                 | kΩ   pF<br>Ω                                                                                   |
| OPEN-LOOP TRANSIMPEDANCE Open-Loop Transimpedance Over Temperature                                                                                                                                                                                    | $V_{O} = \pm 2V, R_{L} = 100\Omega$<br>$V_{O} = \pm 2V, R_{L} = 100\Omega$                                                                                                                                                                                                                                                                                                                                                              | 150<br>100                                                           | 350<br>290                                                                                              |                          | 200<br>150 | 360<br>300                   |                 | kΩ<br>kΩ                                                                                       |
| OUTPUT Voltage Output Over Temperature Voltage Output Over Temperature Voltage Output Over Temperature Output Current, Sourcing Over Temperature Range Output Current, Sinking Over Temperature Range Short Circuit Current Output Resistance         | No Load $R_{L}=250\Omega$ $R_{L}=100\Omega$ $1MHz, G=+2$                                                                                                                                                                                                                                                                                                                                                                                | ±2.7<br>±2.5<br>±2.7<br>±2.5<br>±2.2<br>±2.0<br>80<br>70<br>60<br>35 | ±3.0<br>±2.75<br>±3.0<br>±2.7<br>±2.7<br>±2.7<br>±2.5<br>120<br>80<br>150<br>0.1                        |                          | *****      | *****                        |                 | V<br>V<br>V<br>V<br>V<br>mA<br>mA<br>mA<br>mA                                                  |
| POWER SUPPLY Specified Operating Voltage Operating Voltage Range Quiescent Current Over Temperature                                                                                                                                                   | All Channels, $V_S = \pm 5V$                                                                                                                                                                                                                                                                                                                                                                                                            | ±4.5                                                                 | ±5<br>±19<br>±20                                                                                        | ±5.5<br>±31<br>±34       | *<br>±13   | *<br>±20<br>±21              | *<br>±23<br>±26 | V<br>V<br>mA<br>mA                                                                             |
| TEMPERATURE RANGE Specification: P, U, UB                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                         | -40                                                                  |                                                                                                         | +85                      | *          |                              | *               | °C                                                                                             |

NOTES: (1) An asterisk (\*) specifies the same value as the grade to the left. (2) Bandwidth can be affected by a non-optimal PC board layout. Refer to the demonstration board layout for details. (3) Slew rate is rate of change from 10% to 90% of output voltage step.



#### **ABSOLUTE MAXIMUM RATINGS**

| Supply $\pm 5.5 \text{VDC}$ Internal Power Dissipation <sup>(1)</sup> See Applications Information Differential Input Voltage $- \text{Total V}_S$ Input Voltage Range See Applications Information Storage Temperature Range: P, U, UB $- 40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ Lead Temperature (soldering, 10s) $+ 300^{\circ}\text{C}$ (soldering, SOIC 3s) $+ 260^{\circ}\text{C}$ Junction Temperature (T <sub>1</sub> ) $+ 175^{\circ}\text{C}$ |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NOTE: (1) Packages must be derated based on specified $\theta_{\rm JA}$ . Maximum T <sub>1</sub> must be observed.                                                                                                                                                                                                                                                                                                                                             |

# **PIN CONFIGURATION**



#### PACKAGE INFORMATION

| PRODUCT      | PACKAGE             | PACKAGE DRAWING<br>NUMBER <sup>(1)</sup> |
|--------------|---------------------|------------------------------------------|
| OPA4658P     | 14-Pin Plastic DIP  | 010                                      |
| OPA4658U, UB | SO-14 Surface Mount | 235                                      |

NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book.

### ORDERING INFORMATION(1)

| PRODUCT      | PACKAGE             | TEMPERATURE RANGE |
|--------------|---------------------|-------------------|
| OPA4658P     | 14-Pin Plastic DIP  | -40°C to +85°C    |
| OPA4658U, UB | SO-14 Surface Mount | -40°C to +85°C    |

NOTE: (1) The "B" grade of the SOIC package will be marked with a "B" by pin 8. Refer to mechanical section for the location.



This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.

3



# TYPICAL PERFORMANCE CURVES

At  $T_A$  = +25°C,  $V_S$  = ±5V,  $R_L$  = 100 $\Omega$ ,  $C_L$  = 2pF,  $R_{FB}$  = 402 $\Omega$ , unless otherwise noted.















# TYPICAL PERFORMANCE CURVES (CONT)

At T\_A = +25°C, V\_S =  $\pm 5$ V, R\_L = 100 $\Omega$ , C\_L = 2pF, R<sub>FB</sub> = 402 $\Omega$ , unless otherwise noted.













# TYPICAL PERFORMANCE CURVES (CONT)

At  $T_A$  = +25°C,  $V_S$  = ±5V,  $R_L$  = 100 $\Omega$ ,  $C_L$  = 2pF,  $R_{FB}$  = 402 $\Omega$ , unless otherwise noted.















# **TYPICAL PERFORMANCE CURVES (CONT)**

At T<sub>A</sub> = +25°C, V<sub>S</sub> =  $\pm$ 5V, R<sub>L</sub> = 100 $\Omega$ , C<sub>L</sub> = 2pF, R<sub>FB</sub> = 402 $\Omega$ , unless otherwise noted.





# APPLICATIONS INFORMATION

# THEORY OF OPERATION

Conventional op amps depend on feedback to drive their inputs to the same potential, however the current feedback op amp's inverting and non-inverting inputs are connected by a unity gain buffer, thus enabling the inverting input to automatically assume the same potential as the non-inverting input. This results in very low impedance at the inverting input to sense the feedback as an error current signal.

# **DISCUSSION OF PERFORMANCE**

The OPA4658 is a low-power, unity gain stable, current feedback operational amplifier which operates on ±5V power supply. The current feedback architecture offers the following important advantages over voltage feedback architectures: (1) the high slew rate allows the large signal performance to approach the small signal performance, and (2) there is very little bandwidth degradation at higher gain settings.

The current feedback architecture of the OPA4658 provides the traditional strength of excellent large signal response plus wide bandwidth, making it a good choice for use in high resolution video, medical imaging and DAC I/V Conversion. The low power requirements make it an excellent choice for numerous portable applications.

### DC GAIN TRANSFER CHARACTERISTICS

The circuit in Figure 1 shows the equivalent circuit for calculating the DC gain. When operating the device in the inverting mode, the input signal error current ( $I_E$ ) is amplified by the open loop transimpedance gain ( $T_O$ ). The output signal generated is equal to  $T_O$  x  $I_E$ . Negative feedback is applied through  $R_{FB}$  such that the device operates at a gain equal to  $-R_{FB}/R_{FF}$ .



FIGURE 1. Equivalent Circuit.



For non-inverting operation, the input signal is applied to the non-inverting (high impedance buffer) input. The output (buffer) error current ( $I_E$ ) is generated at the low impedance inverting input. The signal generated at the output is fed back to the inverting input such that the overall gain is  $(1 + R_{FB}/R_{FF})$ . Where a voltage-feedback amplifier has two symmetrical high impedance inputs, a current feedback amplifier has a low inverting (buffer output) impedance and a high non-inverting (buffer input) impedance.

The closed-loop gain for the OPA4658 can be calculated using the following equations:  $(\mathbf{p})$ 

Non-Inverting Gain = 
$$\frac{\left[1 + \frac{R_{FB}}{R_{FF}}\right]}{1 + \frac{1}{\text{Loop Gain}}}$$
 (2)

where Loop Gain = 
$$\begin{bmatrix} T_{O} \\ \hline R_{FB} + R_{S} \left(1 + \frac{R_{FB}}{R_{FF}}\right) \end{bmatrix}$$

At higher gains the small value inverting input impedance causes an apparent loss in bandwidth. This can be seen from the equation:

ation:  

$$f_{\text{ACTUAL}} \text{ BW} \approx \frac{\left[ f_{\text{(A_V = +2)}} \text{ BW} \right] \text{x} (1.25)}{\left[ 1 + \left( \frac{R_S}{R_{FB}} \right) \times \left( 1 + \frac{R_{FB}}{R_{FF}} \right) \right]}$$
(3)

This loss in bandwidth at high gains can be corrected without affecting stability by lowering the value of the feedback resistor from the specified value of  $402\Omega$ .

# **OFFSET VOLTAGE AND NOISE**

The output offset is the algebraic sum of the input offset voltage and bias current errors. The output offset for noninverting operation is calculated by the following equation:

Output Offset Voltage = 
$$\pm Ib_N \times R_N \left( 1 + \frac{R_{FB}}{R_{FF}} \right) \pm V_{IO} \left( 1 + \frac{R_{FB}}{R_{FF}} \right) \pm Ib_I \times R_{FB}$$
 (4)

If all terms are divided by the gain  $(1 + R_{FB}/R_{FF})$  it can be observed that input referred offsets improve as gain increases. The effective noise at the output can be determined by taking



FIGURE 2. Output Offset Voltage Equivalent Circuit.

the root sum of the squares of equation (4) and applying the spectral noise values found in the Typical Performance Curve graph section. This applies to noise from the op amp only. Note that both the noise figure (NF) and the equivalent input offset voltages improve as the closed loop gain increases (by keeping  $R_{FB}$  fixed and reducing  $R_{FF}$  with  $R_N=0\Omega$ ).

# **INCREASING BANDWIDTH AT HIGH GAINS**

The closed-loop bandwidth can be extended at high gains by reducing the value of the feedback resistor  $R_{FB}$ . This bandwidth reduction is caused by the feedback current being split between  $R_S$  and  $R_{FF}$  (refer to Figure 1). As the gain increases (for a fixed  $R_{FB}$ ), more feedback current is shunted through  $R_{FF}$ , which reduces closed-loop bandwidth.

### CIRCUIT LAYOUT AND BASIC OPERATION

Achieving optimum performance with a high frequency amplifier like the OPA4658 requires careful attention to layout parasitics and selection of external components. Recommendations for PC board layout and component selection include:

- a) Minimize parasitic capacitance to any ac ground for all of the signal I/O pins. Parasitic capacitance on the output and inverting input pins can cause instability; on the non-inverting input it can react with the source impedance to cause unintentional bandlimiting. To reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes. Otherwise, ground and power planes should be unbroken elsewhere on the board.
- b) Minimize the distance (< 0.25") from the two power pins to high frequency  $0.1\mu F$  decoupling capacitors. At the pins, the ground and power plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. Larger (2.2 $\mu F$  to 6.8 $\mu F$ ) decoupling capacitors, effective at lower frequencies, should also be used. These may be placed somewhat farther from the device and may be shared among several devices in the same area of the PC board.
- c) Careful selection and placement of external components will preserve the high frequency performance of the OPA4658. Resistors should be a very low reactance type. Surface mount resistors work best and allow a tighter overall layout. Metal film or carbon composition axially-leaded resistors can also provide good high frequency performance. Again, keep their leads as short as possible. Never use wirewound type resistors in a high frequency application. Since the output pin and the inverting input pin are most sensitive to parasitic capacitance, always position the feedback and series output resistor, if any, as close as possible to the package pins. Other network components, such as non-inverting input termination resistors, should also be placed close to the package.

The feedback resistor value acts as the frequency response compensation element for a current feedback type amplifier. The  $402\Omega$  used in setting the specification achieves a nominal maximally flat butterworth response while assuming a 2pF output pin parasitic. Increasing the feedback resistor will over compensate the amplifier, rolling off the frequency response, while decreasing it will decrease phase margin, peaking up the frequency response.

d) Connections to other wideband devices on the board

may be made with short direct traces or through on-board transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces (50 to 100 mils) should be used, preferably with ground and power planes opened up around them. Estimate the total capacitive load and set R<sub>ISO</sub> from the plot of recommended R<sub>ISO</sub> vs capacitive load. Low parasitic loads may not need an R<sub>ISO</sub> since the OPA4658 is nominally compensated to operate with a 2pF parasitic load. If a long trace is required and the 6dB signal loss intrinsic to doubly terminated transmission lines is acceptable, implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A  $50\Omega$  environment is not necessary on board, and in fact a higher impedance environment will improve distortion as shown in the distortion vs load plot. With a characteristic impedance defined based on board material and desired trace dimensions, a matching series resistor into the trace from the output of the amplifier is used as well as a terminating shunt resistor at the input of the destination device. Remember also that the terminating impedance will be the parallel combination of the shunt resistor and the input impedance of the destination device; the total effective impedance should match the trace impedance. Multiple destination devices are best handled as separate transmission lines, each with their own series and shunt terminations.

If the 6dB attenuation loss of a doubly terminated line is unacceptable, a long trace can be series-terminated at the source end only. This will help isolate the line capacitance from the op amp output, but will not preserve signal integrity as well as a doubly terminated line. If the shunt impedance at the destination end is finite, there will be some signal attenuation due to the voltage divider formed by the series and shunt impedances.

e) Socketing a high speed part like the OPA4658 is not recommended. The additional lead length and pin-to-pin capacitance introduced by the socket creates an extremely troublesome parasitic network which can make it almost impossible to achieve a smooth, stable response. Best results are obtained by soldering the part onto the board. If socketing for the DIP package is desired, high frequency flush mount pins (e.g., McKenzie Technology #710C) can give good results.

BURR - BROWN®

9

#### **ESD PROTECTION**

ESD damage has been well recognized for MOSFET devices, but any semiconductor device is vulnerable to this potentially damaging source. This is particularly true for very high speed, fine geometry processes.

ESD damage can cause subtle changes in amplifier input characteristics without necessarily destroying the device. In precision operational amplifiers, this may cause a noticeable degradation of offset voltage and drift. Therefore, ESD handling precautions are strongly recommended when handling the OPA4658.

# **OUTPUT DRIVE CAPABILITY**

The OPA4658 has been optimized to drive  $75\Omega$  and  $100\Omega$  resistive loads. The device can drive 2Vp-p into a  $75\Omega$  load. This high-output drive capability makes the OPA4658 an ideal choice for a wide range of RF, IF, and video applications. In many cases, additional buffer amplifiers are unneeded.

Many demanding high-speed applications such as ADC/DAC buffers require op amps with low wideband output impedance. For example, low output impedance is essential when driving the signal-dependent capacitances at the inputs of flash A/D converters. As shown in Figure 3, the OPA4658 maintains very low closed-loop output impedance over frequency. Closed-loop output impedance increases with frequency since loop gain is decreasing with frequency.



FIGURE 3. Closed-Loop Output Impedance vs Frequency.

## THERMAL CONSIDERATIONS

The OPA4658 does not require a heat sink for operation in most environments. At extreme temperatures and under full load conditions a heat sink may be necessary.

The internal power dissipation is given by the equation  $P_D = P_{DQ} + P_{DL}$ , where  $P_{DQ}$  is the quiescent power dissipation and  $P_{DL}$  is the power dissipation in the output stage due to the load. (For  $\pm V_S = \pm 5V$ ,  $P_{DQ} = 10V$  x 34mA = 340mW, max). For the case where the amplifier is driving a grounded load ( $R_L$ ) with a DC voltage ( $\pm V_{OUT}$ ) the maximum value of  $P_{DL}$  occurs at  $\pm V_{OUT} = \pm V_S/2$ , and is equal to  $P_{DL}$ ,

 $\max = (\pm V_S)^2 / 4R_L$ . Note that it is the voltage across the output transistor, and not the load, that determines the power dissipated in the output stage.

The short-circuit condition represents the maximum amount of internal power dissipation that can be generated. The variation of output current with temperature is shown in the Typical Performance Curves.

### **CAPACITIVE LOADS**

The OPA4658's output stage has been optimized to drive low resistive loads. Capacitive loads, however, will decrease the amplifier's phase margin which may cause high frequency peaking or oscillations. Capacitive loads greater than 5pF should be buffered by connecting a small resistance, usually  $5\Omega$  to  $25\Omega$ , in series with the output as shown in Figure 4. This is particularly important when driving high capacitance loads such as flash A/D converters.

In general, capacitive loads should be minimized for optimum high frequency performance. Coax lines can be driven if the cable is properly terminated. The capacitance of coax cable (29pF/foot for RG-58) will not load the amplifier when the coaxial cable or transmission line is terminated with its characteristic impedance.



FIGURE 4. Driving Capacitive Loads.

# COMPENSATION

The OPA4658 is internally compensated and is stable in gains of two or greater, with a phase margin of approximately 66° in a gain of +2V/V. (Note that, from a stability standpoint, an inverting gain of -1V/V is equivalent to a noise gain of 2.) Gain and phase response for other gains are shown in the Typical Performance Curves.

The high-frequency response of the OPA4658 in a good layout is very flat with frequency.

# **DISTORTION**

The OPA4658's Harmonic Distortion characteristics into a  $100\Omega$  load are shown vs frequency and power output in the Typical Performance Curves. Distortion can be further improved by increasing the load resistance as illustrated in Figure 5. Remember to include the contribution of the feedback resistance when calculating the effective load resistance seen by the amplifier.





FIGURE 5. 5MHz Harmonic Distortion vs Load Resistance.

The third-order intercept is an important parameter for many RF amplifier applications. Figure 6 shows the OPA4658's two tone, third-order intercept vs frequency. This curve is particularly useful for determining the magnitude of the third harmonic as a function of frequency, load resistance, and gain. For example, assume that the application requires the OPA4658 to operate in a gain of +2V/V and drive 2Vp-p into  $100\Omega$  at a frequency of 10MHz. Referring to Figure 6 we find that the intercept point is +38dBm. The magnitude of the third harmonic can now be easily calculated from the expression:

Third Harmonic (dBc) =  $2(OPI^3P - P_0)$ 

where  $OPI^3P$  = third-order output intercept, dBm  $P_O$  = output level, dBm

For this case  $OPI^3P = 38dBm$ ,  $P_O = 7dBm$ , and the third Harmonic = 2(38 - 7) = 62dB below the fundamental. The OPA4658's low distortion makes the device an excellent choice for a variety of RF signal processing applications.

### **CROSSTALK**

Crosstalk is the undesired result of the signal of one channel mixing with and reproducing itself in the output of another



FIGURE 6. Third Order Intercept Point vs Frequency.

channel or channels. Crosstalk is inclined to occur in most multichannel integrated circuits. In quad devices, the effect of crosstalk is measured by driving three channels and observing the output of the undriven channel over various frequencies. The magnitude of this effect is referenced in terms of channel-to-channel isolation and expressed in decibels. Input referred points to the fact that there is a direct correlation between gain and crosstalk, therefore at increased gain, crosstalk also increases by a factor equal to that of the gain. Figure 7 illustrates the measured effect of crosstalk in the OPA4658U.



FIGURE 7. Channel-to-Channel Isolation (three active channels).

#### DIFFERENTIAL GAIN AND PHASE

Differential Gain (DG) and Differential Phase (DP) are critical specifications for video applications. DG is defined as the percent change in closed-loop gain over a specified change in output voltage level. DP is defined as the change in degrees of the closed-loop phase over the same output voltage change. Both DG and DP are specified at the NTSC sub-carrier frequency of 3.58MHz and the PAL subcarrier of 4.43MHz. All NTSC measurements were performed using a Tektronix model VM700A Video Measurement Set.

DG and DP of the OPA4658 were measured with the amplifier in a gain of +2V/V with  $75\Omega$  input impedance and the output back-terminated in  $75\Omega$ . The input signal selected from the generator was a 0V to 1.4V modulated ramp with sync pulse. With these conditions the test circuit shown in Figure 8 delivered a 100IRE modulated ramp to the  $75\Omega$  input of the video analyzer. The signal averaging feature of the analyzer



FIGURE 8. Configuration for Testing Differential Gain/Phase.



was used to establish a reference against which the performance of the amplifier was measured. Signal averaging was also used to measure the DG and DP of the test signal in order to eliminate the generator's contribution to measured amplifier performance. Typical performance of the OPA4658 is 0.015% differential gain and 0.02° differential phase to both NTSC and PAL standards.

# **NOISE FIGURE**

The OPA4658's voltage and current noise spectral densities are specified in the Typical Performance Curves. For RF applications, however, Noise Figure (NF) is often the preferred noise specification since it allows system noise performance to be more easily calculated. The OPA4658's Noise Figure vs Source Resistance is shown in Figure 9.

### SPICE MODELS

Computer simulation using SPICE is often useful when analyzing the performance of analog circuits and systems. This is particularly true for Video and RF amplifier circuits where parasitic capacitance and inductance can have a major effect on circuit performance. SPICE models using MicroSim Corporation's PSpice are available for the OPA4658. Evaluation PC boards are also available. Contract Burr-Brown applications departments to receive a SPICE Diskette.



FIGURE 9. Noise Figure vs Source Resistance.

| DEMONSTRATION BOARD | PACKAGE   | PRODUCT               |
|---------------------|-----------|-----------------------|
| DEM-OPA465xP        | 8-Pin DIP | OPA4658P              |
| DEM-OPA465xU        | SO-8      | OPA4658U<br>OPA4658UB |

# TYPICAL APPLICATIONS



FIGURE 10. Low Distortion Video Amplifier.



FIGURE 11. Circuit Detail for the PC Board Layout of Figure 12.



FIGURE 12a. Board Silkscreen (Bottom). 12b. Board Silkscreen (Top). 12c. Board Layout (Solder Side). 12d. Board Layout (Component Side).

### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 2000, Texas Instruments Incorporated