

# FDS6982

# **Dual N-Channel, Notebook Power Supply MOSFET**

### **General Description**

This part is designed to replace two single SO-8 MOSFETs in synchronous DC:DC power supplies that provide the various peripheral voltage rails required in notebook computers and other battery powered electronic devices. FDS6982 contains two unique 30V, N-channel, logic level, PowerTrench® MOSFETs designed to maximize power conversion efficiency.

The high-side switch (Q1) is designed with specific emphasis on reducing switching losses while the low-side switch (Q2) is optimized for low conduction losses (less than  $20m\Omega$  at V  $_{GS}=4.5 V).$ 

#### **Applications**

- Battery powered synchronous DC:DC converters.
- Embedded DC:DC conversion.

## **Features**

- Q2: 8.6A, 30V.  $R_{DS(on)} = 0.015~\Omega$  @  $V_{GS} = 10V$   $R_{DS(on)} = 0.020~\Omega$  @  $V_{GS} = 4.5V$
- Q1: 6.3A, 30V.  $\begin{aligned} \mathsf{R}_{\mathsf{DS(on)}} &= 0.028 \; \Omega \; @ \; \mathsf{V}_{\mathsf{GS}} = 10 \mathsf{V} \\ \mathsf{R}_{\mathsf{DS(on)}} &= 0.035 \; \Omega \; @ \; \mathsf{V}_{\mathsf{GS}} = 4.5 \mathsf{V} \end{aligned}$
- · Fast switching speed.
- High performance trench technology for extremely low  $\mathbf{R}_{\mathrm{DS(ON)}}.$





## Absolute Maximum Ratings T<sub>A</sub> = 25°C unless otherwise noted

| Symbol                            | Parameter                               |           | Q2          | Q1          | Units |
|-----------------------------------|-----------------------------------------|-----------|-------------|-------------|-------|
| V <sub>DSS</sub>                  | Drain-Source Voltage                    |           | 30          | 30          | V     |
| V <sub>GSS</sub>                  | Gate-Source Voltage                     |           | <u>+</u> 20 | <u>+</u> 20 | V     |
| I <sub>D</sub>                    | Drain Current - Continuous              | (Note 1a) | 8.6         | 6.3         | Α     |
|                                   | - Pulsed                                |           | 30          | 20          |       |
| P <sub>D</sub>                    | Power Dissipation for Dual Operation    |           | 2           |             | W     |
|                                   | Power Dissipation for Single Operation  | (Note 1a) | 1.6         | 3           |       |
|                                   |                                         | (Note 1b) | 1           |             |       |
|                                   |                                         | (Note 1c) | 0.0         | 9           |       |
| T <sub>J</sub> , T <sub>stq</sub> | Operating and Storage Junction Temperat | -55 to    | +150        | °C          |       |

## **Thermal Characteristics**

| $R_{\theta^{JA}}$ | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 78 | °C/W |
|-------------------|-----------------------------------------|-----------|----|------|
| $R_{\theta^{JC}}$ | Thermal Resistance, Junction-to-Case    | (Note 1)  | 40 | °C/W |

Package Marking and Ordering Information

| Device Marking | Device  | Reel Size | Tape Width | Quantity   |
|----------------|---------|-----------|------------|------------|
| FDS6982        | FDS6982 | 13"       | 12mm       | 2500 units |

| Symbol                                      | Parameter                                    | Test Conditions                                                                                                                                                                                                                                       | Туре     | Min      | Тур                     | Max                     | Units |
|---------------------------------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|-------------------------|-------------------------|-------|
| Off Cha                                     | racteristics                                 |                                                                                                                                                                                                                                                       |          |          |                         |                         |       |
| BV <sub>DSS</sub>                           | Drain-Source Breakdown<br>Voltage            | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$                                                                                                                                                                                                         | Q2<br>Q1 | 30<br>30 |                         |                         | V     |
| <u>ΔBV<sub>DSS</sub></u><br>ΔΤ <sub>J</sub> | Breakdown Voltage<br>Temperature Coefficient | $I_D = 250 \mu A$ , Referenced to $25^{\circ}C$                                                                                                                                                                                                       | Q2<br>Q1 |          | 27<br>26                |                         | mV/°C |
| I <sub>DSS</sub>                            | Zero Gate Voltage Drain<br>Current           | $V_{DS} = 24 \text{ V}, V_{GS} = 0 \text{ V}$                                                                                                                                                                                                         | All      |          |                         | 1                       | μΑ    |
| I <sub>GSSF</sub>                           | Gate-Body Leakage, Forward                   | V <sub>GS</sub> = 20 V, V <sub>DS</sub> = 0 V                                                                                                                                                                                                         | All      |          |                         | 100                     | nA    |
| I <sub>GSSR</sub>                           | Gate-Body Leakage, Reverse                   | V <sub>GS</sub> = -20 V, V <sub>DS</sub> = 0 V                                                                                                                                                                                                        | All      |          |                         | -100                    | nA    |
| $\Delta V_{GS(th)}$                         | Gate Threshold Voltage                       | $I_D = 250 \mu\text{A}$ , Referenced to 25°C                                                                                                                                                                                                          | Q1<br>Q2 | 1        | 1.6                     | 3                       | mV/°( |
| V <sub>GS(th)</sub>                         | racteristics (Note 2) Gate Threshold Voltage | V <sub>DS</sub> = V <sub>GS</sub> , I <sub>D</sub> = 250 μA                                                                                                                                                                                           | Q2       | 1        | 2.2                     | 3                       | V     |
| ΛV <sub>GS(th)</sub>                        | Gate Threshold Voltage                       | In = 250 µA Referenced to 25°C                                                                                                                                                                                                                        |          |          |                         |                         | mV/°( |
| $\Delta T_{J}$                              | Temperature Coefficient                      | is a zero pri, riererenesa te zero                                                                                                                                                                                                                    | Q1       |          | -4                      |                         | • ,   |
| $R_{DS(on)}$                                | Static Drain-Source<br>On-Resistance         | $V_{GS} = 10 \text{ V}, I_D = 8.6 \text{ A}$<br>$V_{GS} = 10 \text{ V}, I_D = 8.6 \text{ A}, T_J = 125^{\circ}\text{C}$<br>$V_{GS} = 4.5 \text{ V}, I_D = 7.5 \text{ A}$                                                                              | Q2       |          | 0.012<br>0.018<br>0.016 | 0.015<br>0.024<br>0.020 | Ω     |
|                                             |                                              | $\begin{array}{l} V_{GS} = 4.5 \text{ V, } I_D = 7.5 \text{ A} \\ V_{GS} = 10 \text{ V, } I_D = 6.3 \text{ A} \\ V_{GS} = 10 \text{ V, } I_D = 6.3 \text{ A, } T_J = 125^{\circ}\text{C} \\ V_{GS} = 4.5 \text{ V, } I_D = 5.6 \text{ A} \end{array}$ | Q1       |          | 0.021<br>0.038<br>0.028 | 0.028<br>0.047<br>0.035 | Ω     |
| I <sub>D(on)</sub>                          | On-State Drain Current                       | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = 5 V                                                                                                                                                                                                         | Q2<br>Q1 | 30<br>20 |                         |                         | Α     |
| <b>g</b> FS                                 | Forward Transconductance                     | $V_{DS} = 5 \text{ V}, I_D = 8.6 \text{ A}$<br>$V_{DS} = 5 \text{ V}, I_D = 6.3 \text{ A}$                                                                                                                                                            | Q2<br>Q1 |          | 50<br>40                |                         | S     |
| Dynami                                      | c Characteristics                            |                                                                                                                                                                                                                                                       |          |          |                         |                         |       |
| C <sub>iss</sub>                            | Input Capacitance                            | $V_{DS} = 10 \text{ V}, V_{GS} = 0 \text{ V},$<br>f = 1.0 MHz                                                                                                                                                                                         | Q2<br>Q1 |          | 2085<br>760             |                         | pF    |
| C <sub>oss</sub>                            | Output Capacitance                           |                                                                                                                                                                                                                                                       | Q2<br>Q1 |          | 420<br>160              |                         | pF    |
| C <sub>rss</sub>                            | Reverse Transfer Capacitance                 | 1                                                                                                                                                                                                                                                     | Q2       |          | 160                     |                         | рF    |

| Electrical Characteristics (continued) T <sub>A</sub> = 25°C unless otherwise noted |                                    |                                                                                         |          |     |             |          |       |  |  |  |
|-------------------------------------------------------------------------------------|------------------------------------|-----------------------------------------------------------------------------------------|----------|-----|-------------|----------|-------|--|--|--|
| Symbol                                                                              | Parameter                          | Test Conditions                                                                         | Туре     | Min | Тур         | Max      | Units |  |  |  |
| Switchir                                                                            | Switching Characteristics (Note 2) |                                                                                         |          |     |             |          |       |  |  |  |
| t <sub>d(on)</sub>                                                                  | Turn-On Delay Time                 | $V_{DD} = 15 \text{ V}, I_{D} = 1 \text{ A}, V_{GS} = 10 \text{ V}, R_{GEN} = 6 \Omega$ | Q2<br>Q1 |     | 15<br>10    | 27<br>18 | ns    |  |  |  |
| t <sub>r</sub>                                                                      | Turn-On Rise Time                  |                                                                                         | Q2<br>Q1 |     | 11<br>14    | 20<br>25 | ns    |  |  |  |
| t <sub>d(off)</sub>                                                                 | Turn-Off Delay Time                |                                                                                         | Q2<br>Q1 |     | 36<br>21    | 58<br>34 | ns    |  |  |  |
| t <sub>f</sub>                                                                      | Turn-Off Fall Time                 |                                                                                         | Q2<br>Q1 |     | 18<br>7     | 29<br>14 | ns    |  |  |  |
| $Q_g$                                                                               | Total Gate Charge                  | Q2<br>V <sub>DS</sub> = 15 V, I <sub>D</sub> = 8.6 A, V <sub>GS</sub> = 5 V             | Q2<br>Q1 |     | 18.5<br>8.5 | 26<br>12 | nC    |  |  |  |
| Q <sub>gs</sub>                                                                     | Gate-Source Charge                 | ]                                                                                       | Q2       |     | 7.3         |          | nC    |  |  |  |

**Drain-Source Diode Characteristics and Maximum Ratings** 

| Di alli  | Diani-Source Dioge Characteristics and Maximum natings                          |    |      |     |   |  |  |  |  |  |
|----------|---------------------------------------------------------------------------------|----|------|-----|---|--|--|--|--|--|
| Is       | Maximum Continuous Drain-Source Diode Forward Current                           | Q2 |      | 1.3 | Α |  |  |  |  |  |
|          |                                                                                 | Q1 |      | 1.3 |   |  |  |  |  |  |
| $V_{SD}$ | Drain-Source Diode Forward $V_{GS} = 0 \text{ V}, I_S = 1.3 \text{ A}$ (Note 2) | Q2 | 0.72 | 1.2 | V |  |  |  |  |  |
|          | Voltage $V_{GS} = 0 \text{ V. } I_S = 1.3 \text{ A} \text{ (Note 2)}$           | Q1 | 0.74 | 1.2 | İ |  |  |  |  |  |

 $V_{DS} = 15 \text{ V}, I_{D} = 6.3 \text{ A}, V_{GS} = 5 \text{ V}$ 

#### Notes:

 $Q_{gd}$ 

 R<sub>QJA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>QJC</sub> is guaranteed by design while R<sub>QCA</sub> is determined by the user's board design. Thermal rating based on independant single device opperation.



Gate-Drain Charge



c) 135° C/W when mounted on a minimum pad.

2.4

6.2

3.1

nC

Q1

Q2

Q1

Scale 1: 1 on letter size paper

2. Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2.0%

# **Typical Characteristics: Q2**



Figure 1. On-Region Characteristics.



Figure 2. On-Resistance Variation with Drain Current and Gate Voltage.



Figure 3. On-Resistance Variation with Temperature.



Figure 4. On-Resistance Variation with Gate-to-Source Voltage.



Figure 5. Transfer Characteristics.



Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature.

# Typical Characteristics: Q2 (continued)



Figure 7. Gate-Charge Characteristics.



Figure 8. Capacitance Characteristics.



Figure 9. Maximum Safe Operating Area.



Figure 10. Single Pulse Maximum Power Dissipation.

# **Typical Characteristics: Q1**



Figure 11. On-Region Characteristics.



Figure 12. On-Resistance Variation with Drain Current and Gate Voltage.



Figure 13. On-Resistance Variation with Temperature.



Figure 14. On-Resistance Variation with Gate-to-Source Voltage.



Figure 15. Transfer Characteristics.



Figure 16. Body Diode Forward Voltage Variation with Source Current and Temperature.

# Typical Characteristics: Q1 (continued)



Figure 17. Gate-Charge Characteristics.



Figure 18. Capacitance Characteristics.



Figure 19. Maximum Safe Operating Area.



Figure 20. Single Pulse Maximum Power Dissipation.

# Typical Characteristics: Q1 & Q2 (continued)



Figure 21. Transient Thermal Response Curve.

#### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

FAST ® SMART START™  $VCX^{TM}$ ACEx™ OPTOLOGIC™ STAR\*POWER™ FASTr™ Bottomless™ OPTOPLANAR™ Stealth™ CoolFET™ FRFET™ PACMAN<sup>TM</sup> SuperSOT™-3 CROSSVOLT™ GlobalOptoisolator™ POP™ SuperSOT™-6 DenseTrench™ GTO™ Power247™  $\mathsf{HiSeC^{\mathsf{TM}}}$ SuperSOT™-8 DOME™ PowerTrench® SyncFET™ ISOPLANAR™ EcoSPARK™ QFET™ TinyLogic™ E<sup>2</sup>CMOS<sup>TM</sup> LittleFET™ OSTM EnSigna™ MicroFET™ TruTranslation™ QT Optoelectronics™ MicroPak™ UHC™ **FACT™** Quiet Series™ UltraFET® FACT Quiet Series™ MICROWIRE™ SILENT SWITCHER®

STAR\*POWER is used under license

#### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS. NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### PRODUCT STATUS DEFINITIONS

#### **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |

Rev. H4

Search:

Go

DATASHEETS, SAMPLES, BUY

TECHNICAL INFORMATION APPLICATIONS DESIGN CENTER SUPPORT COMPANY INVESTORS MY F.

Home >> Find products >>

# FDS6982

Dual N-Channel Notebook Power Supply MOSFET

#### Contents

- General description
- Features
- Applications
- Product status/pricing/packaging
- Order Samples
- Models
- Qualification Support

#### General description

This part is designed to replace two single SO-8 MOSFETs in synchronous DC:DC power supplies that provide the various peripheral voltage rails required in notebook computers and other battery powered electronic devices. FDS6982 contains two unique 30V, N-channel, logic level, PowerTrench® MOSFETs designed to maximize power conversion efficiency.

The high-side switch (Q1) is designed with specific emphasis on reducing switching losses while the low-side switch (Q2) is optimized for low conduction losses (less than  $20m\Omega$  at  $V_{GS} = 4.5V$ ).

#### back to top

#### **Features**

- Q2: 8.6A. 30V
  - $\circ$  R<sub>DS(on)</sub> = 0.015  $\Omega$  @ V<sub>GS</sub> = 10V
  - $\circ$  R<sub>DS(on)</sub> = 0.020  $\Omega$  @ V<sub>GS</sub> = 4.5V
- Q1: 6.3A, 30V
  - $\circ$  R<sub>DS(on)</sub> = 0.028  $\Omega$  @ V<sub>GS</sub> = 10V
  - $\circ$  R<sub>DS(on)</sub> = 0.035  $\Omega$  @ V<sub>GS</sub> = 4.5V
- Fast switching speed.
- High performance trench technology for extremely low R<sub>DS(ON)</sub>.



## **Datasheet**

Download this datasheet



e-mail this datasheet



## This page

Print version

#### This product Use in FETBench

Analysis



#### **Related Links**

#### Request samples

How to order products

**Product Change Notices** (PCNs)

Support

Sales support

Quality and reliability

Design center

#### back to top

#### **Applications**

- Battery powered synchronous DC:DC converters.
- Embedded DC:DC conversion.

#### back to top

Product status/pricing/packaging



| Product       | Product status  | Pb-free Status     | Pricing* | Package type | Leads | Packing method | Package Marking Convention**                                                                                                                                     |
|---------------|-----------------|--------------------|----------|--------------|-------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FDS6982       | Full Production | Full<br>Production | \$1.11   | <u>SO-8</u>  | 8     | TAPE REEL      | Line 1: <b>\$Y</b> (Fairchild logo)<br>& <b>Z</b> (Asm. Plant Code)<br>& <b>2</b> (2-Digit Date Code)<br>& <b>T</b> (Die Trace Code)<br>Line 2: FDS Line 3: 6982 |
| FDS6982_NF073 | Full Production | Full<br>Production | N/A      | <u>SO-8</u>  | 8     | TAPE REEL      | Line 1: <b>\$Y</b> (Fairchild logo)<br>& <b>Z</b> (Asm. Plant Code)<br>& <b>2</b> (2-Digit Date Code)<br>& <b>T</b> (Die Trace Code)<br>Line 2: FDS Line 3: 6982 |

<sup>\*</sup> Fairchild 1,000 piece Budgetary Pricing

<sup>\*\*</sup> A sample button will appear if the part is available through Fairchild's on-line samples program. If there is no sample button, please contact a <u>Fairchild distributor</u> to obtain samples



Indicates product with Pb-free second-level interconnect. For more information click here.

Package marking information for product FDS6982 is available. Click here for more information .

#### back to top

#### Models

| Package & leads | Condition         | Software version | Revision date |              |  |  |  |
|-----------------|-------------------|------------------|---------------|--------------|--|--|--|
| PSPICE          |                   |                  |               |              |  |  |  |
| SO-8-8          | <u>Electrical</u> | 25°C to 125°C    | Orcad 9.1     | Jun 23, 2004 |  |  |  |

#### back to top

#### **Qualification Support**

Click on a product for detailed qualification data

# Product FDS6982 FDS6982\_NF073

## back to top

#### © 2007 Fairchild Semiconductor



Products | Design Center | Support | Company News | Investors | My Fairchild | Contact Us | Site Index | Privacy Policy | Site Terms & Conditions | Standard Terms & Conditions |