# **LIN Transceiver, Dual**

## **NCV7422**

#### Description

The NCV7422 is a two channel physical layer device using the Local Interconnect Network (LIN) protocol. It allows interfacing of two independent LIN physical buses and the LIN protocol controllers. The device is compliant to ISO 17987-4, LIN2.2a, LIN2.2, LIN2.1, LIN 2.0 and SAEJ2602 standards.

The NCV7422 LIN device is a member of the in-vehicle networking (IVN) transceiver family.

The LIN bus is designed to communicate low-rate data from control devices such as door locks, mirrors, car seats and sunroofs at the lowest possible cost. The bus is designed to eliminate as much wiring as possible and is implemented using a single wire in each node. Each node has a slave MCU-state machine that recognizes and translates the instructions specific to that function.

The main attraction of the LIN bus is that all the functions are not time critical and usually relate to passenger comfort.

#### **Features**

• DFN-14 Green Package (Pb-Free)

#### LIN-Bus Transceiver

- Compliant to ISO 17987-4 (Backwards Compatible to LIN Specification rev. 2.x, 1.3) and SAE J2602
- Bus Voltage ±42 V
- Transmission Rate 1 kbps to 20 kbps
- TxD Timeout Function
- Integrated Slope Control

#### **Protection**

- Thermal Shutdown
- Undervoltage Detection
- Bus Pins Protected Against Transients in an Automotive Environment

#### Modes

- Normal Mode: LIN Transceiver Enabled, Communication via the Bus is Possible
- Sleep Mode: LIN Transceiver Disabled, the Consumption from V<sub>BB</sub>
- Standby Mode: Transition Mode Reached after Wake-Up Event on LIN Bus

#### Compatible

- Pin-Compatible with NCV7329 DFN8 Package
- K-line Compatible

#### Quality

- Wettable Flank Package for Enhanced Optical Inspection
- AEC-Q100 Qualified and PPAP Capable
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant



#### ON Semiconductor®

www.onsemi.com



## **MW SUFFIX** CASE 507AC



**MARKING** 

22 - 0**ALYW** 

NV7422-0 = Specific Device Code

= Assembly Location

L = Wafer Lot

= Year of Production, Last Number Υ

W = Work Week = Pb-Free Package

#### **PIN CONNECTIONS**



#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 10 of this data sheet.

#### **BLOCK DIAGRAM**



Figure 1. Block Diagram

#### **TYPICAL APPLICATION DIAGRAM**



Figure 2. Application Diagram

**Table 1. PIN FUNCTION DESCRIPTION** 

| Pin<br>DFN14 | Name     | Description                                                                |
|--------------|----------|----------------------------------------------------------------------------|
| 1            | RxD1     | Receive Data Output 1; Low in Dominant State; Open-Drain Output            |
| 2            | EN1      | Enable Input 1; Transceiver in Normal Operation Mode when High             |
| 3            | TxD1     | Transmit Data Input 1; Low for Dominant State; Pull-Down to GND            |
| 4            | RxD2     | Receive Data Output 2; Low in Dominant State; Open-Drain Output            |
| 5            | EN2      | Enable Input 2; Transceiver in Normal Operation Mode when High             |
| 6            | NC       | Not Connected                                                              |
| 7            | TxD2     | Transmit Data Input 2; Low for Dominant State; Pull-Down to GND            |
| 8            | GND      | Ground                                                                     |
| 9            | LIN2     | LIN Bus Output / Input Channel 2                                           |
| 10           | $V_{BB}$ | Battery Supply Input                                                       |
| 11           | NC       | Not Connected                                                              |
| 12           | NC       | Not Connected                                                              |
| 13           | LIN1     | LIN Bus Output / Input Channel 1                                           |
| 14           | NC       | Not Connected                                                              |
| -            | EP       | Exposed Pad. Recommended to connect to GND or Left Floating in Application |

#### **FUNCTIONAL DESCRIPTION**

#### **Overall Function Description**

LIN is a serial communication protocol that efficiently supports the control of mechatronic nodes in distributed automotive applications.

The NCV7422 contains two LIN transmitters, LIN receivers, power-on-reset (POR) circuit and thermal shutdown (TSD). The LIN transmitters are optimized for a maximum specified transmission speed of 20 kbps.

**Table 2. OPERATING MODES** 

| Pin ENx | Mode      | Pin RxDx                         | LIN bus       |
|---------|-----------|----------------------------------|---------------|
| х       | Unpowered | Floating                         | OFF; Floating |
| Low     | Sleep     | Floating                         | OFF; Floating |
| Low     | Standby   | Low indicates<br>wakeup          | OFF; 30 kΩ    |
| High    | Normal    | LOW: dominant<br>HIGH: recessive | ON; 30 kΩ     |

#### **Unpowered Mode**

As long as  $V_{\rm BB}$  remains below its power–on–reset level, the chip is kept in a safe unpowered state. LINs transmitters are inactive, LINx pins are left floating. Pins RxDx remain floating.

The unpowered state will be entered from any other state when  $V_{BB}$  falls below its power-on-reset level (PORL\_VBB). When  $V_{BB}$  rises above power-on-reset high threshold level (PORH\_VBB) the NCV7422 switches to Sleep mode.

#### **Normal Mode**

In normal mode, the full functionality of the LIN transceivers are available. Transceivers can transmit and receive data via LIN bus with speed up to 20 kbps. Data according the state of TxDx inputs are sent to the corresponding LIN bus while pin RxDx reflects the logical symbol received on the LIN bus – high–impedant for recessive and Low for dominant. A 30 k $\Omega$  resistor in series with reverse–protection diode is internally connected between LIN and  $V_{BB}$  pins.

The signal on pin TxDx passes through a timer, which releases the bus in case the TxDx remains low for longer than t<sub>TxD\_TIMEOUT</sub>. It prevents the LIN bus being permanently driven dominant and thus blocking all subsequent communication due to a failure of the application (e.g. software error). The transmission can continue once the TxDx returns to High logical level.

In case the junction temperature increases above the thermal shutdown threshold  $(T_{J(sd)})$ , e.g. due to a short of the

LIN wiring to the battery, the transmitter is disabled and releases LIN buses to recessive. Once the junction temperature decreases back below the thermal shutdown release level, the transmission can be enabled again – however, to avoid thermal oscillations, first a High logical level on TxDx must be encountered before the transmitter is enabled.

As required by SAE J2602, the transceiver must behave safely below its operating range – it shall either continue to transmit correctly (according its specification) or remain silent (transmit a recessive state regardless of the TxDx signal). A battery monitoring circuit in NCV7422 deactivates the transmitters in the Normal mode if the VBB level drops below MONL\_VBB. Transmission is enabled again when VBB reaches MONH\_VBB. The internal logic remains in the normal mode and the reception from the LIN line is still possible even if the battery monitor disables the transmission. Although the specifications of the monitoring and power–on–reset levels are overlapping, it's ensured by the implementation that the monitoring level never falls below the power–on–reset level.

The Normal mode can be entered from either standby or sleep mode when ENx pin is High for longer than  $t_{\rm ENABLE}$ . When the transition is made from standby mode, RxDx is put high-impedance immediately after ENx becomes High (before the expiration of  $t_{\rm ENABLE}$  filtering time). This excludes signal conflicts between the standby mode pin settings and the signals required to control the chip in the normal mode after local wake-up vs. High logical level on TxDx required to send a recessive symbol on LIN.

#### Sleep Mode

Sleep mode provides low current consumption. The LIN transceiver is inactive and the battery consumption is minimized.

This mode is entered in one of the following ways:

- After voltage level at V<sub>BB</sub> pin rises above its power-on-reset level (PORH\_VBB). In this case, RxD pins remain high-impedant.
- After assigning Low logical level to pin ENx for longer than t<sub>DISABLE</sub> while corresponding NCV7422 transceiver is in Normal mode. The LIN transmit path is immediately disabled when EN pin goes low.

#### Standby Mode

Standby mode is entered from Sleep mode when remote wake-up event occurred. Low level on RxDx pins indicates the interrupt flag for the microcontroller.



Figure 3. State Diagram



Figure 4. Remote (LIN) Wake-up Detection

#### **ELECTRICAL CHARACTERISTICS**

#### **Definitions**

All voltages are referenced to GND unless otherwise specified. Positive currents flow into the IC. Sinking current means the current is flowing into the pin; sourcing current means the current is flowing out of the pin.

**Table 3. ABSOLUTE MAXIMUM RATINGS** 

| Symbol              | Parameter                                                                                            | Min  | Max  | Unit |
|---------------------|------------------------------------------------------------------------------------------------------|------|------|------|
| V <sub>BB</sub>     | Supply Voltage on Pin V <sub>BB</sub>                                                                | -0.3 | +42  | V    |
| V <sub>LINx</sub>   | LIN Bus Voltage with respect to GND                                                                  | -42  | +42  | V    |
|                     | LIN Bus Voltage with respect to V <sub>BB</sub>                                                      | -42  | +42  | V    |
| V_DIG_IO            | DC Voltage on Pins (ENx, RxDx, TxDx)                                                                 | -0.3 | +7   | V    |
| V <sub>ESD</sub>    | Human Body Model (LINx pin) (Note 1)                                                                 | -8   | +8   | kV   |
|                     | Human Body Model (All pins) (Note 1)                                                                 | -4   | +4   | kV   |
|                     | Charge Device Model (All pins) (Note 2)                                                              | -750 | +750 | V    |
|                     | Machine Model (All pins) (Note 3)                                                                    | -200 | +200 | V    |
| V <sub>ESDIEC</sub> | Electrostatic Discharge Voltage (LINx Pin) System Human Body Model (Note 4) Conform to IEC 61000-4-2 | -8   | +8   | kV   |
| $T_J$               | Junction Temperature                                                                                 | -40  | +150 | °C   |
| T <sub>STG</sub>    | Storage Temperature                                                                                  | -55  | +150 | °C   |
| T <sub>SLD</sub>    | Peak Soldering Temperature (Note 5)                                                                  | +260 |      | °C   |
| MSL <sub>DFN</sub>  | Moisture Sensitivity Level for DFNW14                                                                | 1    |      | -    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 2. Standardized charged device model ESD pulses when tested according to AEC-Q100-011.
- 3. Equivalent to discharging a 200 pF capacitor through a 10 Ω resistor and 0.75 μH coil.
- 4. Equivalent to discharging a 150 pF capacitor through a 330 Ω resistor. System HBM levels are verified by an external test-house.
- 5. For more information, please refer to our Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

**Table 4. THERMAL CHARACTERISTICS** 

| Symbol             | Parameter                                          | Conditions         | Value | Unit |
|--------------------|----------------------------------------------------|--------------------|-------|------|
| R <sub>θJA_1</sub> | Thermal Resistance Junction-to-Air, JEDEC 1S0P PCB | Free air; (Note 6) | 100   | K/W  |
| R <sub>0JA_2</sub> | Thermal Resistance Junction-to-Air, JEDEC 2S2P PCB | Free air; (Note 7) | 51    | K/W  |

<sup>6.</sup> Test board according to EIA/JEDEC Standard JESD51-3, signal layer with 10% trace coverage.

#### **ELECTRICAL CHARACTERISTICS**

**Table 5. ELECTRICAL CHARACTERISTICS** ( $V_{BB} = 5 \text{ V to } 18 \text{ V}; T_J = -40 \text{ to } +150^{\circ}\text{C};$  Typical values are given at  $V_{BB} = 12 \text{ V}$  and  $T_J = 25^{\circ}\text{C}$  Bus Load = 500  $\Omega$  ( $V_{BB}$  to LIN); unless otherwise specified.)

| Symbol          | Parameter                                                 | Conditions                                                                                             | Min | Тур | Max | Unit |
|-----------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| SUPPLY (Pir     | n V <sub>BB</sub> )                                       | •                                                                                                      |     | •   | •   | .•   |
| $V_{BB}$        | Battery Supply                                            |                                                                                                        | 5.0 | -   | 18  | V    |
| I <sub>BB</sub> | I <sub>BB</sub> Battery Supply Current –<br>Both Channels | Normal Mode; LIN recessive                                                                             | 0.4 | 1.1 | 2.4 | mA   |
|                 |                                                           | Normal Mode; TxDx = Low, both LINs Dominant                                                            | 4.0 | 7.8 | 13  | mA   |
|                 |                                                           | Sleep and Standby Mode;<br>T <sub>J</sub> < 85°C<br>LIN recessive; V <sub>LINx</sub> = V <sub>BB</sub> | -   | 6.0 | 10  | μА   |
|                 |                                                           | Sleep and Standby Mode;<br>LIN recessive; V <sub>LINx</sub> = V <sub>BB</sub>                          | -   | 6.0 | 15  | μА   |

Standardized human body model electrostatic discharge (ESD) pulses in accordance to EIA-JESD22. Equivalent to discharging a 100 pF capacitor through a 1.5 kΩ resistor.

<sup>7.</sup> Test board according to EIA/JEDEC Standard JESD51-7, signal layers with 10% trace coverage.

**Table 5. ELECTRICAL CHARACTERISTICS** ( $V_{BB} = 5 \text{ V}$  to 18 V;  $T_{J} = -40 \text{ to } +150 ^{\circ}\text{C}$ ; Typical values are given at  $V_{BB} = 12 \text{ V}$  and  $T_{J} = 25 ^{\circ}\text{C}$  Bus Load = 500  $\Omega$  ( $V_{BB}$  to LIN); unless otherwise specified.)

| Symbol                   | Parameter                                         | Conditions                                                                                                    | Min                  | Тур                  | Max                  | Unit |
|--------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------|----------------------|----------------------|----------------------|------|
| POR AND V <sub>BE</sub>  | MONITOR                                           |                                                                                                               | •                    | •                    |                      |      |
| PORH_V <sub>BB</sub>     | Power-on Reset; High Level on V <sub>BB</sub>     | V <sub>BB</sub> Rising                                                                                        | 2.7                  | 3.5                  | 4.4                  | V    |
| PORL_V <sub>BB</sub>     | Power-on Reset; Low Level on V <sub>BB</sub>      | V <sub>BB</sub> Falling                                                                                       | 1.3                  | 2.1                  | 2.7                  | V    |
| MONH_V <sub>BB</sub>     | Battery Monitoring High Level                     | V <sub>BB</sub> Rising                                                                                        | 3.2                  | 4.2                  | 5.0                  | V    |
| MONL_V <sub>BB</sub>     | Battery Monitoring Low Level                      | V <sub>BB</sub> Falling                                                                                       | 3.0                  | 4.0                  | 4.8                  | V    |
| TRANSMITTE               | R DATA INPUT (Pin TxDx)                           |                                                                                                               | I                    | I                    |                      |      |
| $V_{IL\_TxD}$            | Low Level Input Voltage                           |                                                                                                               | -0.3                 | -                    | +0.8                 | V    |
| V <sub>IH_TxD</sub>      | High Level Input Voltage                          |                                                                                                               | 2.0                  | -                    | 7.0                  | V    |
| R <sub>PD TxD</sub>      | Pull-down Resistor on TxDx Pin                    |                                                                                                               | 50                   | 125                  | 325                  | kΩ   |
| RECEIVER D/              | ATA OUTPUT (Pin RxDx)                             |                                                                                                               |                      |                      |                      |      |
| I <sub>OL RxD</sub>      | Low Level Output Current                          | V <sub>RXDX</sub> = 0.4V                                                                                      | 2.0                  | -                    | -                    | mA   |
| I <sub>OH RxD</sub>      | High Level Leakage Current                        |                                                                                                               | -1.0                 | _                    | +1.0                 | μΑ   |
| ENABLE INPL              | JT (Pin ENx)                                      |                                                                                                               | l                    | l                    |                      |      |
| $V_{IL\_EN}$             | Low Level Input Voltage                           |                                                                                                               | -0.3                 | -                    | +0.8                 | V    |
| V <sub>IH EN</sub>       | High Level Input Voltage                          |                                                                                                               | 2.0                  | -                    | 7.0                  | V    |
| R <sub>PD EN</sub>       | Pull-down Resistor to Ground                      |                                                                                                               | 100                  | 250                  | 650                  | kΩ   |
| LIN BUS LINE             | (Pin LINx)                                        |                                                                                                               | I                    | I                    |                      |      |
| V <sub>BUS DOM</sub>     | Bus Voltage for Dominant State                    |                                                                                                               | -                    | -                    | 0.4V <sub>BB</sub>   | V    |
| V <sub>BUS REC</sub>     | Bus Voltage for Recessive State                   |                                                                                                               | 0.6V <sub>BB</sub>   | -                    | _                    | V    |
| V <sub>REC_DOM</sub>     | Receiver Threshold                                | LIN Bus Recessive - Dominant                                                                                  | 0.4V <sub>BB</sub>   | -                    | 0.6V <sub>BB</sub>   | V    |
| V <sub>REC_REC</sub>     | Receiver Threshold                                | LIN Bus Dominant – Recessive                                                                                  | 0.4V <sub>BB</sub>   | -                    | 0.6V <sub>BB</sub>   | V    |
| V <sub>REC CNT</sub>     | Receiver Centre Voltage                           | (V <sub>REC DOM</sub> + V <sub>REC REC</sub> ) / 2                                                            | 0.475V <sub>BB</sub> | 0.500V <sub>BB</sub> | 0.525V <sub>BB</sub> | V    |
| V <sub>REC_HYS</sub>     | Receiver Hysteresis                               | (V <sub>REC REC</sub> - V <sub>REC DOM</sub> )                                                                | 0.050V <sub>BB</sub> | -                    | 0.175V <sub>BB</sub> | V    |
| V <sub>LIN_DOM</sub>     | Dominant Output Voltage                           | Normal mode; V <sub>BB</sub> = 7 V                                                                            | -                    | -                    | 1.2                  | V    |
| _                        |                                                   | Normal mode; V <sub>BB</sub> = 18 V                                                                           | -                    | -                    | 2.0                  | V    |
| I <sub>BUS_no_GND</sub>  | Communication not Affected                        | V <sub>BB</sub> = GND = 12 V;<br>0 < V <sub>LIN</sub> < 18 V                                                  | -1.0                 | -                    | +1.0                 | mA   |
| I <sub>BUS_no_VBB</sub>  | LIN Bus Remains Operational                       | V <sub>BB</sub> = GND = 0 V; 0 < V <sub>LIN</sub> < 18 V                                                      | _                    | _                    | 5.0                  | μΑ   |
| I <sub>BUS_LIM</sub>     | Current limitation for Driver                     | Dominant State; V <sub>LIN</sub> = V <sub>BB MAX</sub>                                                        | 40                   | -                    | 200                  | mA   |
| I <sub>BUS_PAS_dom</sub> | Receiver Leakage current; Driver OFF              | V <sub>LIN</sub> = 0 V; V <sub>BB</sub> = 12 V                                                                | -1                   | _                    | _                    | mA   |
| Isleep                   | Receiver Leakage current; see Figure 1            | Sleep mode; VLIN = 0 V;<br>VBB = 12 V                                                                         | -16                  | -8.0                 | -3.0                 | μΑ   |
| I <sub>BUS_PAS_rec</sub> | Receiver Leakage current; Driver<br>OFF; (Note 8) | TxD = High; 8 V < V <sub>BB</sub> < 18 V;<br>8 V < V <sub>LIN</sub> <18 V; V <sub>LIN</sub> ≥ V <sub>BB</sub> | -                    | -                    | 20                   | μΑ   |
| V <sub>SERDiode</sub>    | Voltage Drop on Serial Diode                      | Voltage drop on DS, see Figure 1                                                                              | 0.4                  | 0.7                  | 1.0                  | V    |
| R <sub>SLAVE</sub>       | Internal Pull-up Resistance                       | see Figure 1                                                                                                  | 20                   | 30                   | 60                   | kΩ   |
| C <sub>LIN</sub>         | Capacitance on Pin LIN (Note 8)                   |                                                                                                               | -                    | 20                   | 30                   | pF   |
|                          |                                                   | 1                                                                                                             | I.                   | 1                    | 1                    |      |
| THERMAL SH               | IUTDOWN                                           |                                                                                                               |                      |                      |                      |      |

8. Values based on design and characterization. Not tested in production.

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

**Table 6. AC CHARACTERISTICS** ( $V_{BB}=5~V$  to 18 V;  $T_{J}=-40$  to +150°C; unless otherwise specified. For the transmitter parameters, the following bus loads are considered: L1 = 1 k $\Omega$  / 1 nF; L2 = 660  $\Omega$  / 6.8 nF; L3 = 500  $\Omega$  / 10 nF)

| Symbol                    | Parameter                                                                                            | Conditions                                                                                                                                                                             | Min   | Тур | Max   | Unit |
|---------------------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------|
| LIN TRANSMITT             | TER                                                                                                  |                                                                                                                                                                                        |       |     |       |      |
| D1                        | Duty Cycle 1 = t <sub>BUS_REC(MIN)</sub> / (2xt <sub>BIT</sub> );<br>See Figure 5                    | $\begin{array}{l} TH_{REC(max)} = 0.744 \text{ x V}_{BB} \\ TH_{DOM(max)} = 0.581 \text{ x V}_{BB} \\ t_{BIT} = 50  \mu s \\ V_{BB} = 5 \text{ V to } 18 \text{ V} \end{array}$        | 0.396 | _   | 0.500 |      |
| D2                        | Duty Cycle 2 = t <sub>BUS_REC(MAX)</sub> / (2xt <sub>BIT</sub> );<br>See Figure 5                    | $\begin{array}{l} TH_{REC(max)} = 0.422 \text{ x V}_{BB} \\ TH_{DOM(max)} = 0.284 \text{ x V}_{BB} \\ t_{BIT} = 50  \mu\text{s} \\ V_{BB} = 5 \text{ V to } 18 \text{ V} \end{array}$  | 0.500 | -   | 0.581 |      |
| D3                        | Duty Cycle 3 = t <sub>BUS_REC(MIN)</sub> / (2xt <sub>BIT</sub> );<br>See Figure 5                    | $\begin{array}{l} TH_{REC(max)} = 0.778 \text{ x V}_{BB} \\ TH_{DOM(max)} = 0.616 \text{ x V}_{BB} \\ t_{BIT} = 96  \mu \text{s} \\ V_{BB} = 5 \text{ V to } 18 \text{ V} \end{array}$ | 0.417 | -   | 0.500 |      |
| D4                        | Duty Cycle 4 = t <sub>BUS_REC(MAX)</sub> / (2xt <sub>BIT</sub> );<br>See Figure 5                    | $\begin{array}{l} TH_{REC(max)} = 0.389 \text{ x V}_{BB} \\ TH_{DOM(max)} = 0.251 \text{ x V}_{BB} \\ t_{BIT} = 96  \mu \text{s} \\ V_{BB} = 5 \text{ V to } 18 \text{ V} \end{array}$ | 0.500 | -   | 0.590 |      |
| t <sub>TX_PROP_DOWN</sub> | Propagation Delay of TxDx to LINx.<br>TxDx High to Low; See Figure 7                                 |                                                                                                                                                                                        | -     | -   | 14    | μs   |
| t <sub>TX_PROP_</sub> up  | Propagation Delay of TxDx to LINx.<br>TxDx Low to High; See Figure 7                                 |                                                                                                                                                                                        | -     | -   | 14    | μs   |
| LIN RECEIVER              |                                                                                                      |                                                                                                                                                                                        |       |     |       |      |
| t <sub>RX_PD</sub>        | Propagation Delay of Receiver Rising and falling Edge (see Figure 6)                                 | $R_{RxDx} = 2.4 \text{ k}\Omega; C_{RxDx} = 20 \text{ pF}$                                                                                                                             | 0.1   | _   | 6.0   | μs   |
| t <sub>REC_SYM</sub>      | Propagation Delay Symmetry                                                                           | $R_{RxDx}$ = 2.4 k $\Omega$ ; $C_{RxDx}$ = 20 pF;<br>Rising Edge with Respect to<br>Falling Edge                                                                                       | -2.0  | -   | +2.0  | μs   |
| MODE TRANSIT              | TIONS AND TIMEOUTS                                                                                   |                                                                                                                                                                                        |       |     |       |      |
| t <sub>LIN_WAKE</sub>     | Duration of LIN Dominant for Detection of Wake-up via LIN Bus (See Figure 4)                         | Sleep Mode                                                                                                                                                                             | 40    | 70  | 150   | μs   |
| t <sub>TxD_TIMEOUT</sub>  | TxDx Dominant Time-out                                                                               | Normal Mode, TxDx = Low                                                                                                                                                                | 14    | 25  | 46    | ms   |
| <sup>t</sup> INIT_NORM    | Time from Rising Edge of ENx pin to the moment when the Transmitter is able to correctly transmit    |                                                                                                                                                                                        | 15    | 30  | 75    | μs   |
| t <sub>ENABLE</sub>       | Duration of ENx pin in High Level State for transition to Normal Mode                                |                                                                                                                                                                                        | 11    | 20  | 55    | μs   |
| t <sub>DISABLE</sub>      | Duration of ENx pin in Low Level State for transition to Sleep Mode                                  |                                                                                                                                                                                        | 11    | 20  | 55    | μs   |
| t <sub>TO_STB</sub>       | Delay from LIN Bus Dominant to Recessive Edge to Entering of Standby<br>Mode after Valid LIN Wake-up | Sleep Mode                                                                                                                                                                             | 5.0   | 10  | 40    | μs   |

### **MEASUREMENT SETUPS AND DEFINITIONS**



Figure 5. LIN Transmitter Duty Cycle



Figure 6. LIN Receiver Timing



Figure 7. LIN Transmitter Timing

#### **ORDERING INFORMATION**

| Device        | Description           | Temperature Range | Package            | Shipping <sup>†</sup> |
|---------------|-----------------------|-------------------|--------------------|-----------------------|
| NCV7422MW0R2G | LIN Transceiver, Dual | –40°C to 150°C    | DFN14<br>(Pb-Free) | 5000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



#### DFNW14 4.5x3, 0.65P CASE 507AC **ISSUE D**

**DATE 03 JUL 2018** 











#### RECOMMENDED **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

- NOTES: 1. DIMENSIONS AND TOLERANCING PER ASME Y14.5M, 1994.

- ASME Y14.5M, 1994.
  CONTROLLING DIMENSION: MILLIMETERS.
  DIMESNION b APPLIES TO PLATED
  TERMINAL AND IS MEASURED BETWEEN
  0.15 AND 0.30 MM FROM TERMINAL.
  COPLANARITY APPLIES TO THE EXPOSED
  PAD AS WELL AS THE TERMINALS.
  THIS DEVICE CONTAINS WETTABLE FLANK
  DESIGN FEATURES TO AID IN FILLET FORMATION ON THE LEADS DURING MOUNTING.

|     | MILLIMETERS |          |      |  |  |
|-----|-------------|----------|------|--|--|
| DIM | MIN         | NOM      | MAX  |  |  |
| Α   | 0.80        | 0.85     | 0.90 |  |  |
| A1  |             |          | 0.05 |  |  |
| A3  |             | 0.20 REF |      |  |  |
| A4  | 0.10        |          |      |  |  |
| b   | 0.25        | 0.30     | 0.35 |  |  |
| D   | 4.40        | 4.50     | 4.60 |  |  |
| D2  | 4.13        | 4.20     | 4.27 |  |  |
| E   | 2.90        | 3.00     | 3.10 |  |  |
| E2  | 1.53        | 1.60     | 1.67 |  |  |
| е   | (           | 0.65 BSC | ;    |  |  |
| K   | 0.30 REF    |          |      |  |  |
| Ĺ   | 0.35        | 0.40     | 0.45 |  |  |
| L3  | 0.00        | 0.05     | 0.10 |  |  |

#### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code Α = Assembly Location

= Year WW = Work Week = Pb-Free Package

(\*Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON14979G         | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | DFNW14 4.5x3, 0.65P |                                                                                                                                                                                     | PAGE 1 OF 1 |  |

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales