

**[TPS62366A,](http://www.ti.com/product/tps62366a?qgpn=tps62366a) [TPS62366B](http://www.ti.com/product/tps62366b?qgpn=tps62366b)**

**[www.ti.com](http://www.ti.com)** SLUSAX3 –JULY 2012

# **4A Processor Supply with I2C Compatible Interface and Remote Sense**

**Check for Samples: [TPS62366A](http://www.ti.com/product/tps62366a#samples), [TPS62366B](http://www.ti.com/product/tps62366b#samples)**

- 
- -
	-
- 
- **Programmable Output Voltage for Digital**
	-
- - operating points.  **Differential Load Sensing**
	-
	-
- -
	-
	-
	-
- 
- 

- 
- **Dynamic Voltage Scaling, SmartReflex<sup>™</sup> Compliant Processor Supply**
- **Cell Phones, Smart Phones, Feature Phones**
- **Tablets, PDAs, MIDs, Netbooks**



# **<sup>1</sup>FEATURES DESCRIPTION**

**<sup>2</sup>** The TPS62366x is a high-frequency synchronous **• 4A Peak Output Current Highest Efficiency:**<br> **• Low R<sub>DS.on</sub> Switch and Active Rectifier** *•* powered portable applications for a small solution<br>
• **Proverted portable applications for a small solution**<br>
• size. With an input voltage range of 2 size. With an input voltage range of 2.5V to 5.5V, **Power Save Mode for Light Loads** common battery technologies are supported. The device provides up to 4A peak load current, operating **• I<sup>2</sup>C High Speed Compatible Interface** at 2.5MHz typical switching frequency.

The device converts to an output voltage range of **Voltage Scaling** 0.5V to 1.77V, programmable via I<sup>2</sup>C interface in **– 0.5V to 1.77V, 10mV Steps** 10mV steps. Dedicated inputs allow fast voltage **• Excellent DC/AC Output Voltage Regulation** transition to address processor performance

**– Precise DC Output Voltage Accuracy** The TPS62366x supports low-voltage DSPs and processor cores in smart-phones and handheld **– DCS-Control™ Architecture for Fast and Precise Transient Regulation**<br> **Precise Transient Regulation FRULTIPIE RODUST Operation/Protection**<br> **•** Features: transition modes of processors retention modes of processors.

**– Soft Start**<br> **– Programmable Slew Rate at Voltage** The devices focus on a high output voltage accuracy.<br>
The differential sensing and the DCS-Control™ **Programmable Slew Rate at Voltage** The differential sensing and the DCS-Control™<br>Transition architecture achieve precise static and dynamic. architecture achieve precise static and dynamic, transient output voltage regulation. **– Over Temperature Protection**

**– Input Under Voltage Detection / Lock Out** The TPS62366x device offers high efficiency step Available in 16-Bump, 2mm x 2mm NanoFree<sup>TM</sup> and Conversion. The area of highest efficiency is<br>
Package extended towards low output currents to increase the<br>
Low External Device Count: < 25mm<sup>2</sup> Solution<br>
Low External Dev **• Low External Device Count: < 25mm<sup>2</sup> Solution** mode, as well as towards highest output currents increasing the battery on-time.

**APPLICATIONS**<br>allow perfect system integration.

**• Application Processors and DSPs Power**<br> **The 2mm x 2mm package and the low number of** *required external components lead to a tiny solution* size of less than 25mm<sup>2</sup>.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Æ Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. <sup>2</sup>DCS-Control, NanoFree, SmartReflex are trademarks of Texas Instruments.

# **[TPS62366A](http://www.ti.com/product/tps62366a?qgpn=tps62366a), [TPS62366B](http://www.ti.com/product/tps62366b?qgpn=tps62366b)**



SLUSAX3 –JULY 2012 **[www.ti.com](http://www.ti.com)**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **ORDERING INFORMATION**



(1) Contact the factory to check availability of other output voltage or feature versions.

(2) The YZH package is available in tape and reel. Add R suffix (TPS62366AYZHR) to order quantities of 3000 parts per reel, T suffix for 250 parts per reel (TPS62366AYZHT). For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the device product folder on ti.com.

(3) The YZH package is available in tape and reel. Add R suffix (TPS62366BYZHR) to order quantities of 3000 parts per reel, T suffix for 250 parts per reel (TPS62366BYZHT). For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the device product folder on ti.com.

# **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>



(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute–maximum–rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

(3) In order to be consistent with the TI reliability requirement for the silicon chips (100K Power-On-Hours at 105°C junction temperature), the current should not continuously exceed 2550mA in the VIN pins and 2550mA in the SW pins so as to prevent electromigration failure in the solder. See [THERMAL AND DEVICE LIFETIME INFORMATION.](#page-34-0)

(4) The human body model is a 100-pF capacitor discharged through a 1.5-kΩ resistor into each pin. The machine model is a 200-pF capacitor discharged directly into each pin.



# **THERMAL INFORMATION**



(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, [SPRA953](http://www.ti.com/lit/pdf/spra953).

(2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(5) The junction-to-top characterization parameter,  $\psi_{\text{JT}}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

# **RECOMMENDED OPERATING CONDITIONS(1)**



(1) Refer to the [APPLICATION INFORMATION](#page-34-0) section for further information.

(2) In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature  $[T_{A(max)}]$  is dependent on the maximum operating junction temperature  $[T_{J(max)}]$ , the maximum power dissipation of the device in the application  $[P_{D(max)}]$ , and the junction-to-ambient thermal resistance of the part/package in the application  $(\theta_{JA})$ , as given by the following equation:  $T_{A(max)} = T_{J(max)} - (\theta_{JA} \times P_{D(max)})$ 

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise noted, the specification applies for VIN = 3.6V over an operating ambient temp. –40°C ≤ T<sub>A</sub> ≤ 85°C; Circuit of Parameter Measurement Information section (unless otherwise noted). Typical values are for T<sub>A</sub> = 25°C.





# **ELECTRICAL CHARACTERISTICS (continued)**

Unless otherwise noted, the specification applies for VIN = 3.6V over an operating ambient temp. –40°C ≤ T<sub>A</sub> ≤ 85°C; Circuit of Parameter Measurement Information section (unless otherwise noted). Typical values are for T<sub>A</sub> = 25°C.



# **I <sup>2</sup>C INTERFACE TIMING REQUIREMENTS(1)**

Texas<br>Instruments



**EXAS STRUMENTS** 

**[www.ti.com](http://www.ti.com)** SLUSAX3 –JULY 2012

# **I <sup>2</sup>C INTERFACE TIMING REQUIREMENTS[\(1\)](#page-6-0) (continued)**



# <span id="page-6-0"></span>**I <sup>2</sup>C TIMING DIAGRAMS**



## **Figure 1. Serial Interface Timing for F/S Mode**



Note A: First rising edge of the SCLH signal after Sr and after each acknowledge bit.

**Figure 2. Serial Interface Timing for H/S Mode**

# **DEVICE INFORMATION**

# **PIN ASSIGNMENTS**



# **PIN FUNCTIONS**





# **FUNCTIONAL BLOCK DIAGRAM**



# **TYPICAL CHARACTERISTICS**

## **Table 1. Table of Graphs**

<span id="page-9-0"></span>



<span id="page-10-1"></span><span id="page-10-0"></span>

<span id="page-11-1"></span><span id="page-11-0"></span>



<span id="page-12-0"></span>

<span id="page-12-1"></span>

<span id="page-13-1"></span><span id="page-13-0"></span>

# Texas **INSTRUMENTS**

<span id="page-14-1"></span><span id="page-14-0"></span>



<span id="page-15-1"></span><span id="page-15-0"></span>

# **[TPS62366A,](http://www.ti.com/product/tps62366a?qgpn=tps62366a) [TPS62366B](http://www.ti.com/product/tps62366b?qgpn=tps62366b)**

<span id="page-16-0"></span>

<span id="page-16-1"></span>**Figure 29. Figure 30.**

**EXAS** 

**ISTRUMENTS** 



Time Base - 100µs/Div

**Figure 31. Figure 32.**



<span id="page-17-0"></span>

<span id="page-17-1"></span>



Time Base - 100us/Div



**Figure 33. Figure 34.**

G043

G041

G042

G025

# **[TPS62366A,](http://www.ti.com/product/tps62366a?qgpn=tps62366a) [TPS62366B](http://www.ti.com/product/tps62366b?qgpn=tps62366b)**

**[www.ti.com](http://www.ti.com)** SLUSAX3 –JULY 2012



<span id="page-18-0"></span>

**TYPICAL CHARACTERISTICS (continued)**

G029

G027

G028

<span id="page-18-1"></span>**Figure 37. Figure 38.**







## **PARAMETER MEASUREMENT INFORMATION**



### **Table 2. List of Components**





## **DETAILED DESCRIPTION**

The TPS62366x are a family of high-frequency synchronous step down dc-dc converter optimized for batterypowered portable applications. With an input voltage range of 2.5V to 5.5V, common battery technologies are supported.

The device provides up to 4A peak load current, operating at 2.5MHz typical switching frequency.

The devices convert to an output voltage range of 0.5V to 1.77V, programmable via I<sup>2</sup>C interface in 10mV steps.

The TPS62366x supports low-voltage DSPs and processor cores in smart-phones and handheld computers, including latest submicron processes and their retention modes and addresses digital voltage scaling technologies such as SmartReflex™.

Output Voltages and Modes can be fully programmed via I<sup>2</sup>C. To address different performance operating points and/or startup conditions, the device offers two output voltage / mode presets which can be chosen via a dedicated VSEL pin allowing simple and zero latency output voltage transition.

The devices focus on a high output voltage accuracy. The fully differential sensing and the DCS-Control™ architecture achieve precise static and dynamic, transient output voltage regulation. This accounts for stable processor operation. Output voltage security margins can be kept small, resulting in an increased overall system efficiency.

The TPS62366x devices offer high efficiency step down conversion. The area of highest efficiency is extended towards low output currents to increase the efficiency while the processor is operating in retention mode, as well as towards highest output currents reducing the power loss. This addresses the power profile of processors. High efficiency conversion is required for low output currents to support the retention modes of processors, resulting in an increased battery on-time. To address the processor maximum performance operating points with highest output currents, high efficiency conversion is enabled as well to save the battery on-time and reduce input power.

The robust architecture and multiple safety features allow perfect system integration.

The 2mm x 2mm package and the low number of required external components lead to a tiny solution size of approximately less than  $25$  mm<sup>2</sup>.

## **OPERATION**

The TPS62366x synchronous switched mode power converters are based on DCS-Control™, an advanced regulation topology, that combines the advantages of hysteretic, voltage mode and current mode control architectures.

While a comparator stage provides excellent load transient response, an additional voltage loop ensures high DC accuracy as well. The TPS62366x compensates ground shifts at the load by the differentially sensing the output voltage at the point of load.

The internal ramp generator adds information about the load current and fast output voltage changes. The internally compensated regulation network achieves fast and stable operation with low ESR capacitors.

The DCS-Control™ topology supports PWM (Pulse Width Modulation) mode for medium and heavy load conditions and a Power Save Mode at light loads. During PWM mode it operates at its nominal switching frequency in continuous conduction mode. This frequency is typically about 2.5MHz with a controlled frequency variation depending on the input voltage. As the load current decreases, the converter enters Power Save Mode to sustain high efficiency down to light loads. The transition from PWM to Power Save Mode is seamless and avoids output voltage transients.

The TPS62366x family offers both excellent DC voltage and superior load transient regulation, combined with very low output voltage ripple, minimizing interference with RF circuits.

# <span id="page-21-0"></span>**ENABLING AND DISABLING THE DEVICE**

The device is enabled by setting the EN input to a logic high. Accordingly, a logic low disables the device. If the device is enabled, the internal power stage starts switching and regulates the output voltage to the programmed threshold. The EN input must be terminated, unless the internal pull down resistor is activated.

The I<sup>2</sup>C interface is operable when VDD and AVIN are present, regardless of the state of the EN pin.



If the device is disabled by pulling the EN to a logic low, the output capacitor can actively be discharged. Per default, this feature is disabled. Programming the EN\_DISC bit to a logic high discharges the output capacitor via a typ. 300Ω path on the SENSE+ pin.

### **SOFT START**

The device incorporates an internal soft start circuitry that controls the ramp up of the output voltage after enabling the device. This circuitry eliminates inrush current to avoid excessive voltage drops of primary cells and rechargeable batteries with high internal impedance.

During soft start, the output voltage is monotonically ramped up to the minimum programmable output voltage. After reaching this threshold, the output voltage is further increased following the slope as programmed in the ramp rate settings (see [RAMP RATE CONTROLLING](#page-24-0)) until reaching the programmed output voltage. Once the nominal voltage is reached, regular operation continues.

The device is able to start into a pre biased output capacitor as well.

#### **PROGRAMMING THE OUTPUT**

The TPS62366x devices offer two similar registers to program the output. A dedicated hardware input pin (VSEL) is implemented for choosing the active register. The logic state of the VSEL pin selects the register whose settings are present at the output. The VSEL pin must be terminated, unless the internal pull-down resistor is activated.

The registers have a certain initial default value (see [Table 3\)](#page-22-0) and can be readjusted via  $I^2C$  during operation.

This allows a simple transition between two output options by triggering the dedicated input pin. At the same time since the presets can be readjusted during operation, this offers highest flexibility.

<span id="page-22-0"></span>

| <b>VSEL PIN</b> | <b>PRESET</b>    | <b>I'C REGISTER</b>                 | <b>DEFAULT OPERATION MODE</b> | DEFAULT OUTPUT VOLTAGE [V] |                  |
|-----------------|------------------|-------------------------------------|-------------------------------|----------------------------|------------------|
|                 |                  |                                     |                               | <b>TPS62366A</b>           | <b>TPS62366B</b> |
|                 | SET <sub>0</sub> | $0x00h$ – see Table 11 and Table 12 | Power Save Mode               | 1.20                       | 0.96             |
|                 | SET <sub>1</sub> | $0x01h$ – see Table 13 and Table 14 | Power Save Mode               | 1.16                       | 1.40             |

**Table 3. Output Presets**

Via the I<sup>2</sup>C interface and/or the two preset options, the following output parameters can be changed:

- Output voltage from 0.5V to 1.77V with 10 mV granularity
- Mode of operation: Power Save Mode or forced PWM mode

The slope for transition between different output voltages (Ramp Rate) can be changed via I<sup>2</sup>C as well. The slope applies for all presets globally. See [RAMP RATE CONTROLLING](#page-24-0) for further details.

Since the output parameters can be changed by a dedicated pin for selecting presets and by  $I^2C$ , the following use scenarios are feasible:

- Control the device via VSEL pin only, after programming the presets, to choose and change within the programmed settings.
- Program via I<sup>2</sup>C only. The dedicated VSEL pin has a fixed connection. Changes are conducted by changing the preset values of the active register.
- Dedicated VSEL pin and I<sup>2</sup>C mixed operation. The non active preset might be changed. The VSEL pin is used for the transition to the new output condition. Changes within an active preset via  ${}^{12}$ C are feasible as well.



# **DYNAMIC VOLTAGE SCALING**

The output voltage can be adjusted dynamically. Each of the two output registers can be programmed individually by setting OV[6:0] in the SET0 and SET1 registers.

**Table 4. TPS62366x Output Voltage Settings for**



# If the output voltage is changed at the active register (selected by the VSEL status), these changes apply after the  $I^2C$  command is sent.

# **POWER SAVE MODE AND FORCED PWM MODE**

The TPS62366x devices feature a Power Save Mode to gain efficiency at light output current conditions. The device automatically transitions in both directions between pulse width modulation (PWM) operation at high load and pulse frequency modulation (PFM) operation at light load current. This maintains high efficiency at both light and heavy load currents. In PFM Mode, the device generates single switching pulses when required to maintain the programmed output voltage.

The transition into and out of Power Save Mode happens within the entire regulation scheme and is seamless in both directions.

<span id="page-23-1"></span>The output current, at which the device transitions from PWM to PFM operation can be estimated as follows:

$$
I_{\text{OUT,TRANS}} = \frac{V_{\text{IN}} - V_{\text{OUT}}}{2} \times \frac{V_{\text{OUT}}}{V_{\text{IN}}} \times \frac{1}{(f \times L)}
$$
(1)

With:

 $V_{IN}$  = Input voltage  $V_{\text{OUT}}$  = Output Voltage  $f =$  Switching frequency, typ. 2.5 MHz  $L =$  Inductance (0.47uH - 1uH nominal)

The TPS62366x is optimized for low output voltage ripple. Therefore, the peak inductor current in PFM mode is kept small and can be calculated as follows:

$$
I_{L,PFM,peak} = \frac{I_{ON}}{L} \times (V_{IN} - V_{OUT})
$$
 (2)

<span id="page-23-0"></span>And:

$$
t_{ON} = \frac{V_{OUT}}{V_{IN}} \times 350ns + 20ns
$$

t

With:

 $V_{IN}$  = Input Voltage  $V<sub>OUT</sub> = Output Voltage$  $t_{ON}$  = On-time of the High Side FET, from [Equation 3](#page-23-0)  $L = Inductance$ 

(3)



The TPS62366x offers a forced PWM mode as well. In this mode, the converter is forced in PWM mode even at light load currents. This comes with the benefit that the converter is operating with lower output voltage ripple. Compared to the PFM mode, the efficiency is lower during light load currents.

According to the output voltage, the Power Save Mode / forced PWM Mode can be programmed individually for each preset via I<sup>2</sup>C by setting the MODE0 and MODE1 bit D7. [Table 3](#page-22-0) shows the factory presets after enabling the  $I^2C$ . For additional flexibility, the Power Save Mode can be changed at a preset that is currently active.

### <span id="page-24-0"></span>**RAMP RATE CONTROLLING**

If the output voltage is changed, the TPS62366x actively controls the voltage ramp rate during the transition. An internal oscillator is embedded for high timing precision.

[Figure 41](#page-24-1) shows the operation principle. If the output voltage changes, the device changes the output voltage by adjusting through discrete steps with a programmable ramp rate resulting in a corresponding transition time. The connected output capacitor flattens the steps.



**Figure 41. Ramp Up and Down**

<span id="page-24-2"></span><span id="page-24-1"></span>The ramp up/down slope can be programmed via  $1^2C$  interface (see [Table 5\)](#page-24-2).



#### **Table 5. Ramp Rates**

For a transition of the output voltage from  $V_{\text{OUTA}}$  to  $V_{\text{OUTB}}$  and vice versa, the resulting ramp up/down slope can be calculated as

$$
\frac{\Delta V_{\text{OUT}}}{\Delta t} = 32 \frac{\text{mV}}{\mu\text{s}} \frac{1}{2^{\text{(RMP[2-0])}_2}}
$$

(4)

If the device is operating in forced PWM Mode, the device actively controls both the ramp up and down slope.

If Power Save Mode is activated, the ramp up phase follows the programmed slope.

To force the output voltage to follow the ramp down slope in Power Save Mode, the RAMP\_PFM bit needs to be set. This forces the converter to follow the ramp down slope during PFM operation as well.

If the RAMP\_PFM bit is not set in Power Save Mode, the slope can be less at low output currents since the device does not actively source energy back from the output capacitor to the input or it might be sharper at high output currents since the output capacitor is discharged quickly.



The TPS62366x ramps taking 20mV steps with a final 10mV step, if required, for reaching the target output voltage.

While the output voltage setpoint is changed in a digital stair step fashion, the output voltage change is linear due to the output capacitor whose voltage cannot change instantaneously.

## **SAFE OPERATION AND PROTECTION FEATURES**

#### **Inductor Current Limit**

The inductor current limiting prevents the device from drawing high inductor current and excessive current from the battery. Excessive current might occur with a shorted/saturated inductor or a heavy load/shorted output circuit condition.

The incorporated inductor peak current limit measures the current while the high side power MOSFET is turned on. Once the current limit is tripped, the high side MOSFET is turned off and the low side MOSFET is turned on to ramp down the inductor current. This prevents high currents to be drawn from the battery.

Once the low side MOSFET is on, the low side forward current limit keeps the low side MOSFET on until the current through it decreases below the low side forward current limit threshold.

The negative current limit acts if current is flowing back to the battery from the output. It works differently in PWM and PFM operation. In PWM operation, the negative current limit prevents excessive current from flowing back through the inductor to the battery, preventing abnormal voltage conditions at the switching node. In PFM operation, a zero current limits any power flow back to the battery by preventing negative inductor current.

#### **Die Temperature Monitoring and Over Temperature Protection**

The TPS62366x offers two stages of die temperature monitoring and protection.

The Early Warning Monitoring Feature monitors the device temperature and provides the host an indication that the die temperature is in the higher range. If the device's junction temperature, T<sub>J</sub>, exceeds 120°C typical, the TJEW bit is set high. To avoid the thermal shutdown being triggered, the current drawn from the TPS62366x should be reduced at this early stage.

The Over Temperature Protection feature disables the device if the temperature increases due to heavy load and/or high ambient temperature. It monitors the device die temperature and, if required, triggers the device into shutdown until the die temperature falls sufficiently.

If the junction temperature, T<sub>J</sub>, exceeds 150°C typical, the device goes into thermal shutdown. In this mode, the power stage is turned off. During thermal shutdown, the I<sup>2</sup>C interface remains operable. All register values are kept.

For the thermal shutdown, a hysteresis of 20°C typical is implemented allowing the device to cool after the shutdown is triggered. Once the junction temperature  $T<sub>1</sub>$  cools down to 130°C typical, the device resumes operation.

If a thermal shutdown has occurred, the TJTS bit is latched and remains a logic high as long as VDD and AVIN are present and until the bit is reset by the host.

#### <span id="page-25-0"></span>**Input Under Voltage Protection**

The input under voltage protection is implemented in order to prevent operation of the device for low input voltage conditions. If the device is enabled, it prevents the device from switching if AVIN falls below the under voltage lock out threshold. If the AVIN under voltage protection threshold is tripped, the device goes into under voltage shutdown instantaneously, turning the power stage off and resetting all internal registers. The input under voltage protection is also implemented on the VDD input. If the VDD under voltage protection threshold is tripped, the device resets all internal registers.

A under voltage lock out hysteresis of  $V_{UVLO,HYST(AV|N)}$  at AVIN and  $V_{UVLO,HYST(VDD)}$  at VDD is implemented.

The I<sup>2</sup>C compatible interface remains fully functional if AVIN and VDD are present. If the under voltage lock out of AVIN or VDD is triggered during operation, all internal registers are reset to their default values. [Figure 42](#page-26-0) shows the UVLO block diagram.





**Figure 42. UVLO State Chart**

<span id="page-26-0"></span>By connecting VIN and AVIN to the same potential, VIN is included in the under voltage monitoring. If a low pass input filter is applied at AVIN (not mandatory for the TPS62366x), the delay and shift in the voltage level can be calculated by taking the typical quiescent current  $I_Q$  at AVIN. As an example, for  $I_Q$  and 10 $\Omega$  series resistance, this results in a minimal static shift of approx.  $560\mu\overline{V}$ .

VIN and AVIN must be connected to the same source for proper device operation.



# **APPLICATION INFORMATION**

# **I <sup>2</sup>C INTERFACE**

#### **Serial Interface Description**

<sup>12</sup>C is a 2-wire serial interface developed by Philips Semiconductor (see I<sup>2</sup>C-Bus Specification, Version 2.1, January 2000). The bus consists of a data line (SDA) and a clock line (SCL) with pull-up structures. When the bus is *idle*, both SDA and SCL lines are pulled high. All the <sup>2</sup>C compatible devices connect to the <sup>2</sup>C bus through open drain I/O pins, SDA and SCL. A master device, usually a micro controller or a digital signal processor, controls the bus. The master is responsible for generating the SCL signal and device addresses. The master also generates specific conditions that indicate the START and STOP of data transfer. A slave device receives and/or transmits data on the bus under control of the master device.

The TPS62366x device works as a *slave* and supports the following data transfer *modes*, as defined in the  ${}^{12}C$ -Bus Specification:

- Standard mode (100 kbps)
- Fast mode (400 kbps)
- Fast mode plus (1Mbps)
- High-speed mode (3.4 Mbps)

The interface adds flexibility to the power supply solution, enabling most functions to be programmed to new values depending on the instantaneous application requirements. Register contents remain intact as long as VDD and AVIN are present in the specified range. Tripping the under voltage lock out of AVIN or VDD deletes the registers and establishes the default values once the supply is present again.

The data transfer protocol for standard and fast modes is exactly the same; therefore, they are referred to as F/S-mode in this document. The protocol for high-speed mode is different from F/S-mode, and it is referred to as HS-mode. The TPS62366x device supports 7-bit addressing. 10-bit addressing and general call addressing are not supported.

<span id="page-27-0"></span>[Table 6](#page-27-0) shows the TPS62366x devices and their assigned I<sup>2</sup>C addresses.



#### **Table 6. I<sup>2</sup>C Address**

#### **F/S-Mode Protocol**

<span id="page-27-1"></span>The master initiates data transfer by generating a start condition. The start condition is when a high-to-low transition occurs on the SDA line while SCL is high, as shown in [Figure 43.](#page-27-1) All I<sup>2</sup>C-compatible devices should recognize a start condition.



**Figure 43. START and STOP Conditions**



# **[TPS62366A,](http://www.ti.com/product/tps62366a?qgpn=tps62366a) [TPS62366B](http://www.ti.com/product/tps62366b?qgpn=tps62366b)**

**[www.ti.com](http://www.ti.com)** SLUSAX3 –JULY 2012

The master then generates the SCL pulses, and transmits the 7-bit address and the read/write direction bit R/W on the SDA line. During all transmissions, the master ensures that data is valid. A valid data condition requires the SDA line to be stable during the entire high period of the clock pulse (see [Figure 44\)](#page-28-0). All devices recognize the address sent by the master and compare it to their internal fixed addresses. Only the slave device with a matching address generates an acknowledge (see [Figure 45](#page-28-1)) by pulling the SDA line low during the entire high period of the ninth SCL cycle. Upon detecting this acknowledge, the master knows that communication link with a slave has been established.



**Figure 44. Bit Transfer on the Serial Interface**

<span id="page-28-0"></span>The master generates further SCL cycles to either transmit data to the slave (R/W bit 1) or receive data from the slave (R/W bit 0). In either case, the receiver needs to acknowledge the data sent by the transmitter. So an acknowledge signal can either be generated by the master or by the slave, depending on which one is the receiver. 9-bit valid data sequences consisting of 8-bit data and 1-bit acknowledge can continue as long as necessary.

To signal the end of the data transfer, the master generates a stop condition by pulling the SDA line from low to high while the SCL line is high (see [Figure 43](#page-27-1)). This releases the bus and stops the communication link with the addressed slave. All I<sup>2</sup>C compatible devices must recognize the stop condition. Upon the receipt of a stop condition, all devices know that the bus is released, and they wait for a start condition followed by a matching address.

Attempting to read data from register addresses not listed in this section results in 00h being read out.

<span id="page-28-1"></span>

**Figure 45. Acknowledge on the I<sup>2</sup>C Bus**

Texas Instruments

SLUSAX3 –JULY 2012 **[www.ti.com](http://www.ti.com)**



**Figure 46. Bus Protocol**

#### **HS-Mode Protocol**

When the bus is idle, both SDA and SCL lines are pulled high by the pull-up devices.

The master generates a start condition followed by a valid serial byte containing HS master code 00001XXX. This transmission is made in F/S-mode at no more than 400 Kbps. No device is allowed to acknowledge the HS master code, but all devices must recognize it and switch their internal setting to support 3.4 Mbps operation.

The master then generates a repeated start condition (a repeated start condition has the same timing as the start condition). After this repeated start condition, the protocol is the same as F/S-mode, except that transmission speeds up to 3.4 Mbps are allowed. A stop condition ends the HS-mode and switches all the internal settings of the slave devices to support the F/S-mode. Instead of using a stop condition, repeated start conditions should be used to secure the bus in HS-mode.

Attempting to read data from register addresses not listed in this section results in 00h being read out.

# **I <sup>2</sup>C UPDATE SEQUENCE**

The TPS62366x requires a start condition, a valid  $I<sup>2</sup>C$  address, a register address byte, and a data byte for a single update. After the receipt of each byte, the TPS62366x device acknowledges by pulling the SDA line low during the high period of a single clock pulse. A valid  $I<sup>2</sup>C$  address selects the TPS62366x. The TPS62366x performs an update on the falling edge of the acknowledge signal that follows the LSB byte.



# **[TPS62366A,](http://www.ti.com/product/tps62366a?qgpn=tps62366a) [TPS62366B](http://www.ti.com/product/tps62366b?qgpn=tps62366b)**





**Figure 49. Data Transfer Format in H/S-Mode**

### **Slave Address Byte**

**STRUMENTS** 



The slave address byte is the first byte received following the START condition from the master device.

## **Register Address Byte**



Following the successful acknowledgment of the slave address, the bus master sends a byte to the TPS62366x, which contains the address of the register to be accessed.

# **I <sup>2</sup>C REGISTER RESET**

The I<sup>2</sup>C registers can be reset by pulling VDD below the VDD Under Voltage Level, V<sub>DD,UVLO</sub>. VDD can be used as a hardware reset function to reset the registers to defaults, if VDD is supplied by a GPIO of the host. The host's GPIO must be capable of driving  $I_{VDD,max}$ .

Refer to the [Input Under Voltage Protection](#page-25-0) section for details.

# **PULL DOWN RESISTORS**

<span id="page-30-0"></span>The EN and VSEL inputs feature internal pull down resistors to discharge the potential if one of the pins is not connected or is triggered by a high impedance source. See [Figure 50.](#page-30-0) By default, the pull down resistors are enabled.



**Figure 50. Pull Down Resistors at EN and VSEL pins**

**STRUMENTS** 

**EXAS** 

If a pin is read as a logic HIGH, its pull down resistor is disconnected dynamically to reduce power consumption.

To achieve lowest possible quiescent current or if external pull up/down resistors are employed, the internal pull down resistors can be disabled individually at EN and VSEL by  $I^2C$  programming the registers PD EN and PD\_VSEL.

## **INPUT CAPACITOR SELECTION**

The input capacitor is required to buffer the pulsing current drawn by the device at VIN and reducing the input voltage ripple. The pulsing current is originated by the operation principles of a step down converter.

Low ESR input capacitors are required for best input voltage filtering and minimal interference with other system components. For best performance, ceramic capacitors with a low ESR at the switching frequency are recommended. X7R or X5R type capacitors should be used.

A ceramic input capacitor in the nominal range of  $C_{IN} = 4.7\mu F$  to 22 $\mu F$  should be a good choice for most application scenarios. In general, there is no upper limit for increasing the input capacitor.

For typical operation, a 10µF X5R type capacitor is recommended. [Table 7](#page-31-0) shows a list of recommended capacitors.

<span id="page-31-0"></span>

#### **Table 7. List of Recommended Capacitors**

### **DECOUPLING CAPACITORS AT AVIN, VDD**

Noise impacts can be reduced by buffering AVIN and VDD with a decoupling capacitor. It is recommended to buffer AVIN and VDD with a X5R or X7R ceramic capacitor of at least 0.1µF connected between AVIN, AGND and VDD, AGND respectively. The capacitor closest to the pin should be kept small (< 0.22µF) in order to keep a low impedance at high frequencies. In general, there is no upper limit for the total capacitance.

## **INDUCTOR SELECTION**

The choice of the inductor type and value has an impact on the inductor ripple current, the transition point of PFM to PWM operation, the output voltage ripple and accuracy. The subsections below support for choosing the proper inductor.

#### **Inductance Value**

The TPS62366x is designed for best operation with a nominal inductance value of  $1\mu$ H.

Inductances down to 0.47µH nominal may be used to improve the load transient behavior or to decrease the total solution size. See [OUTPUT FILTER DESIGN](#page-33-0) for details.

<span id="page-31-1"></span>Depending on the inductance, using inductances lower than 1µH results in a higher inductor current ripple. It can be calculated as:

$$
\Delta I_{L} = V_{OUT} \times \frac{1 - \frac{V_{OUT}}{V_{IN}}}{L \times f}
$$

With:

 $V_{IN}$  = Input Voltage  $V_{\text{OUT}} =$  Output Voltage  $f =$  Switching frequency, typ. 2.5MHz  $L = Inductance$ 

(5)



(6)

#### **Inductor Saturation Current**

<span id="page-32-1"></span>The inductor needs to be selected for its current rating. To pick the proper saturation current rating, the maximum inductor current can be calculated as:

$$
I_{L,MAX} = I_{OUT,MAX} + \frac{\Delta I_L}{2}
$$

With:

 $\Delta I_L$  = Inductor ripple current (see [Equation 5](#page-31-1))

 $I_{\text{OUT MAX}} =$  Maximum output current

Since the inductance can be decreased by saturation effects and temperature impact, the inductor needs to be chosen to have an effective inductance of at least 0.3µH under temperature and saturation effects.

[Table 8](#page-32-0) shows a list of inductors that have been used with the TPS62366x. Special care needs to be taken for choosing the proper inductor, taking e.g. the load profile into account.

<span id="page-32-0"></span>

#### **Table 8. List of Recommended Inductors**

(1) Excessive inductor temperature might result in a further effective inductance drop which might be below or close to the max. current limit threshold, I<sub>LIM,max</sub>, depending on the inductor, use case and thermal board design. Proper saturation current rating must be verified, taking into account the use scenario and thermal board layout.

Product preview, release planned for Q3/4 2012. Contact manufacturer for details.

(3) Under development, typ. data might change. Contact manufacturer for schedule and details.

# **OUTPUT CAPACITOR SELECTION**

The unique hysteretic control scheme allows the use of tiny ceramic capacitors. For best performance, ceramic capacitors with low ESR values are recommended to achieve high conversion efficiency and low output voltage ripple. For stable operation, X7R or X5R type capacitors are recommended.

The TPS62366x is designed to operate with a minimum output capacitor of 10µF for a 1µH inductor and 2x10µF for a 0.47µH inductor, placed at the device's output. In addition, a 0.1µF capacitor can be added to the output to reduce the high frequency content created by a very sudden load change. For stability, an overall maximum output capacitance must not be exceeded. See [OUTPUT FILTER DESIGN.](#page-33-0)

[Table 7](#page-31-0) shows a list of tested capacitors. The TPS62366x is not designed for use with polymer, tantalum, or electrolytic output capacitors.

# <span id="page-33-0"></span>**OUTPUT FILTER DESIGN**

The inductor and the output capacitors create the output filter. The output capacitors consist of  $C_{OUT}$  and buffer capacitors at the load, C<sub>LOAD</sub>. See [Figure 51.](#page-33-1) Buffering the load by ceramic capacitors, C<sub>LOAD</sub>, improves the voltage quality at the load input and the dynamic load step behavior. This is especially true if the trace between the TPS62366x and the load is longer than the smallest possible.



**Figure 51. L, COUT and CLOAD Forming the Output Filter**

<span id="page-33-1"></span>Depending on the chosen inductor value, a certain minimum output capacitor  $C_{\text{OUT}}$  must be present. Also depending on the chosen inductor value, a maximum output and buffer capacitor configuration ( $\dot{C}_{OUT}$  +  $\dot{C}_{LOAD}$ ) must not be exceeded. [Figure 52](#page-33-2) shows the range of L,  $C_{OUT}$  and  $C_{LOAD}$  that create a stable output filter.



Figure 52. Recommended L, C<sub>OUT</sub> and C<sub>LOAD</sub> Combinations

<span id="page-33-2"></span>Within the allowed output filter range, a certain filter can be chosen to improve further on application specific key parameters.

The choice of the inductance, L, affects the inductor current ripple, output voltage ripple, the PFM to PWM transition point and the PFM operation switching frequency.

The TPS62366x is designed for operation with a nominal inductance value of 1µH. Inductances down to 0.47µH nominal may be used to improve the load transient behavior (see [Figure 31](#page-16-1) and [Figure 34](#page-17-0)) or to decrease the total solution size. This increases the inductor current ripple (see [Equation 5\)](#page-31-1). As a consequence, the output voltage ripple is increased if the output capacitance is kept constant. The increased inductor ripple current also causes higher peak inductor currents (see [Equation 6](#page-32-1)), requiring a higher saturation current rating. Furthermore, the PFM switching frequency is decreased (see [Figure 38\)](#page-18-0) and the automatic PFM to PWM transition occurs at a higher output current (see [Equation 1](#page-23-1)).

The choice of the output and buffer capacitance ( $C_{\text{OUT}}$  and  $C_{\text{LOAD}}$ ) affects the load step behavior, output voltage ripple, PFM switching frequency and output voltage transition time.

A higher output capacitance improves the load step behavior and reduces the output voltage ripple as well as decreasing the PFM switching frequency. For very large output filter combinations, the output voltage might be slower than the programmed ramp rate at voltage transitions (see [RAMP RATE CONTROLLING\)](#page-24-0) because of the higher energy stored on the output capacitance. At startup, the time required to charge the output capacitor to 0.5V might be longer. At shutdown, if the output capacitor is discharged by the internal discharge resistor (see [ENABLING AND DISABLING THE DEVICE](#page-21-0)), this requires more time to settle  $V_{\text{OUT}}$  down as a consequence of the increased time constant  $\tau = R_{DISCHARGE} \times (C_{OUT} + C_{LOAD}).$ 



For further performance or specific demands, these values might be tweaked. In any case, the loop stability should be checked since the control loop stability might be affected. At light loads, if the device is operating in PFM Mode, choosing a higher value minimizes the voltage ripple resulting in a better DC output accuracy.

# <span id="page-34-0"></span>**THERMAL AND DEVICE LIFETIME INFORMATION**

Implementation of integrated circuits in low-profile and fine-pitch surface-mount packages typically requires special attention to power dissipation. Many system-dependent issues such as thermal coupling, airflow, added heat sinks and convection surfaces, and the presence of other heat-generating components affect the powerdissipation limits of a given component.

Proper PCB layout, focusing on thermal performance, results in lower die temperatures. Wide power traces come with the ability to sink dissipated heat. This can be improved further on multi-layer PCB designs with vias to different layers. Proper This results in reduced junction-to-ambient ( $\theta_{JA}$ ) and junction-to-board ( $\theta_{JB}$ ) thermal resistances and thereby reduces the device junction temperature,  $T_J$ .

The TI reliability requirement for the silicon chip's life time (100K Power-On-Hours at  $T<sub>J</sub> = 105^{\circ}C$ ) is affected by the junction temperature and the continuously drawn output current. In order to be consistent with the TI reliability requirement for the silicon chips (100000 Power-On-Hours at T<sub>J</sub> = 105°C), the average output current  $I_{\text{OUT,avg}}$ should not continuously exceed 2550mA so as to prevent electromigration failure in the SW pins solder bumps.

Exceeding  $I_{\text{OUT,avg}}$  and/or  $T_{J,\text{max}}$  might affect the device reliability by electromigration. Electromigration is a physical effect of wafer chip scale packages in general, being a first order function of DC current and temperature.

Refer to the application note [TPS62366x Thermal and Device Lifetime Information \(SLVA525\)](http://www.ti.com/litv/pdf/slva525) for detailed information.

For more details on how to use the thermal parameters, see the application notes: [Thermal Characteristics](http://focus.ti.com/lit/an/szza017a/szza017a.pdf) [Application Note \(SZZA017\),](http://focus.ti.com/lit/an/szza017a/szza017a.pdf) and [IC Package Thermal Metrics Application Note \(SPRA953\).](http://focus.ti.com/lit/an/spra953a/spra953a.pdf)

## **PCB LAYOUT**

The PCB layout is an important step to maintain the high performance of the TPS62366x. Both the high current and the fast switching nodes demand full attention to the PCB layout to save the robustness of the TPS62366x through the PCB layout. Improper layout might show the symptoms of poor line or load regulation, ground and output voltage shifts, stability issues, unsatisfying EMI behavior or worsened efficiency.

#### **Signal Routing Strategy**

The TPS62366x is a mixed signal IC. Depending on the function of a pin or trace, different board layout strategies must be addressed to achieve a good design. Due to the nature of a switching converter, some signals are sensitive to influence from other signals (aggressors). The sense lines, SENSE+ and SENSE-, are sensitive to the aggressors, which are high bandwidth I/O pins (SCL and SDA) and the switch node (SW) and their connected traces. Special care must be taken to avoid cross-talk between them.

The following recommendations need to be followed:

- PGND, VIN and SW should be routed on thick layers. They must not surround inner signal layers which are not able to withstand interference from noisy PGND, VIN and SW. They create a flux which is determined by the switching frequency. The flux generated affects neighboring layers due to capacitive coupling across layers.
- AGND, AVIN and VDD must be isolated from noisy signals.
- If crossing layers is required for PGND, VIN and SW, they must be dimensioned to support the high currents to not cause high IR drops. In general, changing the layers frequently must be avoided.
- Signal traces, and especially the sense lines (SENSE+ and SENSE-), must be kept away from noisy traces/ signals. Avoid capacitive coupling with neighboring noisy layers by cutting away the overlapping areas close to signal traces. Special care must be taken for the sense lines to avoid inductive / capacitive cross-talk from aggressors, both from noisy lines as well as the external inductor which generates a magnetic field.
- Care should be taken for a proper thermal layout. Wide traces, connecting with vias through the layers, provides a proper thermal path to sink the heat energy created from the device and inductor.

#### **External Components Placement**

The input capacitor at VIN must be placed closest to the IC for proper operation. The decoupling caps at AVIN and VDD reduce noise impacts and should be placed as close to the IC as possible. The output filter, consisting of  $C<sub>OUT</sub>$  and L, converts the switching signal at SW to the noiseless output voltage. It should be placed as close as possible to the device keeping the switch node small, for best EMI behavior.

### **Trace routing**

Route the VIN trace wide and thick to avoid IR drops. The trace between the input capacitor's higher node and VIN as well as the trace between the input capacitor's lower node and PGND must be kept as short as possible. Parasitic inductance on these traces must be kept as tiny as possible for proper device operation.

AVIN and AGND should be isolated from noisy signals. Route AGND to the star ground point where no IR drop occurs. The input cap at AVIN isolates noise. Proceed with VDD and AGND in a similar manner.

The switch node trace, SW, must connect directly to the inductor followed by the output capacitors,  $C<sub>OUT</sub>$ . The switch node is an aggressor. Keeping this trace short reduces noise being radiated and improves EMI behavior. The lower node of the output capacitor,  $C_{\text{OUT}}$ , needs to connect to the star ground point. The TPS62366x supports the point of load concept (POL). Input caps at the POL do not need to be placed closest to the IC; they should be placed close to the POL. Route the traces between the TPS62366x's output capacitor and the load's input capacitors direct and wide to avoid losses due to the IR drop.

Connect the sense lines to the POL. This puts into practice the remote sensing concept, allowing the device to regulate the voltage at the POL, compensating IR drops. If possible, make a Kelvin connection to the load device. The sense lines are susceptible to noise. They must be kept away from noisy signals such as PGND, VIN, and SW, as well as high bandwidth signals such as the  $I^2C$ . Avoid both capacitive as well as inductive coupling by keeping the sense lines short, direct and close to each other. Run the lines in a quiet layer. Isolate them from noisy signals by a voltage or ground plane if possible. Running the signal as a differential pair is recommended.

The PGND nodes at  $C_{IN}$  and  $C_{OUT}$  can be connected underneath the IC at the PGND pins (star point). Make sure that small signal traces returning to the AGND do not share the high current path at PGND to  $C_{\text{IN}}$  and  $C_{\text{OUT}}$ .

See [Figure 53](#page-35-0) for the recommended layout.



<span id="page-35-0"></span>**Figure 53. Layout Suggestion (top view) with 3225 inductor. Overall Solution Size: 27.5mm<sup>2</sup>**





# **REGISTER SETTINGS**

## **Overview**

## **Table 9. TPS62366A Register Settings Overview**



### **Table 10. TPS62366B Register Settings Overview**



# **Register 0x00h Description: SET0**

The register settings apply by choosing SET0 (VSEL = LOW).

### **Table 11. TPS62366A Register 0x00h Description**

<span id="page-37-0"></span>

### **Table 12. TPS62366B Register 0x00h Description**

<span id="page-37-1"></span>



# **Register 0x01h Description: SET1**

The register settings apply by choosing SET1 (VSEL = HIGH).

## **Table 13. TPS62366A Register 0x01h Description**

<span id="page-38-0"></span>

#### **Table 14. TPS62366B Register 0x01h Description**

<span id="page-38-1"></span>



# **Register 0x04h Description: Ctrl**





# **Register 0x05h Description: Temp**

### **Table 16. TPS62366x Register 0x05h Description**





# **Register 0x06h Description: RmpCtrl**



### **Table 17. TPS62366x Register 0x06h Description**

# **Register 0x07h Description: (Reserved)**





# **Register 0x08h, 0x09h Description Chip\_ID:**





<span id="page-42-0"></span>

### **PACKAGE SUMMARY**



**Figure 54. Package Marking and Dimensions**

# **CHIP SCALE PACKAGE DIMENSIONS**

The TPS62366x device is available in a 16-bump chip scale package (YZH, NanoFree™). The package dimensions are given as:

- $D = 2.076$ mm (+/- 0.03mm)
- $E = 2.076$ mm  $(+/- 0.03$ mm)



# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the  $\leq 1000$ ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# **PACKAGE OPTION ADDENDUM**

www.ti.com 10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

Texas<br>Instruments

# **TAPE AND REEL INFORMATION**





# **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





TEXAS<br>INSTRUMENTS

www.ti.com 20-Jul-2019

# **PACKAGE MATERIALS INFORMATION**



\*All dimensions are nominal





# **PACKAGE OUTLINE**

# **YZH0016 DSBGA - 0.625 mm max height**

DIE SIZE BALL GRID ARRAY



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.



# **EXAMPLE BOARD LAYOUT**

# **YZH0016 DSBGA - 0.625 mm max height**

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. See Texas Instruments Literature No. SNVA009 (www.ti.com/lit/snva009).



# **EXAMPLE STENCIL DESIGN**

# **YZH0016 DSBGA - 0.625 mm max height**

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale [\(https:www.ti.com/legal/termsofsale.html\)](https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated