

SCDS276B-APRIL 2009-REVISED DECEMBER 2009

# QUAD SPDT WIDE BANDWIDTH VIDEO SWITCH WITH LOW ON-STATE RESISTANCE

Check for Samples: TS5V330C

#### FEATURES D, DB, DBQ, OR PW PACKAGE Low Differential Gain and Phase (TOP VIEW) (Typical $D_G = 0.24\%$ , Typical $D_P = 0.039^\circ$ ) $V_{CC}$ Wide Bandwidth (Typical BW > 288 MHz) IN 16 $S_{1A}$ Low Cross-Talk (Typical $X_{TALK} = -87 \text{ dB}$ ) 2 15 FN $S_{2A}$ S<sub>1D</sub> 3 14 Low Power Consumption $\mathsf{D}_\mathsf{A}$ S<sub>2D</sub> 13 4 (Maximum $I_{CC} = 3 \mu A$ ) $S_{1B}$ 5 12 Π DD **Bidirectional Data Flow, With Near-Zero** $S_{2B}$ $S_{1C}$ 6 11 Propagation Delay $\mathsf{D}_\mathsf{B}$ 10 S2<sub>C</sub> Low ON-State Resistance (Typical $r_{ON} = 3 \Omega$ ) $\mathsf{D}_\mathsf{C}$ GND 9 V<sub>CC</sub> Operating Range From 4.5 V to 5.5 V 8 Ioff Supports Partial-Power-Down Mode Operation **RGY PACKAGE** (TOP VIEW) **Data and Control Inputs Provide Undershoot** 200 Clamp Diode Z Control Inputs Can be Driven by TTL or (16) [1] 5-V/3.3-V CMOS Outputs $S_{1A}$ 2 15 EN Latch-Up Performance Exceeds 100 mA Per S<sub>2A</sub> 3 14 $S_{1D}$ JESD 78, Class II $D_A$ 4 $S_{2D}$ (13 ESD Performance Tested Per JESD 22 $S_{1B}$ $\mathsf{D}_\mathsf{D}$ 5 12 2000-V Human-Body Model $S_{1C}$ S<sub>2B</sub> 6 īī (A114-B, Class II) $\mathsf{D}_\mathsf{B}$ 7 S2<sub>C</sub>

- 1000-V Charged-Device Model (C101)
- Suitable for Both RGB and Composite Video Switching

### **DESCRIPTION/ORDERING INFORMATION**

The TS5V330C is a 4-bit 1-of-2 multiplexer/demultiplexer video switch with a single switch-enable (EN) input. The select (IN) input controls the data path of the multiplexer/demultiplexer. When EN is low, the switch is enabled and the D port is connected to the S port. When EN is high, the switch is disabled and a high impedance state exists between the D and S ports.

Low differential gain and phase makes this switch ideal for video applications. The device has a wide bandwidth and low cross talk which makes it suitable for high frequency video applications. The device can be used for RGB and composite video switching applications.

This device is fully specified for partial-power-down applications using Ioff. The Ioff feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off.

To ensure the high-impedance state during power up or power down,  $\overline{EN}$  should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

10

(a

Ъ

(8)

GND

#### SCDS276B-APRIL 2009-REVISED DECEMBER 2009

#### **ORDERING INFORMATION**

| T <sub>A</sub> | PACK              | AGE <sup>(1) (2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |  |
|----------------|-------------------|------------------------|-----------------------|------------------|--|--|
|                | QFN – RGY         | Tape and reel          | TS5V330CRGYR          | TE330C           |  |  |
|                | SOIC - D          | Tube                   | TS5V330CD             | T05\/2200        |  |  |
|                | 50IC - D          | Tape and reel          | TS5V330CDR            | - TS5V330C       |  |  |
| –40°C to 85°C  | SSOP – DB         | Tape and reel          | TS5V330CDBR           | TE330C           |  |  |
|                | SSOP (QSOP) – DBQ | Tape and reel          | TS5V330CDBQR          | TE330C           |  |  |
|                | TSSOP – PW        | Tube                   | TS5V330CPW            | TE2200           |  |  |
|                | 19906 - 500       | Tape and reel          | TS5V330CPWR           | - TE330C         |  |  |

(1) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

(2) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

**Table 1. FUNCTION TABLE** 

| INP   | UTS | INPUT/OUTPUT | FUNCTION         |  |  |  |  |  |
|-------|-----|--------------|------------------|--|--|--|--|--|
| EN IN |     | Α            | FUNCTION         |  |  |  |  |  |
| L     | L   | S1           | D port = S1 port |  |  |  |  |  |
| L     | Н   | S2           | D port = S2 port |  |  |  |  |  |
| н     | Х   | Z            | Disconnect       |  |  |  |  |  |

| Table 2. | PIN DESCRIPTIONS    |
|----------|---------------------|
| PIN NAME | DESCRIPTION         |
| S1, S2   | Analog video I/Os   |
| D        | Analog video I/Os   |
| IN       | Select input        |
| EN       | Switch-enable input |

www.ti.com

TS5V330C

SCDS276B - APRIL 2009 - REVISED DECEMBER 2009

www.ti.com

Texas Instruments

#### PARAMETER DEFINITIONS

| PARAMETER         | DESCRIPTION                                                                                                                                                                                                                                                   |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| r <sub>ON</sub>   | Resistance between the D and S ports with the switch in the ON-state                                                                                                                                                                                          |
| I <sub>OZ</sub>   | Output leakage current measured at the D and S ports with the switch in the OFF-state                                                                                                                                                                         |
| I <sub>OS</sub>   | Short circuit current measured at the I/O pins.                                                                                                                                                                                                               |
| V <sub>IN</sub>   | Voltage at the IN pin                                                                                                                                                                                                                                         |
| V <sub>EN</sub>   | Voltage at the EN pin                                                                                                                                                                                                                                         |
| CIN               | Capacitance at the control inputs (EN, IN)                                                                                                                                                                                                                    |
| C <sub>OFF</sub>  | Capacitance at the analog I/O port when the switch is OFF                                                                                                                                                                                                     |
| C <sub>ON</sub>   | Capacitance at the analog I/O port when the switch is ON                                                                                                                                                                                                      |
| V <sub>IH</sub>   | Minimum input voltage for logic high for the control inputs (EN, IN)                                                                                                                                                                                          |
| V <sub>IL</sub>   | Minimum input voltage for logic low for the control inputs (EN, IN)                                                                                                                                                                                           |
| V <sub>H</sub>    | Hysteresis voltage at the control inputs (EN, IN)                                                                                                                                                                                                             |
| V <sub>IK</sub>   | I/O and control inputs diode clamp voltage (EN, IN)                                                                                                                                                                                                           |
| VI                | Voltage applied to the D or S pins when D or S is the switch input.                                                                                                                                                                                           |
| Vo                | Voltage applied to the D or S pins when D or S is the switch output.                                                                                                                                                                                          |
| IIH               | Input high leakage current of the control inputs (EN, IN)                                                                                                                                                                                                     |
| I <sub>IL</sub>   | Input low leakage current of the control inputs (EN, IN)                                                                                                                                                                                                      |
| I <sub>I</sub>    | Current into the D or S pins when D or S is the switch input.                                                                                                                                                                                                 |
| Ι <sub>Ο</sub>    | Current into the D or S pins when D or S is the switch output.                                                                                                                                                                                                |
| I <sub>off</sub>  | Output leakage current measured at the D and S ports with $V_{CC} = 0$                                                                                                                                                                                        |
| t <sub>ON</sub>   | Propagation delay measured between 50% of the digital input to 90% of the analog output when switch is turned ON.                                                                                                                                             |
| t <sub>OFF</sub>  | Propagation delay measured between 50% of the digital input to 90% of the analog output when switch is turned OFF.                                                                                                                                            |
| BW                | Frequency response of the switch in the ON-state measured at -3 dB                                                                                                                                                                                            |
| X <sub>TALK</sub> | Unwanted signal coupled from channel to channel. Measured in –dB. X <sub>TALK</sub> = 20 LOG V <sub>OUT</sub> /V <sub>IN</sub> . This is a non-adjacent crosstalk.                                                                                            |
| O <sub>IRR</sub>  | Off-isolation is the resistance (measured in –dB) between the input and output with the switch OFF.                                                                                                                                                           |
| $D_{G}$           | Magnitude variation between analog input and output pins when the switch is ON and the DC offset of composite video signal varies at the analog input pin. In NTSC standard the frequency of the video signal is 3.58 MHz and DC offset is from 0 to 0.714 V. |
| D <sub>P</sub>    | Phase variation between analog input and output pins when the switch is ON and the DC offset of composite video signal varies at the analog input pin. In NTSC standard the frequency of the video signal is 3.58 MHz and DC offset is from 0 to 0.714 V.     |
| I <sub>CC</sub>   | Static power supply current                                                                                                                                                                                                                                   |
| I <sub>CCD</sub>  | Variation of $I_{CC}$ for a change in frequency in the control inputs ( $\overline{EN}$ , IN)                                                                                                                                                                 |
| ΔI <sub>CC</sub>  | This is the increase in supply current for each control input that is at the specified voltage level, rather than V <sub>CC</sub> of GND.                                                                                                                     |

SCDS276B - APRIL 2009 - REVISED DECEMBER 2009



www.ti.com



### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                   |                                                   |                      |      | MIN  | MAX  | UNIT |
|-------------------|---------------------------------------------------|----------------------|------|------|------|------|
| V <sub>CC</sub>   | Supply voltage range                              |                      |      | -0.5 | 7    | V    |
| V <sub>IN</sub>   | Control input voltage range <sup>(2) (3)</sup>    |                      | -0.5 | 7    | V    |      |
| V <sub>I/O</sub>  | Output voltage range <sup>(2) (3) (4)</sup>       |                      |      | -0.5 | 7    | V    |
| I <sub>IK</sub>   | Control input clamp current                       | V <sub>IN</sub> < 0  |      |      | -50  | mA   |
| I <sub>I/OK</sub> | I/O port clamp current                            | V <sub>I/O</sub> < 0 |      |      | -50  | mA   |
| I <sub>I/O</sub>  | ON-state switch current <sup>(5)</sup>            |                      |      |      | ±128 | mA   |
|                   | Continuous current through V <sub>CC</sub> or GND |                      |      |      | ±100 | mA   |
| T <sub>stg</sub>  | Storage temperature range                         |                      |      | -65  | 150  | °C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to ground unless otherwise specified.

(3) The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

(4)  $V_{I}$  and  $V_{O}$  are used to denote specific conditions for  $V_{I/O}$ .

(5)  $I_I$  and  $I_O$  are used to denote specific conditions for  $I_{I/O}$ .



SCDS276B - APRIL 2009 - REVISED DECEMBER 2009

www.ti.com

#### PACKAGE THERMAL IMPEDANCE

over operating free-air temperature range (unless otherwise noted)

|               |                           |                            |     | UNIT |
|---------------|---------------------------|----------------------------|-----|------|
|               |                           | D package <sup>(1)</sup>   | 73  |      |
|               |                           | DB package <sup>(1)</sup>  | 82  |      |
| $\theta_{JA}$ | Package thermal impedance | DBQ package <sup>(1)</sup> | 90  | °C/W |
|               |                           | PW package <sup>(1)</sup>  | 108 |      |
|               |                           | RGY package <sup>(2)</sup> | 39  |      |

(1) The package thermal impedance is calculated in accordance with JESD 51-7.

(2) The package thermal impedance is calculated in accordance with JESD 51-5.

#### **RECOMMENDED OPERATING CONDITIONS<sup>(1)</sup>**

|                     |                                           | MIN | MAX | UNIT |
|---------------------|-------------------------------------------|-----|-----|------|
| V <sub>CC</sub>     | Supply voltage                            | 4   | 5.5 | V    |
| V <sub>IH</sub>     | High-level control input voltage (EN, IN) | 2   | 5.5 | V    |
| V <sub>IL</sub>     | Low-level control input voltage (EN, IN)  | 0   | 0.8 | V    |
| V <sub>ANALOG</sub> | Analog input/output voltage               | 0   | Vcc | V    |
| T <sub>A</sub>      | Operating free-air temperature            | -40 | 85  | °C   |

(1) All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.



### ELECTRICAL CHARACTERISTICS<sup>(1)</sup>

over recommended operating free-air temperature range (unless otherwise noted)

| PAR                            | AMETER |                                      | TEST CONDITIO                          | NS                                       | MIN TYP <sup>(2)</sup> | MAX  | UNIT       |
|--------------------------------|--------|--------------------------------------|----------------------------------------|------------------------------------------|------------------------|------|------------|
| VIK                            | EN, IN | $V_{CC} = 4.5 V,$                    | I <sub>IN</sub> = -18 mA               |                                          |                        | -1.8 | V          |
| V <sub>H</sub>                 | EN, IN |                                      |                                        |                                          |                        | 400  | mV         |
| I <sub>IH</sub>                | EN, IN | V <sub>CC</sub> = 5.5 V,             | $V_{IN}$ and $V_{EN} = V_{CC}$         |                                          |                        | ±1   | μA         |
| IIL                            | EN, IN | V <sub>CC</sub> = 5.5 V,             | $V_{IN}$ and $V_{EN}$ = GND            |                                          |                        | ±1   | μA         |
| I <sub>OZ</sub> <sup>(3)</sup> | ·      | V <sub>CC</sub> = 5.5 V,             | $V_{O} = 0$ to 5.5 V,<br>$V_{I} = 0$ , | Switch OFF                               |                        | ±10  | μA         |
| I <sub>OS</sub>                |        | V <sub>CC</sub> = 5.5 V,             | $V_{O} = 0$ to 5.5 V,<br>$V_{I} = 0$ , | Switch ON                                |                        | ±110 | mA         |
| I <sub>off</sub>               |        | $V_{CC} = 0,$                        | $V_{\rm O} = 0$ to 5.5 V,              | V <sub>1</sub> = 0                       |                        | ±1   | μA         |
| I <sub>CC</sub>                |        | $V_{\rm CC} = 5.5  \rm V,$           | $I_{I/O} = 0,$                         | Switch ON or OFF                         |                        | 3    | μA         |
| ΔI <sub>CC</sub>               | EN, IN | $V_{\rm CC} = 5.5  \rm V,$           | One input at 3.4 V,                    | Other inputs at $V_{CC}$ or GND          |                        | 2.5  | mA         |
| I <sub>CCD</sub>               | ·      | $V_{CC} = 5.5 V,$<br>$V_{EN} = GND,$ | D and S ports are open,                | $V_{\text{IN}}$ switching 50% duty cycle |                        | 0.25 | mA/<br>MHz |
| C <sub>in</sub>                | EN, IN | $V_{IN}$ or $V_{EN} = 0$             | f = 1 MHz                              |                                          | 3.5                    |      | pF         |
| 0                              | D port | V 2.V -= 0                           | Switch OFF,                            |                                          | 8.5                    |      | - 5        |
| C <sub>OFF</sub>               | S port | $-V_{I/O} = 3 V \text{ or } 0,$      | Switch ON,                             | $V_{IN} = V_{CC}$ or GND                 | 5.5                    |      | pF         |
| C <sub>ON</sub>                |        | $V_{I} = 0,$                         | f = 1 MHz, outputs open,               | Switch ON                                | 16.5                   |      | pF         |
| <b>•</b> (4)                   |        | V 4 E V                              | V <sub>I</sub> = 1 V,                  | $I_O$ = 13 mA, $R_L$ = 75 $\Omega$       | 3                      | 7    | 0          |
| r <sub>ON</sub> <sup>(4)</sup> |        | $V_{CC} = 4.5 V$                     | $V_{I} = 2 V,$                         | $I_0$ = 26 mA, R <sub>L</sub> = 75 Ω     | 3                      | 10   | Ω          |

(1)

 $V_{\rm I}$ ,  $V_{\rm O}$ ,  $I_{\rm I}$ , and  $I_{\rm O}$  refer to the I/O pins. All typical values are at  $V_{CC}$  = 5 V (unless otherwise noted),  $T_{\rm A}$  = 25°C. For I/O ports, the parameter  $I_{OZ}$  includes the input leakage current. (2)

(3)

Measured by the voltage drop between the D and S terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (S or D) terminals. (4)

### SWITCHING CHARACTERISTICS

over recommended operating free-air temperature range, V<sub>CC</sub> = 5 V ±10%, R<sub>L</sub> = 75 Ω, C<sub>L</sub> = 20 pF (unless otherwise noted) (see Figure 5)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | TYP MAX | UNIT |
|------------------|-----------------|----------------|-----|---------|------|
| t <sub>ON</sub>  | S               | D              | 1.5 | 6.0     | ns   |
| t <sub>OFF</sub> | S               | D              | 1.5 | 5.9     | ns   |

### **DYNAMIC CHARACTERISTICS**

over recommended operating free-air temperature range,  $V_{CC} = 5 \text{ V} \pm 10\%$  (unless otherwise noted)

| PARAMETER         | TEST CONDITIONS                                                          | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|-------------------|--------------------------------------------------------------------------|-----|--------------------|-----|------|
| D <sub>G</sub>    | $R_L = 150 \Omega$ , f = 3.58 MHz, see Figure 6                          |     | 0.24               |     | %    |
| D <sub>P</sub>    | $R_L = 150 \Omega$ , f = 3.58 MHz, see Figure 6                          |     | 0.039              |     | 0    |
| BW                | $R_L = 150 \Omega$ , see Figure 7                                        |     | 250                |     | MHz  |
| X <sub>TALK</sub> | $R_{IN}$ = 10 $\Omega$ , $R_L$ = 150 $\Omega$ , f = 10 MHz, see Figure 7 |     | -87                |     | dB   |
| O <sub>IRR</sub>  | $R_L = 150 \Omega$ , f = 10 MHz, see Figure 7                            |     | -54                |     | dB   |

(1) All typical values are at  $V_{CC}$  = 5 V (unless otherwise noted),  $T_A$  = 25°C.



#### SCDS276B-APRIL 2009-REVISED DECEMBER 2009



SCDS276B-APRIL 2009-REVISED DECEMBER 2009



www.ti.com





VOLTAGE WAVEFORMS t<sub>ON</sub> and t<sub>OFF</sub> TIMES

- A. C<sub>L</sub> includes probe and jig capacitance.
- B. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz,  $Z_0$  = 50  $\Omega$ ,  $t_r \le 2.5$  ns,  $t_f \le 2.5$  ns.
- C. The outputs are measured one at a time with one transition per measurement.

#### Figure 5. Test Circuit and Voltage Waveforms





PARAMETER MEASUREMENT INFORMATION (continued)

For additional information, refer to the TI application report, *Measuring Differential Gain and Phase*, literature number SLOA040.

#### Figure 6. Test Circuit for Differential Gain/Phase Measurement

The differential gain and phase is measured at the output of the ON channel. For example, when  $V_{IN} = 0$ ,  $V_{EN} = 0$ , and  $D_A$  is the input, the output is measured at  $S_{1A}$ .

#### HP8753ES Setup

Average = 20 RBW = 300 Hz Smoothing = 2%  $V_{BIAS} = 0 \text{ to } 1 \text{ V}$ ST = 1.381 s. P1 = -7 dBM CW frequency = 3.58 MHz

TEXAS INSTRUMENTS

SCDS276B-APRIL 2009-REVISED DECEMBER 2009

www.ti.com





Figure 7. Test Circuit for Frequency Response, Crosstalk, and OFF-Isolation

The frequency response is measured at the output of the ON channel. For example, when  $V_{IN} = 0$ ,  $V_{EN} = 0$ , and  $D_A$  is the input, the output is measured at  $S_{1A}$ . All unused analog I/O ports are held at  $V_{CC}$  or GND.

The crosstalk is measured at the output of the non-adjacent ON channel. For example, when  $V_{IN} = 0$ ,  $V_{EN} = 0$ , and  $D_A$  is the input, the output is measured at  $S_{1B}$ . All unused analog I/O ports are held at  $V_{CC}$  or GND.

The off-isolation is measured at the output of the OFF channel. For example, when  $V_{IN} = 0$ ,  $V_{EN} = V_{CC}$ , and  $D_A$  is the input, the output is measured at  $S_{1A}$ . All unused analog I/O ports are held at  $V_{CC}$  or GND.

#### HP8753ES Setup

Average = 4 RBW = 3 kHz Smoothing = 0%  $V_{BIAS} = 0.35 V$ ST = 2 s

P1 = 0 dBM



### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                     |              |                         |         |
| TS5V330CDBQR     | ACTIVE        | SSOP         | DBQ                | 16   | 2500           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TE330C                  | Samples |
| TS5V330CDR       | ACTIVE        | SOIC         | D                  | 16   | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | TS5V330C                | Samples |
| TS5V330CPWR      | ACTIVE        | TSSOP        | PW                 | 16   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | TE330C                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## PACKAGE OPTION ADDENDUM

10-Dec-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |       |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | •     | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TS5V330CDBQR                | SSOP  | DBQ                | 16 | 2500 | 330.0                    | 12.5                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TS5V330CDR                  | SOIC  | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| TS5V330CPWR                 | TSSOP | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

3-Jun-2022



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TS5V330CDBQR | SSOP         | DBQ             | 16   | 2500 | 340.5       | 338.1      | 20.6        |
| TS5V330CDR   | SOIC         | D               | 16   | 2500 | 340.5       | 336.1      | 32.0        |
| TS5V330CPWR  | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |

D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# **PW0016A**



# **PACKAGE OUTLINE**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0016A

# **EXAMPLE BOARD LAYOUT**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0016A

# **EXAMPLE STENCIL DESIGN**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

# **DBQ0016A**



# **PACKAGE OUTLINE**

### SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 inch, per side.
- This dimension does not include interlead flash.
  Reference JEDEC registration MO-137, variation AB.



# DBQ0016A

# **EXAMPLE BOARD LAYOUT**

### SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DBQ0016A

# **EXAMPLE STENCIL DESIGN**

### SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated