

# 3 V 13-Bit Linear PCM Codec-Filter

The MC145483 is a 13–bit linear PCM Codec–Filter with 2s complement data format, and is offered in 20–pin SOG, SSOP, and TSSOP packages, and a 32–pin QFN package. This device performs the voice digitization and reconstruction as well as the band limiting and smoothing required for the voice coding in digital communication systems. This device is designed to operate in both synchronous and asynchronous applications and contains an on–chip precision reference voltage.

This device has an input operational amplifier whose output is the input to the encoder section. The encoder section immediately low-pass filters the analog signal with an active R-C filter to eliminate very high frequency noise from being modulated down to the passband by the switched capacitor filter. From the active R-C filter, the analog signal is converted to a differential signal. From this point, all analog signal processing is done differentially. This allows processing of an analog signal that is twice the amplitude allowed by a single-ended design, which reduces the significance of noise to both the inverted and non-inverted signal paths. Another advantage of this differential design is that noise injected via the power supplies is a common-mode signal that is cancelled when the inverted and non-inverted signals are recombined. This dramatically improves the power supply rejection ratio.

After the differential converter, a differential switched capacitor filter bandpasses the analog signal from 200 Hz to 3400 Hz before the signal is digitized by the differential 13-bit linear A/D converter. The digital output is 2s complement format.

The decoder digital input accepts 2s complement data and reconstructs it using a differential 13-bit linear D/A converter. The output of the D/A is low-pass filtered at 3400 Hz and sinX/X compensated by a differential switched capacitor filter. The signal is then filtered by an active R-C filter to eliminate the out-of-band energy of the switched capacitor filter.

The MC145483 PCM Codec–Filter has a high–impedance V<sub>AG</sub> reference pin which allows for decoupling of the internal circuitry that generates the mid–supply V<sub>AG</sub> reference voltage to the V<sub>SS</sub> power supply ground. This reduces clock noise on the analog circuitry when external analog signals are referenced to the power supply ground.

The MC145483 13–bit linear PCM Codec–Filter accepts both Short Frame Sync and Long Frame Sync clock formats, and utilizes CMOS due to its reliable low–power performance and proven capability for complex analog/digital VLSI functions.

- Single 3 V Power Supply
- 13–Bit Linear ADC/DAC Conversions with 2s Complement Data Format
- Typical Power Dissipation of 8 mW, Power–Down of 0.01 mW
- Fully–Differential Analog Circuit Design for Lowest Noise
- Transmit Band–Pass and Receive Low–Pass Filters On–Chip
- Transmit High–Pass Filter May be Bypassed by Pin Selection
- Active R-C Pre-Filtering and Post-Filtering
- On–Chip Precision Reference Voltage of 0.886 V for a 5 dBm TLP @ 600  $\Omega$
- 3-Terminal Input Op Amp Can be Used, or a 2-Channel Input Multiplexer
- Receive Gain Control from 0 dB to 21 dB in 3 dB Steps in Synchronous Operation
- Push–Pull 300–Ω Power Drivers with External Gain Adjust





#### **PIN ASSIGNMENTS**

| 20-PIN<br>SOG, SSOP, and TSSOP |    |    |                   |  |  |  |  |
|--------------------------------|----|----|-------------------|--|--|--|--|
| V <sub>AG</sub> Ref [<br>RO- [ | 1  | 20 | I V <sub>AG</sub> |  |  |  |  |
| RO- [                          | 2  | 19 | ] TI+             |  |  |  |  |
| PI                             | 3  | 18 | ] TI–             |  |  |  |  |
| PO- [                          | 4  | 17 | ] TG              |  |  |  |  |
| PO+                            | 5  | 16 | T HB              |  |  |  |  |
|                                | 6  | 15 | I V <sub>SS</sub> |  |  |  |  |
| FSR                            | 7  | 14 | FŠŤ               |  |  |  |  |
| DR                             | 8  | 13 | ] DT              |  |  |  |  |
| BCLKR                          | 9  | 12 | J BCLKT           |  |  |  |  |
| PDI                            | 10 | 11 | J MCLK            |  |  |  |  |

32-PIN QFN

| NC [ 1<br>PI [ 2<br>PO- [ 3<br>NC [ 4<br>PO+ [ 5<br>FSR [ 7<br>NC [ 8 | 32 ]  | —      | —     | Ē   | Ē   | 14 27 DTI+ |   | 25 | I |   | NC<br>TI–<br>TG<br>NC<br>V <sub>SS</sub><br>FS | S<br>T |
|-----------------------------------------------------------------------|-------|--------|-------|-----|-----|------------|---|----|---|---|------------------------------------------------|--------|
| L                                                                     | 0<br> | В<br>Ц | Б     |     | Ξ   | Ē          | 드 | 5  |   | 1 |                                                |        |
|                                                                       | NC    | DR     | BCLKR | PDI | MCL | BCLKT      |   | Ż  |   |   |                                                |        |





Figure 1. MC145483 13–Bit Linear PCM Codec–Filter Block Diagram

#### **DEVICE DESCRIPTION**

A PCM Codec–Filter is used for digitizing and reconstructing the human voice. These devices are used primarily for the telephone network to facilitate voice switching and transmission. Once the voice is digitized, it may be switched by digital switching methods or transmitted long distance (T1, microwave, satellites, etc.) without degradation. The name codec is an acronym from "COder" for the analog–to–digital converter (ADC) used to digitize voice, and "DECoder" for the digital–to–analog converter (DAC) used for reconstructing voice. A codec is a single device that does both the ADC and DAC conversions.

To digitize intelligible voice requires a signal-to-distortion ratio of about 30 dB over a dynamic range of about 40 dB. This may be accomplished with a linear 13-bit ADC and DAC. The MC145483 satisfies these requirements and may be used as the analog front-end for voice coders using DSP technology to further compress the digital data stream.

In a sampling environment, Nyquist theory says that to properly sample a continuous signal, it must be sampled at a frequency higher than twice the signal's highest frequency component. Voice contains spectral energy above 3 kHz, but its absence is not detrimental to intelligibility. To reduce the digital data rate, which is proportional to the sampling rate, a sample rate of 8 kHz was adopted, consistent with a bandwidth of 3 kHz. This sampling requires a low-pass filter to limit the high frequency energy above 3 kHz from distorting the in-band signal. The telephone line is also subject to 50/60 Hz power line coupling, which must be attenuated from the signal by a high-pass filter before the analog-to-digital converter. The MC145483 includes a high-pass filter for compatibility with existing telephone applications, but it may be removed from the analog input signal path by the high-pass bypass pin.

The digital-to-analog conversion process reconstructs a staircase version of the desired in-band signal, which has spectral images of the in-band signal modulated about the sample frequency and its harmonics. These spectral images are called aliasing components, which need to be attenuated to obtain the desired signal. The low-pass filter used to attenuate these aliasing components is typically called a reconstruction or smoothing filter.

The MC145483 PCM Codec–Filter has the codec, both presampling and reconstruction filters, and a precision voltage reference on–chip.



#### PIN DESCRIPTIONS

#### **POWER SUPPLY**

#### VDD

#### Positive Power Supply (Pin 6)

This is the most positive power supply and is typically connected to + 3 V. This pin should be decoupled to VSS with a  $0.1 \,\mu\text{F}$  ceramic capacitor.

#### VSS

#### Negative Power Supply (Pin 15)

This is the most negative power supply and is typically connected to 0 V.

#### VAG

#### Analog Ground Output (Pin 20)

This output pin provides a mid–supply analog ground. This pin should be decoupled to V<sub>SS</sub> with a 0.01  $\mu$ F ceramic capacitor. All analog signal processing within this device is referenced to this pin. If the audio signals to be processed are referenced to V<sub>SS</sub>, then special precautions must be utilized to avoid noise between V<sub>SS</sub> and the V<sub>AG</sub> pin. Refer to the applications information in this document for more information. The V<sub>AG</sub> pin becomes high impedance when this device is in the powered–down mode.

#### VAG Ref

#### Analog Ground Reference Bypass (Pin 1)

This pin is used to capacitively bypass the on-chip circuitry that generates the mid-supply voltage for the V<sub>AG</sub> output pin. This pin should be bypassed to V<sub>SS</sub> with a 0.1  $\mu$ F ceramic capacitor using short, low inductance traces. The V<sub>AG</sub> Ref pin is only used for generating the reference voltage for the V<sub>AG</sub> pin. Nothing is to be connected to this pin in addition to the bypass capacitor. All analog signal processing within this device is referenced to the V<sub>AG</sub> pin. If the audio signals to be processed are referenced to V<sub>SS</sub>, then special precautions must be utilized to avoid noise between V<sub>SS</sub> and the V<sub>AG</sub> pin. Refer to the applications information in this document for more information. When this device is in the powered-down mode, the V<sub>AG</sub> Ref pin is pulled to the V<sub>DD</sub> power supply with a non-linear, high-impedance circuit.

#### CONTROL

#### HΒ

#### Transmit High–Pass Filter Bypass (Pin 16)

This pin selects whether the transmit high–pass filter will be used or bypassed, which allows frequencies below 200 Hz to appear at the input of the ADC to be digitized. This high–pass filter is a third order filter for attenuating power line frequencies, typically 50/60 Hz. A logic low selects this filter. A logic high deselects or bypasses this filter. When the filter is bypassed, the transmit frequency response extends down to dc.

#### PDI

#### Power–Down Input (Pin 10)

This pin puts the device into a low power dissipation mode when a logic 0 is applied. When this device is powered down, all of the clocks are gated off and all bias currents are turned off, which causes RO–, PO–, PO+, TG,  $V_{AG}$ , and DT to become high impedance. The device will operate normally

when a logic 1 is applied to this pin. The device goes through a power–up sequence when this pin is taken to a logic 1 state, which prevents the DT PCM output from going low impedance for at least two FST cycles. The V<sub>AG</sub> and V<sub>AG</sub> Ref circuits and the signal processing filters must settle out before the DT PCM output or the RO– receive analog output will represent a valid analog signal.

#### ANALOG INTERFACE

#### TI+

#### Transmit Analog Input (Non-Inverting) (Pin 19)

This is the non–inverting input of the transmit input gain setting operational amplifier. This pin accommodates a differential to single–ended circuit for the input gain setting op amp. This allows input signals that are referenced to the V<sub>SS</sub> pin to be level shifted to the V<sub>AG</sub> pin with minimum noise. This pin may be connected to the V<sub>AG</sub> pin for an inverting amplifier configuration if the input signal is already referenced to the V<sub>AG</sub> pin. The common mode range of the TI+ and TI– pins is from 1.2 V, to V<sub>DD</sub> minus 1.2 V. This is an FET gate input.

The TI+ pin also serves as a digital input control for the transmit input multiplexer. Connecting the TI+ pin to V<sub>DD</sub> will place this amplifier's output (TG) into a high–impedance state, and selects the TG pin to serve as a high–impedance input to the transmit filter. Connecting the TI+ pin to V<sub>SS</sub> will also place this amplifier's output (TG) into a high–impedance state, and selects the TI– pin to serve as a high–impedance input to the transmit filter.

#### TI–

#### Transmit Analog Input (Inverting) (Pin 18)

This is the inverting input of the transmit gain setting operational amplifier. Gain setting resistors are usually connected from this pin to TG and from this pin to the analog signal source. The common mode range of the TI+ and TI- pins is from 1.2 V to  $V_{DD} - 1.2$  V. This is an FET gate input.

The TI– pin also serves as one of the transmit input mulitplexer pins when the TI+ pin is connected to V<sub>SS</sub>. When TI+ is connected to V<sub>DD</sub>, this pin is ignored. See the pin descriptions for the TI+ and the TG pins for more information.

#### TG

#### Transmit Gain (Pin 17)

This is the output of the transmit gain setting operational amplifier and the input to the transmit band–pass filter. This op amp is capable of driving a 2 k $\Omega$  load. Connecting the TI+ pin to V<sub>DD</sub> will place the TG pin into a high–impedance state, and selects the TG pin to serve as a high–impedance input to the transmit filter. All signals at this pin are referenced to the V<sub>AG</sub> pin. When TI+ is connected to V<sub>SS</sub>, this pin is ignored. See the pin descriptions for TI+ and TI– pins for more information. This pin is high impedance when the device is in the powered–down mode.

### RO-

#### Receive Analog Output (Inverting) (Pin 2)

This is the inverting output of the receive smoothing filter from the digital-to-analog converter. This output is capable of driving a 2 k $\Omega$  load to 0.886 V peak referenced to the V<sub>AG</sub> pin. If the device is operated half-channel with the FST pin clocking and FSR pin held low, the receive filter input will be

connected to the  $V_{AG}$  voltage. This minimizes transients at the RO– pin when full–channel operation is resumed by clocking the FSR pin. This pin is high impedance when the device is in the powered–down mode.

#### ΡI

#### **Power Amplifier Input (Pin 3)**

This is the inverting input to the PO– amplifier. The noninverting input to the PO– amplifier is internally tied to the V<sub>AG</sub> pin. The PI and PO– pins are used with external resistors in an inverting op amp gain circuit to set the gain of the PO+ and PO– push–pull power amplifier outputs. Connecting PI to V<sub>DD</sub> will power down the power driver amplifiers and the PO+ and PO– outputs will be high impedance.

#### PO-

#### Power Amplifier Output (Inverting) (Pin 4)

This is the inverting power amplifier output, which is used to provide a feedback signal to the PI pin to set the gain of the push-pull power amplifier outputs. This pin is capable of driving a 300  $\Omega$  load to PO+. The PO+ and PO– outputs are differential (push-pull) and capable of driving a 300  $\Omega$  load to 1.772 V peak, which is 3.544 V peak-to-peak. The bias voltage and signal reference of this output is the VAG pin. The VAC pin cannot source or sink as much current as this pin, and therefore low impedance loads must be between PO+ and PO-. The PO+ and PO- differential drivers are also capable of driving a 100  $\Omega$  resistive load or a 100 nF Piezoelectric transducer in series with a 20  $\Omega$  resister with a small increase in distortion. These drivers may be used to drive resistive loads of  $\geq$  32  $\Omega$  when the gain of PO– is set to 1/4 or less. Connecting PI to Vor will power down the power driver amplifiers, and the PO+ and PO- outputs will be high impedance. This pin is also high impedance when the device is powered down by the PDI pin.

#### PO+

#### Power Amplifier Output (Non-Inverting) (Pin 5)

This is the non–inverting power amplifier output, which is an inverted version of the signal at PO–. This pin is capable of driving a 300  $\Omega$  load to PO–. Connecting PI to V<sub>DD</sub> will power down the power driver amplifiers and the PO+ and PO– outputs will be high impedance. This pin is also high impedance when the device is powered down by the PDI pin. See PI and PO– for more information.

#### DIGITAL INTERFACE

#### MCLK

#### Master Clock (Pin 11)

This is the master clock input pin. The clock signal applied to this pin is used to generate the internal 256 kHz clock and sequencing signals for the switched–capacitor filters, ADC, and DAC. The internal prescaler logic compares the clock on this pin to the clock at FST (8 kHz) and will automatically accept 256, 512, 1536, 1544, 2048, 2560, or 4096 kHz. For MCLK frequencies of 256 and 512 kHz, MCLK must be synchronous and approximately rising edge aligned to FST. For optimum performance at frequencies of 1.536 MHz and higher, MCLK should be synchronous and approximately rising edge aligned to the rising edge of FST. In many applications, MCLK may be tied to the BCLKT pin.

#### FST

#### Frame Sync, Transmit (Pin 14)

This pin accepts an 8 kHz clock that synchronizes the output of the serial PCM data at the DT pin. This input is compatible with both Long Frame Sync and Short Frame Sync. If both FST and FSR are held low for several 8 kHz frames, the device will power down. FST must be clocking for the device to power up affter being powered down by the frame syncs.

#### BCLKT

#### Bit Clock, Transmit (Pin 12)

This pin controls the transfer rate of transmit PCM data. In the synchronous modes of sign-bit extended and receive gain adjust, the BCLKT also controls the transfer rate of the receive PCM data. This pin can accept any bit clock frequency from 256 to 4096 kHz for Long Frame Sync and Short Frame Sync timing.

#### DT

#### Data, Transmit (Pin 13)

This pin is controlled by FST and BCLKT and is high impedance except when outputting PCM data. This pin is high impedance when the device is in the powered–down mode.

#### FSR

#### Frame Sync, Receive (Pin 7)

This pin accepts an 8 kHz clock, which synchronizes the input of the serial PCM data at the DR pin. FSR can be asynchronous to FST in the Long Frame Sync or Short Frame Sync modes.

#### BCLKR

#### Bit Clock, Receive (Pin 9)

This pin accepts any bit clock frequency from 256 to 4096 kHz. The BCLKR pin is also used as a mode select pin when not being clocked for several 8 kHz frames. The BCKLT pin is used to clock the receive PCM data transfers when the BCLKR pin is not being clocked. When the BCLKR pinis a logic 0, the sign-bit extended synchronous mode is selected, which uses 16-bit transfers with the first four bits being the sign bit. When the BCLKR pin is a logic 1, the receive gain adjust synchronous mode is selected, which uses a 13-bit transfer for the transmit PCM data, but uses a 16-bit transfer for the receive side, with the 13-bit voice data being first, followed by three bits which control the attenuation of the receive analog output.

#### DR

#### Data, Receive (Pin 8)

This pin is the PCM data input. See the pin descriptions for FSR, BCLKR, and BCKLT for more information.



#### **FUNCTIONAL DESCRIPTION**

#### ANALOG INTERFACE AND SIGNAL PATH

The transmit portion of this device includes a low-noise, three-terminal op amp capable of driving a 2 k $\Omega$  load. This op amp has inputs of TI+ (Pin 19) and TI- (Pin 18) and its output is TG (Pin 17). This op amp is intended to be configured in an inverting gain circuit. The analog signal may be applied directly to the TG pin if this transmit op amp is independently powered down by connecting the TI+ input to the Vp power supply. The TG pin becomes high impedance when the transmit op amp is powered down. The TG pin is internally connected to a 3-pole anti-aliasing pre-filter. This pre-filter incorporates a 2-pole Butterworth active low-pass filter, followed by a single passive pole. This pre-filter is followed by a single-ended to differential converter that is clocked at 512 kHz. All subsequent analog processing utilizes fully-differential circuitry. The next section is a fully-differential, 5-pole switched-capacitor low-pass filter with a 3.4 kHz frequency cutoff. After this filter is a 3-pole switched-capacitor high-pass filter having a cutoff frequency of about 200 Hz. This high-pass stage has a transmission zero at dc that eliminates any dc coming from the analog input or from accumulated op amp offsets in the preceding filter stages. The high-pass filter may be bypassed or removed from the signal path by the HB pin. When the highpass filter is bypassed, the frequency response extends down to include dc. The last stage of the high-pass filter is an autozeroed sample and hold amplifier.

One bandgap voltage reference generator and digital-toanalog converter (DAC) are shared by the transmit and receive sections. The autozeroed, switched-capacitor bandgap reference generates precise positive and negative reference voltages that are virtually independent of temperature and power supply voltage. A capacitor array (CDAC) is combined with a resistor string (RDAC) to implement the 13-bit linear DAC structure. The encode process uses the DAC, the voltage reference, and a frame-by-frame autozeroed comparator to implement a successive approximation conversion algorithm. All of the analog circuitry involved in the data conversion (the voltage reference, RDAC, CDAC, and comparator) are implemented with a differential architecture.

The receive section includes the DAC described above, a sample and hold amplifier, a 5-pole, 3400 Hz switched capacitor low-pass filter with sinX/X correction, and a 2-pole active smoothing filter to reduce the spectral components of the switched capacitor filter. The output of the smoothing filter is buffered by an amplifier, which is output at the RO- pin. This output is capable of driving a 2 k $\Omega$  load to the VAG pin. The MC145483 also has a pair of power amplifiers that are connected in a push-pull configuration. The PI pin is the inverting input to the PO- power amplifier. The non-inverting input is internally tied to the VAG pin. This allows this amplifier to be used in an inverting gain circuit with two external resistors. The PO+ amplifier has a gain of minus one, and is internally connected to the PO- output. This complete power amplifier circuit is a differential (push-pull) amplifier with adjustable gain. The power amplifier may be powered down independently of the rest of the chip by connecting the PI pin to VDD.

The calibration level for both ADC and DAC of this 13-bit linear PCM Codec-Filter is referenced to Mu-Law with the

same bit voltage weighting about the zero crossing. This results in the 0 dBm0 calibration level being 3.20 dB below the peak sinusoidal level before clipping. Based on the reference voltage of 0.886 V, the calibration level is 0.436 Vrms or -5 dBm at 600  $\Omega$ .

The MC145483 has the ability to attenuate the receive analog output when used in the receive gain adjust mode. This mode is accessed by applying a logic high to the BCLKR pin while the rest of the clock pins are clocked normally. This allows three additional bits that will be used to control the gain of the analog output to be clocked into the DR pin following the 13 bits of voice data. Table 1 shows the attenuation values and the corresponding digital codes.

| Coefficient | Attenuation in dB |
|-------------|-------------------|
| 000         | 0                 |
| 001         | - 3               |
| 010         | - 6               |
| 011         | - 9               |
| 100         | - 12              |
| 101         | – 15              |
| 110         | - 18              |
| 111         | - 21              |

Table 1. Receive Gain Adjust Mode Coefficients and Attenuation Weightings

#### **POWER-DOWN**

There are two methods of putting this device into a low power consumption mode, which makes the device nonfunctional and consumes virtually no power. PDI is the powerdown input pin which, when taken low, powers down the device. Another way to power the device down is to hold both the FST and FSR pins low while the BCLKT and MCLK pins are clocked. When the chip is powered down, the V<sub>AG</sub>, TG, RO-, PO+, PO-, and DT outputs are high impedance and the V<sub>AG</sub> Ref pin is pulled to the V<sub>DD</sub> power supply with a nonlinear, high-impedance circuit. To return the chip to the power-up state, PDI must be high and the FST frame sync pulse must be present while the BCLKT and MCLK pins are clocked. The DT output will remain in a high-impedance state for at least two 8 kHz FST pulses after power-up.

#### MASTER CLOCK

Since this codec–filter design has a single DAC architecture, the MCLK pin is used as the master clock for all analog signal processing including analog–to–digital conversion, digital–to–analog conversion, and for transmit and receive filtering functions of this device. The clock frequency applied to the MCLK pin may be 256 kHz, 512 kHz, 1.536 MHz, 1.544 MHz, 2.048 MHz, 2.56 MHz, or 4.096 MHz. This device has a prescaler that automatically determines the proper divide ratio to use for the MCLK input, which achieves the required 256 kHz internal sequencing clock. The clocking requirements of the MCLK input are independent of the PCM data transfer mode (i.e., Long Frame Sync, Short Frame Sync, whether the device is used in the synchronous modes or not).



#### DIGITAL I/O

The MC145483 is a 13–bit linear device using 2s complement data format. Table 2 shows the 13–bit data word format for the maximum positive code and negative zero and full– scale.

Table 3 shows the series of eight 13–bit PCM words that correspond to a digital milliwatt. The digital milliwatt is the 1 kHz calibration signal reconstructed by the DAC that defines the absolute gain or 0 dBm0 transmission level point (TLP) of the DAC. The calibration level for this 13–bit linear ADC and DAC is referenced to Mu–Law with the same bit voltage weighting about the zero crossing. This results in the 0 dBm0 calibration level being 3.20 dB below the peak sinusoidal level before clipping. Refer to Figures 2a–2d for a summary and comparison of the four PCM data interface modes of this device.

#### Table 2. PCM Codes for Zero and Full-Scale

| Level        | Sign Bit | Magnitude Bits |
|--------------|----------|----------------|
| + Full Scale | 0        | 1111 1111 1111 |
| + One Step   | 0        | 0000 0000 0001 |
| Zero         | 0        | 0000 0000 0000 |
| – One Step   | 1        | 1111 1111 1111 |
| – Full Scale | 1        | 0000 0000 0000 |

#### Table 3. PCM Codes for 1 kHz Digital Milliwatt

|       |          | 3              |
|-------|----------|----------------|
| Level | Sign Bit | Magnitude Bits |
| π/8   |          |                |
| 3π/8  |          |                |
| 5π/8  |          |                |
| 7π/8  |          |                |
| 9π/8  |          |                |
| 11π/8 |          |                |
| 13π/8 |          |                |
| 15π/8 |          |                |





Figure 2d. Receive Gain Adjust (BCLKR = 1)

Transmit and receive both use BCLKT. FST may occur at a different time than FSR. Bits 14, 15, and 16, clocked into DR, are used for attenuation control for the receive analog output.

Figure 2. Digital Timing Modes for the PCM Data Interface



#### PRINTED CIRCUIT BOARD LAYOUT CONSIDERATIONS

The MC145483 is manufactured using high-speed CMOS VLSI technology to implement the complex analog signal processing functions of a PCM Codec-Filter. The fully-differential analog circuit design techniques used for this device result in superior performance for the switched capacitor filters, the analog-to-digital converter (ADC) and the digitalto-analog converter (DAC). Special attention was given to the design of this device to reduce the sensitivities of noise, including power supply rejection and susceptibility to radio frequency noise. This special attention to design includes a fifth order low-pass filter, followed by a third order high-pass filter whose output is converted to a digital signal with greater than 75 dB of dynamic range, all operating on a single 3 V power supply. This results in an LSB size for small audio signals of about 216 µV. The typical idle channel noise level of this device is less than one LSB. In addition to the dynamic range of the codec-filter function of this device, the input gain-setting op amp has the capability of greater than 30 dB of gain intended for an electret microphone interface.

This device was designed for ease of implementation, but due to the large dynamic range and the noisy nature of the environment for this device (digital switches, radio telephones, DSP front–end, etc.) special care must be taken to assure optimum analog transmission performance.

#### PC BOARD MOUNTING

It is recommended that the device be soldered to the PC board for optimum noise performance. If the device is to be used in a socket, it should be placed in a low parasitic pin inductance (generally, low-profile) socket.

# POWER SUPPLY, GROUND, AND NOISE CONSIDERATIONS

This device is intended to be used in switching applications which often require plugging the PC board into a rack with power applied. This is known as "hot–rack insertion." In these applications care should be taken to limit the voltage on any pin from going positive of the V<sub>DD</sub> pins, or negative of the V<sub>SS</sub> pins. One method is to extend the ground and power contacts of the PCB connector. The device has input protection on all pins and may source or sink a limited amount of current without damage. Current limiting may be accomplished by series resistors between the signal pins and the connector contacts.

The most important considerations for PCB layout deal with noise. This includes noise on the power supply, noise generated by the digital circuitry on the device, and cross coupling digital or radio frequency signals into the audio signals of this device. The best way to prevent noise is to:

- 1. Keep digital signals as far away from audio signals as possible.
- 2. Keep radio frequency signals as far away from the audio signals as possible.
- 3. Use short, low inductance traces for the audio circuitry to reduce inductive, capacitive, and radio frequency noise sensitivities.
- 4. Use short, low inductance traces for digital and RF circuitry to reduce inductive, capacitive, and radio frequency radiated noise.

- 5. Bypass capacitors should be connected from the  $V_{\Box \Box}$ ,  $V_{AG}$  Ref, and  $V_{AG}$  pins to  $V_{SS}$  with minimal trace length. Ceramic monolithic capacitors of about 0.1 µF are acceptable for the VDD and VAG Ref pins to decouple the device from its own noise. The VDD capacitor helps supply the instantaneous currents of the digital circuitry in addition to decoupling the noise which may be generated by other sections of the device or other circuitry on the power supply. The VAG Ref decoupling capacitor is effecting a low-pass filter to isolate the mid-supply voltage from the power supply noise generated on-chip, as well as external to the device. The VAG decoupling capacitor should be about 0.01 µF. This helps to reduce the impedance of the  $V_{\mbox{AG}}$  pin to  $V_{\mbox{SS}}$  at frequencies above the bandwidth of the VAG generator, which reduces the susceptiblility to RF noise.
- 6. Use a short, wide, low inductance trace to connect the  $V_{SS}$  ground pin to the power supply ground. The  $V_{SS}$  pin is the digital ground and the most negative power supply pin for the analog circuitry. All analog signal processing is referenced to the VAG pin, but because digital and RF circuitry will probably be powered by this same ground, care must be taken to minimize high frequency noise in the VSS trace. Depending on the application, a doublesided PCB with a VSS ground plane connecting all of the digital and analog VSS pins together would be a good grounding method. A multilayer PC board with a ground plane connecting all of the digital and analog VSS pins together would be the optimal ground configuration. These methods will result in the lowest resistance and the lowest inductance in the ground circuit. This is important to reduce voltage spikes in the ground circuit resulting from the high speed digital current spikes. The magnitude of digitally induced voltage spikes may be hundreds of times larger than the analog signal the device is required to digitize.
- 7. Use a short, wide, low inductance trace to connect the V<sub>DD</sub> power supply pin to the 3 V power supply. Depending on the application, a double-sided PCB with V<sub>DD</sub> bypass capacitors to the V<sub>SS</sub> ground plane, as described above, may complete the low impedance coupling for the power supply. For a multilayer PC board with a power plane, connecting all of the V<sub>DD</sub> pins to the power plane would be the optimal power distribution method. The integrated circuit layout and packaging considerations for the 3 V V<sub>DD</sub> power circuit are essentially the same as for the V<sub>SS</sub> ground circuit.
- 8. The VAG pin is the reference for all analog signal processing. In some applications the audio signal to be digitized may be referenced to the VSS ground. To reduce the susceptibility to noise at the input of the ADC section, the three-terminal op amp may be used in a differential to single-ended circuit to provide level conversion from the VSS ground to the VAG ground with noise cancellation. The op amp may be used for more than 30 dB of gain in microphone interface circuits, which will require a compact layout with minimum trace lengths as well as isolation from noise sources. It is recommended that the layout be as symmetrical as possible to avoid any imbalances which would reduce the noise cancelling benefits of this differential op amp circuit. Refer to the application schematics for examples of this circuitry.



If possible, reference audio signals to the V<sub>AG</sub> pin instead of to the V<sub>SS</sub> pin. Handset receivers and telephone line interface circuits using transformers may be audio signal referenced completely to the V<sub>AG</sub> pin. Re-

fer to the application schematics for examples of this circuitry. The  $V_{\mbox{AG}}$  pin cannot be used for ESD or line protection.



#### MAXIMUM RATINGS (Voltages Referenced to VSS Pin)

| Rating                                     | Symbol           | Value                                          | Unit |
|--------------------------------------------|------------------|------------------------------------------------|------|
| DC Supply Voltage                          | V <sub>DD</sub>  | – 0.5 to 6                                     | V    |
| Voltage on Any Analog Input or Output Pin  |                  | V <sub>SS</sub> – 0.3 to V <sub>DD</sub> + 0.3 | V    |
| Voltage on Any Digital Input or Output Pin |                  | V <sub>SS</sub> – 0.3 to V <sub>DD</sub> + 0.3 | V    |
| Operating Temperature Range                | TA               | – 40 to + 85                                   | °C   |
| Storage Temperature Range                  | T <sub>stg</sub> | – 85 to +150                                   | °C   |

#### **POWER SUPPLY** (T<sub>A</sub> = -40 to $+85^{\circ}$ C)

| Characteris                                                         | Min                                                                                      | Тур | Max           | Unit         |    |
|---------------------------------------------------------------------|------------------------------------------------------------------------------------------|-----|---------------|--------------|----|
| DC Supply Voltage                                                   |                                                                                          | 2.7 | 3.0           | 5.25         | V  |
| Active Current Dissipation (V <sub>DD</sub> = 3 V)                  | (No Load, $PI \ge V_{DD} - 0.5 V$ )<br>(No Load, $PI \le V_{DD} - 1.0 V$ )               |     | 2.0<br>2.2    | 2.8<br>3.0   | mA |
| Power–Down Current (VIH for Logic Levels Must be $\ge$ VDD – 0.5 V) | $\frac{\overline{PDI} = V_{SS}}{FST \text{ and } FSR = V_{SS}, \overline{PDI} = V_{DD}}$ |     | 0.001<br>0.01 | 0.05<br>0.10 | μΑ |

### **DIGITAL LEVELS** (V<sub>DD</sub> = 2.7 to 3.6 V, V<sub>SS</sub> = 0 V, T<sub>A</sub> = – 40 to + 85°C)

| Characteristics                                                     | Symbol          | Min                   | Max  | Unit |
|---------------------------------------------------------------------|-----------------|-----------------------|------|------|
| Input Low Voltage                                                   | VIL             | -                     | 0.6  | V    |
| Input High Voltage                                                  | VIH             | 2.2                   | —    | V    |
| Output Low Voltage (DT Pin, I <sub>OL</sub> = 1.6 mA)               | V <sub>OL</sub> | -                     | 0.4  | V    |
| Output High Voltage (DT Pin, I <sub>OH</sub> = - 1.6 mA)            | VOH             | V <sub>DD</sub> – 0.5 | —    | V    |
| Input Low Current ( $V_{SS} \le V_{in} \le V_{DD}$ )                | ΙL              | - 10                  | + 10 | μA   |
| Input High Current ( $V_{SS} \le V_{in} \le V_{DD}$ )               | ΙН              | - 10                  | + 10 | μA   |
| Output Current in High Impedance State (V_SS $\leq$ DT $\leq$ V_DD) | loz             | - 10                  | + 10 | μA   |
| Input Capacitance of Digital Pins (Except DT)                       | C <sub>in</sub> | -                     | 10   | pF   |
| Input Capacitance of DT Pin when High–Z                             | Cout            | —                     | 15   | pF   |



| Characteristics                                                                                                                                                              |                           | Min                       | Тур                | Max                       | Unit  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------|--------------------|---------------------------|-------|
| Input Current                                                                                                                                                                | TI+, TI–                  | —                         | ± 0.1              | ± 1.0                     | μA    |
| Input Resistance to V <sub>AG</sub> (V <sub>AG</sub> – 0.3 V $\leq$ V <sub>in</sub> $\leq$ V <sub>AG</sub> + 0.3 V)                                                          | TI+, TI–                  | 10                        | _                  | —                         | MΩ    |
| Input Capacitance                                                                                                                                                            | TI+, TI–                  | —                         | _                  | 10                        | pF    |
| Input Offset Voltage of TG Op Amp                                                                                                                                            | TI+, TI–                  | _                         | _                  | ± 5                       | mV    |
| Input Common Mode Voltage Range                                                                                                                                              | TI+, TI–                  | 1.2                       |                    | V <sub>DD</sub> – 1.2     | V     |
| Input Common Mode Rejection Ratio                                                                                                                                            | TI+, TI–                  |                           | 60                 | —                         | dB    |
| Gain Bandwidth Product (10 kHz) of TG Op Amp ( $R_L \ge 10 \text{ k}\Omega$ )                                                                                                |                           |                           | 2000               | —                         | kHz   |
| DC Open Loop Gain of TG Op Amp ( $R_L \ge 10 \text{ k}\Omega$ )                                                                                                              |                           |                           | 95                 | _                         | dB    |
| Equivalent Input Noise (C-Message) Between TI+ and TI- at TG                                                                                                                 |                           |                           | - 28               | _                         | dBrnC |
| Output Load Capacitance for TG Op Amp                                                                                                                                        |                           | 0                         | _                  | 100                       | pF    |
| Output Voltage Range for TG (RL =                                                                                                                                            | 2 kΩ to V <sub>AG</sub> ) | 0.4                       | _                  | V <sub>DD</sub> - 0.4     | V     |
| Output Current (0.5 V $\leq$ V <sub>OUt</sub> $\leq$ V <sub>DD</sub> – 0.5 V)                                                                                                | TG, RO–                   | ± 1.0                     | _                  | _                         | mA    |
| Output Load Resistance to VAG                                                                                                                                                | TG, RO–                   | 2                         | _                  | _                         | kΩ    |
| Output Impedance                                                                                                                                                             | RO-                       | _                         | 1                  | _                         | Ω     |
| Output Load Capacitance                                                                                                                                                      | RO-                       | 0                         | _                  | 200                       | pF    |
| DC Output Offset Voltage of RO– Referenced to VAG                                                                                                                            |                           | _                         | _                  | ± 25                      | mV    |
| V <sub>AG</sub> Output Voltage Referenced to V <sub>SS</sub> (No Load)                                                                                                       |                           | V <sub>DD</sub> /2 – 0.05 | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 + 0.05 | V     |
| $V_{\mbox{AG}}$ Output Current with $\pm25$ mV Change in Output Voltage                                                                                                      |                           | ± 1.0                     | ± 2                | _                         | mA    |
| Power Supply Rejection Ratio<br>(0 to 100 kHz @100 mVrms Applied to V <sub>DD</sub> ,<br>C–Message Weighting, All Analog Signals<br>Referenced to V <sub>AG</sub> Pin)       | Transmit<br>Receive       | 40<br>40                  | 60<br>60           |                           | dBC   |
| Power Dr                                                                                                                                                                     | ivers PI, PO+,            | PO-                       |                    | •                         |       |
| Input Current (V <sub>AG</sub> – 0.3 V $\leq$ PI $\leq$ V <sub>AG</sub> + 0.3 V)                                                                                             | PI                        | —                         | ± 0.05             | ± 1.0                     | μA    |
| Input Resistance (VAG – 0.3 V $\leq$ PI $\leq$ VAG + 0.3 V)                                                                                                                  | PI                        | 10                        | _                  | —                         | MΩ    |
| Input Offset Voltage                                                                                                                                                         | PI                        | —                         | _                  | ± 20                      | mV    |
| Output Offset Voltage of PO+ Relative to PO- (Inverted Unity Ga                                                                                                              | in for PO–)               | —                         | _                  | ± 50                      | mV    |
| Output Current (V <sub>SS</sub> + 0.4 V $\leq$ PO+ or PO- $\leq$ V <sub>DD</sub> - 0.4 V)                                                                                    |                           | ± 10                      | _                  | —                         | mA    |
| PO+ or PO- Output Resistance (Inverted Unity Gain for PO-)                                                                                                                   |                           | _                         | 1                  | _                         | Ω     |
| Gain Bandwidth Product (10 kHz, Open Loop for PO-)                                                                                                                           |                           | —                         | 1000               | —                         | kHz   |
| Load Capacitance (PO+ or PO- to VAG, or PO+ to PO-)                                                                                                                          |                           | 0                         | _                  | 1000                      | pF    |
| Gain of PO+ Relative to PO– (R <sub>L</sub> = 300 $\Omega$ , + 3 dBm0, 1 kHz)                                                                                                |                           | - 0.2                     | 0                  | + 0.2                     | dB    |
| Total Signal to Distortion at PO+ and PO– with a Differential Load<br>100 nF in serie<br>Current Limitation ± 1                                                              | es with $\ge$ 20 $\Omega$ | 45<br>—<br>—              | 60<br>40<br>40     |                           | dBC   |
| Power Supply Rejection Ratio<br>(0 to 25 kHz @ 50 mVrms Applied to V <sub>DD</sub> .<br>PO– Connected to PI. Differential or Measured<br>Referenced to V <sub>AG</sub> Pin.) | 0 to 4 kHz<br>4 to 25 kHz | 40<br>—                   | 55<br>40           |                           | dB    |

## ANALOG ELECTRICAL CHARACTERISTICS ( $V_{DD}$ = 2.7 to 3.6 V, $V_{SS}$ = 0 V, $T_A$ = -40 to + 85°C)



#### ANALOG TRANSMISSION PERFORMANCE

 $(V_{DD} = 2.7 \text{ to } 3.6 \text{ V}, V_{SS} = 0 \text{ V}, \text{All Analog Signals Referenced to } V_{AG}, 0 \text{ dBm0} = 0.436 \text{ Vrms} = -5 \text{ dBm} @ 600 \Omega, \text{FST} = \text{FSR} = 8 \text{ kHz}, \text{BCLKT} = \text{MCLK} = 2.048 \text{ MHz Synchronous Operation}, T_A = -40 \text{ to } + 85^{\circ}\text{C}, \text{Unless Otherwise Noted}$ 

| A/D                                                                               |          |          |        | D/A      |          |        |        |
|-----------------------------------------------------------------------------------|----------|----------|--------|----------|----------|--------|--------|
| Characteristics                                                                   |          | Тур      | Max    | Min      | Тур      | Max    | Units  |
| Absolute Gain (0 dBm0 @ 1.02 kHz, T <sub>A</sub> = 25°C, V <sub>DD</sub> = 3.0 V) | - 0.25   | —        | + 0.25 | - 0.25   | —        | + 0.25 | dB     |
| Absolute Gain Variation with Temperature @ 3.0 V                                  |          |          |        |          |          |        |        |
| Referenced to $25^{\circ}$ C $-40$ to $+85^{\circ}$ C                             |          | ± 0.02   | ± 0.05 | —        | ± 0.02   | ± 0.05 | dB     |
| Absolute Gain Variation with Power Supply ( $T_A = 25^{\circ}C$ )                 | —        | ± 0.02   | ± 0.05 | —        | ± 0.02   | ± 0.05 | dB     |
| Total Distortion, 1.02 kHz Tone (C-Message Weighting)                             |          |          |        |          |          |        |        |
| + 3 dBm0                                                                          | 45       | 55       | -      | 50       | 60       | —      | dBC    |
| 0 dBm0<br>– 10 dBm0                                                               | 50<br>54 | 60<br>60 | _      | 48<br>45 | 63<br>60 | _      |        |
| – 10 dBh0<br>– 20 dBm0                                                            | 54       | 54       |        | 45       | 55       | _      |        |
| – 30 dBm0                                                                         | 41       | 44       |        | 40       | 47       |        |        |
| -40 dBm0                                                                          | 32       | 34       | _      | 35       | 37       | _      |        |
| -50 dBm0                                                                          | 22       | 24       | _      | 25       | 27       | _      |        |
| -60 dBm0                                                                          | 12       | 14       | _      | 15       | 17       | _      |        |
| Idle Channel Noise (For A/D, See Note 1)                                          |          |          |        |          |          |        |        |
| (C–Message Weighted)                                                              | —        | —        | 18     | _        | _        | 14     | dBrnc0 |
| (Psophometric Weighted)                                                           | —        | —        | - 72   | —        | —        | - 76   | dBm0p  |
| Frequency Response 15 Hz                                                          | _        | —        | - 40   | - 0.5    | —        | 0      | dB     |
| (Relative to 1.02 kHz @ 0 dBm0) (HB = 0) 50 Hz                                    | —        | —        | - 30   | - 0.5    | -        | 0      |        |
| 60 Hz                                                                             | —        | —        | - 26   | - 0.5    | -        | 0      |        |
| 165 Hz                                                                            | -        | - 3      | -      | - 0.5    | -        | 0      |        |
| 200 Hz                                                                            | - 1.0    | —        | - 0.4  | - 0.5    | -        | 0      |        |
| 300 to 3000 Hz                                                                    | - 0.20   | —        | + 0.20 | - 0.20   | -        | + 0.20 |        |
| 3000 – 3200 Hz                                                                    | -        | —        | ± 0.20 |          | —        | ± 0.20 |        |
| 3300 Hz                                                                           | - 0.35   | —        | + 0.20 | - 0.35   | -        | + 0.20 |        |
| 3400 Hz<br>3600 Hz                                                                | - 0.8    |          | 0      | - 0.85   |          | 0      |        |
| 4000 Hz                                                                           |          | - 3      | - 14   |          | - 3      | - 14   |        |
| 4600 Hz to 100 kHz                                                                |          | _        | - 32   |          |          | - 30   |        |
| Out–of–Band Spurious at V <sub>AG</sub> Ref (300 to 3400 Hz @ 0 dBm0 in)          |          |          |        |          |          |        |        |
| 4600 to 7600 Hz                                                                   | _        | _        | _      | _        | _        | - 30   | dB     |
| 7600 to 8400 Hz                                                                   | _        | _        | l _    | _        | _        | - 40   |        |
| 8400 to 100,000 Hz                                                                | —        | —        | —      | —        | —        | - 30   |        |
| Idle Channel Noise Selective (8 kHz, Input = V <sub>AG</sub> , 30 Hz Bandwidth)   | —        | —        | —      | —        | —        | - 70   | dBm0   |
| Absolute Delay (1600 Hz) (HB = 0)                                                 | —        | —        | 315    | —        | —        | 205    | μs     |
| Group Delay Referenced to 1600 Hz 500 to 600 Hz                                   | _        | _        | 210    | - 40     | _        | _      | μs     |
| 600 to 800 Hz                                                                     | —        | —        | 130    | - 40     | —        | _      |        |
| 800 to 1000 Hz                                                                    | —        | —        | 70     | - 40     | —        | —      |        |
| 1000 to 1600 Hz                                                                   | —        | —        | 35     | - 30     | -        | —      |        |
| 1600 to 2600 Hz                                                                   | -        | —        | 70     | -        | -        | 85     |        |
| 2600 to 2800 Hz                                                                   | -        | —        | 95     | —        | -        | 110    |        |
| 2800 to 3000 Hz                                                                   |          | —        | 145    | —        | —        | 175    |        |
| Crosstalk of 1020 Hz @ 0 dBm0 from A/D or D/A (Note 2)                            |          | - 90     | - 75   |          | - 90     | - 75   | dB     |

NOTES:

1. Extrapolated from a 1020 Hz @ - 50 dBm0 distortion measurement to correct for encoder enhancement.

2. Selectively measured while stimulated with 2667 Hz @ - 50 dBm0.



#### DIGITAL SWITCHING CHARACTERISTICS, LONG FRAME SYNC AND SHORT FRAME SYNC

(V<sub>DD</sub> = 2.7 to 3.6 V, V<sub>SS</sub> = 0 V, All Digital Signals Referenced to V<sub>SS</sub>, T<sub>A</sub> = -40 to +85°C, C<sub>L</sub> = 150 pF, Unless Otherwise Noted)

| Ref.<br>No. | Characteristics                                                                                                                                | Min | Тур          | Max  | Unit |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------|------|------|
| 1           | Master Clock Frequency for MCLK                                                                                                                | _   | 256          | _    | kHz  |
|             |                                                                                                                                                | —   | 512          | —    |      |
|             |                                                                                                                                                | —   | 1536         | —    |      |
|             |                                                                                                                                                | —   | 1544         | —    |      |
|             |                                                                                                                                                | _   | 2048         | —    |      |
|             |                                                                                                                                                | _   | 2560<br>4096 | _    |      |
| 1           | MCLK Duty Cycle for 256 kHz Operation                                                                                                          | 45  | _            | 55   | %    |
| 2           | Minimum Pulse Width High for MCLK (Frequencies of 512 kHz or Greater)                                                                          | 50  | —            | _    | ns   |
| 3           | Minimum Pulse Width Low for MCLK (Frequencies of 512 kHz or Greater)                                                                           | 50  | —            | _    | ns   |
| 4           | Rise Time for All Digital Signals                                                                                                              | _   | —            | 50   | ns   |
| 5           | Fall Time for All Digital Signals                                                                                                              | _   | —            | 50   | ns   |
| 6           | Setup Time from MCLK Low to FST High                                                                                                           | 50  | —            | _    | ns   |
| 7           | Setup Time from FST High to MCLK Low                                                                                                           | 50  | —            | _    | ns   |
| 8           | Bit Clock Data Rate for BCLKT or BCLKR                                                                                                         | 256 | —            | 4096 | kHz  |
| 9           | Minimum Pulse Width High for BCLKT or BCLKR                                                                                                    | 50  | —            | —    | ns   |
| 10          | Minimum Pulse Width Low for BCLKT or BCLKR                                                                                                     | 50  | —            | —    | ns   |
| 11          | Hold Time from BCLKT (BCLKR) Low to FST (FSR) High                                                                                             | 20  | —            | _    | ns   |
| 12          | Setup Time for FST (FSR) High to BCLKT (BCLKR) Low                                                                                             | 80  | —            | —    | ns   |
| 13          | Setup Time from DR Valid to BCLKR Low                                                                                                          | 0   | —            | —    | ns   |
| 14          | Hold Time from BCLKR Low to DR Invalid                                                                                                         | 50  | -            | _    | ns   |
|             | LONG FRAME SPECIFIC TIMING                                                                                                                     |     |              |      |      |
| 15          | Hold Time from 2nd Period of BCLKT (BCLKR) Low to FST (FSR) Low                                                                                | 50  | _            |      | ns   |
| 16          | Delay Time from FST or BCLKT, Whichever is Later, to DT for Valid MSB Data                                                                     |     | _            | 60   | ns   |
| 17          | Delay Time from BCLKT High to DT for Valid Data                                                                                                |     | _            | 60   | ns   |
| 18          | Delay Time from the Later of the 13th (16th for Sign–Extended Mode) BCLKT Falling Edge, or the Falling Edge of FST to DT Output High Impedance | 10  | _            | 60   | ns   |
| 19          | Minimum Pulse Width Low for FST or FSR                                                                                                         | 50  | —            |      | ns   |
|             | SHORT FRAME SPECIFIC TIMING                                                                                                                    |     |              |      |      |
| 20          | Hold Time from BCLKT (BCLKR) Low to FST (FSR) Low                                                                                              | 50  | _            | _    | ns   |
| 21          | Setup Time from FST (FSR) Low to MSB Period of BCLKT (BCLKR) Low                                                                               | 50  | —            | _    | ns   |
| 22          | Delay Time from BCLKT High to DT Data Valid                                                                                                    | 10  | —            | 60   | ns   |
| 23          | Delay Time from the 13th (16th for Sign–Extended Mode) BCLKT Low to DT<br>Output High Impedance                                                | 10  | _            | 60   | ns   |







Figure 3. Long Frame Sync Timing







Figure 4. Short Frame Sync Timing





Figure 5. MC145483 Test Circuit — Signals Referenced to  $V_{AG}$  Pin



Figure 6. MC145483 Test Circuit — Signals Referenced to VSS









Figure 8. MC145483 Step–Up Transformer Line Interface

**Freescale Semiconductor, Inc.** 



### PACKAGE DIMENSIONS



SD SUFFIX SSOP CASE 940C-02



NOTES:

. CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS AND TOLERANCES PER ANSI 1. 2.

INCHES

MIN MAX

0.050 BSC

0.010 0.012

0°7° 0.395 0.415

0.009

0.004

- Y14.5M, 1982. DIMENSIONS A AND B DO NOT INCLUDE 3. MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT
- EXCEED 0.15MM PER SIDE. DIMENSION IS THE LENGTH OF TERMINAL 4. FOR SOLDERING TO A SUBSTRATE. TERMINAL POSITIONS ARE SHOWN FOR 5.

REFERENCE ONLY. THE LEAD WIDTH DIMENSION DOES NOT 6. INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL

BE 0.08MM TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION.

|     | MILLIN | IETERS | INC       | HES   |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 7.10   | 7.30   | 0.280     | 0.287 |  |
| В   | 5.20   | 5.38   | 0.205     | 0.212 |  |
| С   | 1.75   | 1.99   | 0.069     | 0.078 |  |
| D   | 0.25   | 0.38   | 0.010     | 0.015 |  |
| F   | 0.65   | 1.00   | 0.026     | 0.039 |  |
| G   | 0.65   | BSC    | 0.026 BSC |       |  |
| Η   | 0.59   | 0.75   | 0.023     | 0.030 |  |
| J   | 0.10   | 0.20   | 0.004     | 0.008 |  |
| L   | 7.65   | 7.90   | 0.301     | 0.311 |  |
| Μ   | 0 °    | 8 °    | 0 °       | 8°    |  |
| Ν   | 0.05   | 0.21   | 0.002     | 0.008 |  |



DT SUFFIX TSSOP CASE 948E-02



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI 1. Y14.5M, 1982.
- TH-30M, 1992. CONTROLLING DIMENSION: MILLIMETER. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS. SHALL NOT 2. 3.
- NOLD FLASH ON GATE DURNS STALL NOT EXCEED 0.15 (0.006) PER SIDE. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL 4.
- INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. TERMINAL NUMBERS ARE SHOWN FOR DEEEDENCE ONLY 5.
- 6.
- REFERENCE ONLY. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. 7.

|     | MILLIMETERS |      | INCHES    |       |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 6.40        | 6.60 | 0.252     | 0.260 |
| В   | 4.30        | 4.50 | 0.169     | 0.177 |
| С   |             | 1.20 |           | 0.047 |
| D   | 0.05        | 0.15 | 0.002     | 0.006 |
| F   | 0.50        | 0.75 | 0.020     | 0.030 |
| G   | 0.65 BSC    |      | 0.026 BSC |       |
| Н   | 0.27        | 0.37 | 0.011     | 0.015 |
| J   | 0.09        | 0.20 | 0.004     | 0.008 |
| J1  | 0.09        | 0.16 | 0.004     | 0.006 |
| Κ   | 0.19        | 0.30 | 0.007     | 0.012 |
| K1  | 0.19        | 0.25 | 0.007     | 0.010 |
| L   | 6.40 BSC    |      | 0.252 BSC |       |
| М   | 0°          | 8°   | 0°        | 8°    |



FC SUFFIX QFN CASE 1311–02





This page intentionally left blank.



This page intentionally left blank.



Home Page: www.freescale.com email: support@freescale.com USA/Europe or Locations Not Listed: Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 (800) 521-6274 480-768-2130 support@freescale.com Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH **Technical Information Center** Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokvo 153-0064, Japan 0120 191014 +81 2666 8080 support.japan@freescale.com Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. **Technical Information Center** 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 (800) 441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor

@hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

