



TPS53219

SLUSAA8 -NOVEMBER 2010

## Wide Input Voltage, Eco-mode™, Single Synchronous Step-Down Controller

Check for Samples: TPS53219

## **FEATURES**

www.ti.com

- Wide Input Voltage Range: 4.5 V to 28 V
- Output Voltage Range: 0.6 V to 5.5 V
- Wide Output Load Range: 0 A to > 20 A
- Built-In 0.6-V Reference
- Built-In LDO Linear Voltage Regulator
- Auto-Skip Eco-mode<sup>™</sup> for Light-Load Efficiency
- D-CAP™ Mode with 100-ns Load-Step Response
- Adaptive On-Time Control Architecture with 8 Selectable Frequency Settings
- 4700ppm/°C R<sub>DS(on)</sub> Current Sensing
- 0.7-ms, 1.4-ms, 2.8-ms and 5.6-ms Selectable Internal Voltage Servo Soft-Start
- Pre-Charged Start-up Capability
- Built-In Output Discharge
- Power Good Output
- Integrated Boost Switch
- Built-in OVP/UVP/OCP
- Thermal Shutdown (Non-latch)
- 3 mm × 3mm QFN, 16-Pin (RGT) Package

## **APPLICATIONS**

- Point-of-Load Systems
  - Storage Computer
  - Server Computer
  - Multi-Function Printer
  - Embedded Computing

## **DESCRIPTION**

The TPS53219 is small-sized single buck controller with adaptive on-time D-CAP™ mode control. The device is suitable for low output voltage, high current, PC system power rail and similar point-of-load (POL) power supplies in digital consumer products. The small package and minimal pin-count save space on the PCB, while the dedicated EN pin and pre-set frequency selections simplify the power supply design. The skip-mode at light load conditions, strong gate drivers and low-side FET R<sub>DS(on)</sub> current sensing supports low-loss and high efficiency, over a broad load range. The conversion input voltage (high-side FET drain voltage) range is between 3 V and 28 V, and the output voltage range is between 0.6 V and 5.5 V. The TPS53219 is available in a 16-pin, QFN package specified from -40°C to 85°C.



A

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### ORDERING INFORMATION

| TA            | PACKAGE           | ORDERING DEVICE<br>NUMBER | PINS | OUTPUT SUPPLY | MINIMUM<br>QUANTITY | ECO PLAN        |
|---------------|-------------------|---------------------------|------|---------------|---------------------|-----------------|
| –40°C to 85°C | Digetic OFN (DCT) | TPS53219RGTR              | 16   | Tape and reel | 3000                | Green (RoHS and |
| -40°C 10 85°C | Plastic QFN (RGT) | TPS53219RGTT              | 16   | Mini-reel     | 250                 | no Pb/Br)       |

## **ABSOLUTE MAXIMUM RATINGS**(1)

over operating free-air temperature range (unless otherwise noted)

|                        |                    |                         | VALUE      | UNIT |
|------------------------|--------------------|-------------------------|------------|------|
|                        | VBST               |                         | -0.3 to 37 |      |
|                        | VBST <sup>(2</sup> |                         | –0.3 to 7  |      |
| land to the second     | VDD                |                         | -0.3 to 28 | .,   |
| Input voltage range    | CVA                | DC                      | -2.0 to 30 | V    |
|                        | SW                 | Pulse <20ns, E = 5 μJ   | <b>-</b> 7 |      |
|                        | VDRV,              | EN, TRIP, VFB, RF, MODE | -0.3 to 7  |      |
|                        | DRVH               |                         | -2.0 to 37 |      |
| Output walta as assess | DRVH(              | 2)                      | -0.3 to 7  | V    |
| Output voltage range   | DRVL,              | VREG                    | –0.5 to 7  | V    |
|                        | PGOO               | )                       | -0.3 to 7  |      |
| T <sub>J</sub>         | Junctio            | n temperature range     | 150        | °C   |
| T <sub>STG</sub>       | Storage            | temperature range       | -55 to 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Voltage values are with respect to the SW terminal

## THERMAL INFORMATION

|                  | THERMAL METRIC <sup>(1)</sup>                | TPS53219   | LIMITO |  |
|------------------|----------------------------------------------|------------|--------|--|
|                  | I HERMAL METRIC                              | 16-PIN RGT | UNITS  |  |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 51.3       |        |  |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 85.4       |        |  |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 20.1       | 00044  |  |
| ΨЈТ              | Junction-to-top characterization parameter   | 1.3        | °C/W   |  |
| ΨЈВ              | Junction-to-board characterization parameter | 19.4       |        |  |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | 6.0        |        |  |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

Submit Documentation Feedback

Copyright © 2010, Texas Instruments Incorporated

STRUMENTS

www.ti.com

**TPS53219** 

SLUSAA8 -NOVEMBER 2010

## **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)

|                      |                                | MIN  | TYP MAX | UNIT |
|----------------------|--------------------------------|------|---------|------|
|                      | VBST                           | -0.1 | 34.5    |      |
|                      | VDD                            | 4.5  | 25      |      |
| Input voltage range  | SW                             | -1.0 | 28      | V    |
|                      | VBST <sup>(1)</sup>            | -0.1 | 6.5     |      |
|                      | EN, TRIP, VFB, RF, VDRV, MODE  | -0.1 | 6.5     |      |
|                      | DRVH                           | -1.0 | 34.5    |      |
| Output voltage renge | DRVH <sup>(1)</sup>            | -0.1 | 6.5     | V    |
| Output voltage range | DRVL, VREG                     |      | 6.5     | V    |
|                      | PGOOD                          | -0.1 | 6.5     |      |
| T <sub>A</sub>       | Operating free-air temperature | -40  | 85      | °C   |

<sup>(1)</sup> Voltage values are with respect to the SW terminal.



## **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range, VDD = 12 V (Unless otherwise noted)

|                       | PARAMETER                         | CONDITIONS                                                                                     | MIN   | TYP   | MAX      | UNIT |
|-----------------------|-----------------------------------|------------------------------------------------------------------------------------------------|-------|-------|----------|------|
| SUPPLY                | CURRENT                           |                                                                                                |       |       | <u> </u> |      |
| $I_{VDD}$             | VDD supply current                | VDD current, $T_A$ = 25°C, No Load, $V_{EN}$ = 5 V, $V_{VFB}$ = 0.630 V                        |       | 420   | 590      | μA   |
| I <sub>VDDSDN</sub>   | VDD shutdown current              | VDD current, T <sub>A</sub> =25°C, No Load, V <sub>EN</sub> =0 V                               |       |       | 10       | μA   |
| INTERNA               | L REFERENCE VOLTAGE               |                                                                                                | 1     |       | '        |      |
| $V_{VFB}$             | VFB regulation voltage            | VFB voltage, CCM condition <sup>(1)</sup>                                                      |       | 600   |          | mV   |
|                       |                                   | T <sub>A</sub> = 25°C                                                                          | 597   | 600   | 603      |      |
| $V_{VFB}$             | VFB regulation voltage            | 0°C ≤ T <sub>A</sub> ≤ 85°C                                                                    | 595.2 | 600.0 | 604.8    | mV   |
|                       |                                   | -40°C ≤ T <sub>A</sub> ≤ 85°C                                                                  | 594   | 600   | 606      |      |
| I <sub>VFB</sub>      | VFB input current                 | V <sub>VFB</sub> = 0.630V, T <sub>A</sub> = 25°C                                               |       | 0.002 | 0.200    | μΑ   |
| OUTPUT                | DRIVERS                           |                                                                                                | 1     |       | '        |      |
| <u> </u>              | DD)///                            | Source, I <sub>DRVH</sub> = -50 mA                                                             |       | 1.5   | 3        | _    |
| $R_{DRVH}$            | DRVH resistance                   | Sink, I <sub>DRVH</sub> = 50 mA                                                                |       | 0.7   | 1.8      | Ω    |
| Б                     | DD\//'-1                          | Source, I <sub>DRVL</sub> = -50 mA                                                             |       | 1.0   | 2.2      | _    |
| $R_{DRVL}$            | DRVL resistance                   | Sink, I <sub>DRVL</sub> = 50 mA                                                                |       | 0.5   | 1.2      | Ω    |
|                       | B 10                              | DRVH-off to DRVL-on                                                                            | 7     | 17    | 30       |      |
| t <sub>DEAD</sub>     | Dead time                         | DRVL-off to DRVH-on                                                                            | 10    | 22    | 35       | ns   |
| LDO OUT               | PUT                               |                                                                                                | 1     |       | '        |      |
| $V_{VREG}$            | LDO output voltage                | 0 mA ≤ I <sub>VREG</sub> ≤ 50 mA                                                               | 5.76  | 6.20  | 6.67     | V    |
| I <sub>VREG</sub>     | LDO output current <sup>(1)</sup> | Maximum current allowed from LDO                                                               |       |       | 50       | mA   |
| $V_{DO}$              | LDO drop out voltage              | V <sub>VDD</sub> = 4.5 V, I <sub>VREG</sub> = 50 mA                                            |       |       | 364      | mV   |
| воот st               | RAP SWITCH                        |                                                                                                |       |       |          |      |
| V <sub>FBST</sub>     | Forward voltage                   | $V_{VREG-VBST}$ , $I_F = 10$ mA, $T_A = 25$ °C                                                 |       | 0.1   | 0.2      | V    |
| I <sub>VBSTLK</sub>   | VBST leakagecurrent               | V <sub>VBST</sub> = 23 V, V <sub>SW</sub> = 17 V, T <sub>A</sub> = 25°C                        |       | 0.01  | 1.5      | μA   |
| DUTY AN               | D FREQUENCY CONTROL               |                                                                                                |       |       | 1        |      |
| t <sub>OFF(min)</sub> | Minimum off-time                  | T <sub>A</sub> = 25°C                                                                          | 150   | 260   | 400      | ns   |
| t <sub>ON(min)</sub>  | Minimum on-time                   | $V_{IN}$ = 17 V, $V_{OUT}$ = 0.6 V, $R_{RF}$ = 0 $\Omega$ to VREG, $T_A$ = 25°C <sup>(1)</sup> |       | 35    |          | ns   |
| SOFTSTA               | ART                               |                                                                                                |       |       |          |      |
|                       |                                   | $0 \text{ V} \le \text{V}_{\text{OUT}} \le 95\%, \text{R}_{\text{MODE}} = 39 \text{ k}\Omega$  |       | 0.7   |          |      |
|                       |                                   | $0 \text{ V} \le \text{V}_{\text{OUT}} \le 95\%, \text{R}_{\text{MODE}} = 100\text{k}Ω$        |       | 1.4   |          |      |
| t <sub>SS</sub>       | Internal soft-start time          | $0 \text{ V} \le \text{V}_{\text{OUT}} \le 95\%, \text{R}_{\text{MODE}} = 200 \text{ k}Ω$      |       | 2.8   |          | ms   |
|                       |                                   | $0 \text{ V} \le \text{V}_{\text{OUT}} \le 95\%, \text{R}_{\text{MODE}} = 470 \text{ k}Ω$      |       | 5.6   |          |      |
| POWERG                | OOD                               |                                                                                                |       |       |          |      |
|                       |                                   | PG in from lower                                                                               | 92.5% | 96.0% | 98.5%    |      |
| $V_{THPG}$            | PG threshold                      | PG in from higher                                                                              | 108%  | 111%  | 114%     |      |
|                       |                                   | PG hysteresis                                                                                  | 2.5%  | 5.0%  | 7.8%     |      |
| R <sub>PG</sub>       | PG transistor on-resistance       |                                                                                                | 15    | 30    | 50       | Ω    |
|                       |                                   | +                                                                                              |       |       |          |      |

<sup>(1)</sup> Ensured by design. Not production tested.



www.ti.com SLUSAA8 -NOVEMBER 2010

#### **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range, VDD = 12 V (Unless otherwise noted)

|                       | PARAMETER                             | TEST CONDITIONS                                                                | MIN  | TYP  | MAX  | UNIT   |
|-----------------------|---------------------------------------|--------------------------------------------------------------------------------|------|------|------|--------|
| LOGIC TH              | RESHOLD AND SETTING CONDITION         | S                                                                              |      |      |      |        |
|                       | ENL college de de de la la            | Enable                                                                         | 1.8  |      |      |        |
| V <sub>EN</sub>       | EN voltage threshold                  | Disable                                                                        |      |      | 0.5  | V      |
| I <sub>EN</sub>       | EN input current                      | V <sub>EN</sub> = 5 V                                                          |      |      | 1.0  | μA     |
|                       |                                       | $R_{RF} = 0 \Omega$ to GND, $T_A = 25^{\circ}C^{(1)}$                          | 200  | 250  | 300  |        |
|                       |                                       | $R_{RF} = 187 \text{ k}\Omega \text{ to GND, } T_A = 25^{\circ}C^{(1)}$        | 250  | 300  | 350  |        |
|                       |                                       | $R_{RF} = 619 \text{ k}\Omega \text{ to GND, } T_A = 25^{\circ}\text{C}^{(1)}$ | 350  | 400  | 450  |        |
| ,                     | 0.331.4                               | $R_{RF} = Open, T_A = 25^{\circ}C^{(1)}$                                       | 450  | 500  | 550  |        |
| $f_{SW}$              | Switching frequency                   | $R_{RF} = 866 \text{ k}\Omega \text{ to } V_{REG}, T_A = 25^{\circ}C^{(1)}$    | 580  | 650  | 720  | kHz    |
|                       |                                       | $R_{RF}$ = 309 k $\Omega$ to $V_{REG}$ , $T_A$ = 25°C <sup>(1)</sup>           | 670  | 750  | 820  |        |
|                       |                                       | $R_{RF} = 124 \text{ k}\Omega \text{ to } V_{REG}, T_A = 25^{\circ}C^{(1)}$    | 770  | 850  | 930  |        |
|                       |                                       | $R_{RF} = 0 \Omega$ to $V_{REG}$ , $T_A = 25^{\circ}C^{(1)}$                   | 880  | 970  | 1070 |        |
| VO DISCH              | ARGE                                  |                                                                                |      |      |      |        |
| I <sub>Dischg</sub>   | VO discharge current                  | V <sub>EN</sub> = 0 V, V <sub>SW</sub> = 0.5 V                                 | 5    | 13   |      | mA     |
|                       | ION: CURRENT SENSE                    | -                                                                              |      |      |      |        |
| I <sub>TRIP</sub>     | TRIP source current                   | V <sub>TRIP</sub> = 1 V, T <sub>A</sub> = 25°C                                 | 9    | 10   | 11   | μA     |
| TC <sub>ITRIP</sub>   | TRIP current temp. coef.              | T <sub>A</sub> = 25°C <sup>(2)</sup>                                           |      | 4700 |      | ppm/°C |
| $V_{TRIP}$            | Current limit threshold setting range | V <sub>TRIP-GND</sub> voltage                                                  | 0.2  |      | 3    | V      |
|                       |                                       | V <sub>TRIP</sub> = 3.0 V                                                      | 355  | 375  | 395  |        |
| $V_{OCL}$             |                                       | TRIP = 1.6 V 185                                                               |      | 200  | 215  | mV     |
|                       |                                       | V <sub>TRIP</sub> = 0.2 V                                                      | 17   | 25   | 33   |        |
|                       |                                       | V <sub>TRIP</sub> = 3.0 V                                                      | -406 | -375 | -355 |        |
| $V_{OCLN}$            | Negative current limit threshold      | V <sub>TRIP</sub> = 1.6 V                                                      | -215 |      |      | mV     |
|                       | -                                     | V <sub>TRIP</sub> = 0.2 V                                                      | -33  | -25  | -17  |        |
|                       |                                       | Positive                                                                       | 3    | 15   |      |        |
| $V_{AZC(adj)}$        | Auto zero cross adjustable range      | Negative                                                                       |      | -15  | -3   | mV     |
| PROTECT               | ION: UVP AND OVP                      |                                                                                |      |      |      |        |
| V <sub>OVP</sub>      | OVP trip threshold voltage            | OVP detect                                                                     | 115% | 120% | 125% |        |
| t <sub>OVP(del)</sub> | OVP propagation delay time            | VFB delay with 50-mV overdrive                                                 |      | 1    |      | μs     |
| V <sub>UVP</sub>      | Output UVP trip threshold voltage     | UVP detect                                                                     | 65%  | 70%  | 75%  | •      |
| t <sub>UVP(del)</sub> | Output UVP propagation delay time     |                                                                                | 0.8  | 1    | 1.2  | ms     |
| t <sub>UVP(en)</sub>  | Output UVP enable delay time          | from EN to UVP workable, $R_{MODE} = 39 \text{ k}\Omega$                       | 2.00 | 2.55 | 3.00 | ms     |
| UVLO                  |                                       | , most                                                                         | +    |      |      |        |
|                       |                                       | Wake up                                                                        | 4.00 | 4.18 | 4.50 |        |
| $V_{UVVREG}$          | VREG UVLO threshold                   | Hysteresis                                                                     |      | 0.25 | ,    | V      |
| THERMAL               | SHUTDOWN                              | •                                                                              | I    |      |      |        |
|                       |                                       | Shutdown temperature <sup>(2)</sup>                                            |      | 145  |      |        |
| $T_{SDN}$             | Thermal shutdown threshold            | Hysteresis (2)                                                                 |      | 10   |      | °C     |

<sup>(1)</sup> Not production tested. Test conditions are  $V_{IN} = 12 \text{ V}$ ,  $V_{OUT} = 1.1 \text{ V}$ ,  $I_{OUT} = 10 \text{ A}$  and using the application circuit shown in Figure 17 and Figure 18.

(2) Ensured by design. Not production tested

# TEXAS INSTRUMENTS

## PIN DESCRIPTION



## **PIN FUNCTIONS**

| PIN<br>NAME | PIN<br>NO. | I/O/P <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                           |
|-------------|------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DRVH        | 13         | 0                    | High-side MOSFET driver output. The SW node referenced floating driver. The gate drive voltage is defined by the voltage across VBST to SW node bootstrap flying capacitor.                                                                           |
| DRVL        | 11         | 0                    | Synchronous MOSFET driver output. The PGND referenced driver. The gate drive voltage is defined by VDRV voltage.                                                                                                                                      |
| EN          | 2          | I                    | Enable pin                                                                                                                                                                                                                                            |
| GND         | 7          | _                    | Ground pin                                                                                                                                                                                                                                            |
| MODE        | 5          | I                    | Soft-start and Skip/CCM selection. Connect a resistor to select soft-start time using Table 1 . The soft-start time is detected and stored into internal register during start-up.                                                                    |
| NC          | 15         | _                    | No connection.                                                                                                                                                                                                                                        |
| PGOOD       | 16         | 0                    | Open drain power good flag. Provides 1-ms start up delay after the VFB pin voltage falls within specified limits. When VFB goes out specified limits PGOOD goes low within 10 µs.                                                                     |
| PGND        | 8          | G                    | Power ground.                                                                                                                                                                                                                                         |
| RF          | 4          | I                    | Switching frequency selection. Connect a resistor to GND or VREG to select switching frequency using Table 2. The switching frequency is detected and stored during the startup.                                                                      |
| SW          | 12         | Р                    | Output of converted power. Connect this pin to the output inductor.                                                                                                                                                                                   |
| TRIP        | 1          | I                    | OCL detection threshold setting pin. 10 $\mu$ A at room temp, 4700ppm/°C current is sourced and set the OCL trip voltage as follows. $V_{\text{OCL}} = V_{\text{TRIP}}/8 \qquad (V_{\text{TRIP}} \le 3 \text{ V}, V_{\text{OCL}} \le 375 \text{ mV})$ |
| VBST        | 14         | Р                    | Supply input for high-side FET gate driver (boost terminal). Connect a capacitor from this pin to SW-node. Internally connected to VREG via bootstrap MOSFET switch.                                                                                  |
| VDD         | 6          | Р                    | Controller power supply input.                                                                                                                                                                                                                        |
| VDRV        | 10         | I                    | Gate drive supply voltage input. Connect to VREG if using LDO output as gate drive supply.                                                                                                                                                            |
| VFB         | 3          | I                    | Output feedback input. Connect this pin to V <sub>OUT</sub> through a resistor divider.                                                                                                                                                               |
| VREG        | 9          | 0                    | 6.2-V LDO output                                                                                                                                                                                                                                      |

(1) I=Input, O=Output, P=Power

www.ti.com SLUSAA8 -NOVEMBER 2010

## **FUNCTIONAL BLOCK DIAGRAM**









4.5 Supply Shutdown Current (µA) 4.0 3.5 3.0 2.5 2.0 1.5 1.0 No Load  $V_{EN} = 0 V$ 0.5  $V_{VDD} = 12 V$ 0.0 -50 -25 25 50 75 125 100 150 Temperature (°C)

Figure 1. VDD Supply Current vs Temperature

Figure 2. VDD Shutdown Current vs Temperature





Figure 3. OVP/UVP Threshold vs Temperature

Figure 4. TRIP Pin Current vs Temperature





Figure 5. Switching Frequency vs Output Current

Figure 6. Switching Frequency vs Output Current

www.ti.com SLUSAA8 -NOVEMBER 2010

## **TYPICAL CHARACTERISTICS (continued)**



Figure 7. Switching Frequency vs Output Current



Figure 8. Switching Frequency vs Output Current



Figure 9. Switching Frequency vs Output Voltage



Figure 10. Output Voltage vs Output Current



Figure 11. Output Voltage vs Input Voltage



Figure 12. Efficiency vs Output Current







Figure 13. Start up Waveform)

Figure 14. Pre-bias Start up Waveform)



Figure 15. Turn Off Waveform

Figure 16. Load Transient Response



www.ti.com

## **APPLICATION CIRCUIT DIAGRAM**



Figure 17. Typical Application Circuit Diagram with Power Block



Figure 18. Typical Application Circuit Diagram with Ceramic Output Capacitors



#### **General Description**

The TPS53219 is a high-efficiency, single channel, synchronous buck regulator controller suitable for low output voltage point-of-load applications in computing and similar digital consumer applications. The device features proprietary D-CAP™ mode control combined with an adaptive on-time architecture. This combination is ideal for building modern low duty ratio, ultra-fast load step response DC-DC converters. The output voltage ranges from 0.6 V to 5.5 V. The conversion input voltage range is from 3 V up to 28V. The D-CAP™ mode uses the ESR of the output capacitor(s) to sense the device current . One advantage of this control scheme is that it does not require an external phase compensation network. This allows a simple design with a low external component count. Eight preset switching frequency values can be chosen using a resistor connected from the RF pin to ground or VREG. Adaptive on-time control tracks the preset switching frequency over a wide input and output voltage range while allowing the switching frequency to increase at the step-up of the load.

The TPS53219 has a MODE pin to select between auto-skip mode and forced continuous conduction mode (FCCM) for light load conditions. The MODE pin also sets the selectable soft-start time ranging from 0.7 ms to 5.6 ms. The strong gate drivers allow low  $R_{DS(on)}$  FETs for high-current applications.

#### **Enable and Soft-Start**

When the EN pin voltage rises above the enable threshold voltage (typically 1.4 V), the controller enters its start-up sequence. The internal LDO regulator starts immediately and regulates to 6.2 V at the VREG pin. The controller then uses the first 250 µs to calibrate the switching frequency setting resistance attached to the RF pin and stores the switching frequency code in internal registers. However, switching is inhibited during this phase. In the second phase, an internal DAC starts ramping up the reference voltage from 0 V to 0.6 V. Depending on the MODE pin setting, the ramping up time varies from 0.7 ms to 5.6 ms. Smooth and constant ramp-up of the output voltage is maintained during start-up regardless of load current.

MODE SOFT-START **ACTION**  $R_{MODE}(k\Omega)$ **SELECTION** TIME (ms) 0.7 39 1.4 100 Pull down to GND Auto Skip 2.8 200 5.6 475 0.7 39 1.4 100 Forced CCM (1) Connect to PGOOD 2.8 200 5.6 475

Table 1. Soft-Start and MODE

12

<sup>(1)</sup> Device goes into Forced CCM after PGOOD becomes high.

## Adaptive On-Time D-CAP™ Control

The TPS53219 does not have a dedicated oscillator that determines switching frequency. However, the device operates with pseudo-constant frequency by feed-forwarding the input and output voltages into the on-time one-shot timer. The adaptive on-time control adjusts the on-time to be inversely proportional to the input voltage and proportional to the output voltage ( $t_{ON} \propto V_{OUT}/V_{IN}$ ).

This makes the switching frequency fairly constant in steady state conditions over a wide input voltage range. The switching frequency is selectable from eight preset values by a resistor connected between the RF pin and GND or between the RF pin and the VREG pin as shown in Table 2. (Leaving the resistance open sets the switching frequency to 500 kHz.)

| rabio zi itoolotoi ana                  | omitoning residuancy         |
|-----------------------------------------|------------------------------|
| RESISTOR (R <sub>RF</sub> ) CONNECTIONS | SWITCHING<br>FREQUENCY (kHz) |
| 0 $\Omega$ to GND                       | 250                          |
| 187 $k\Omega$ to GND                    | 300                          |
| 619 kΩ to GND                           | 400                          |
| Open                                    | 500                          |
| 866 kΩ to VREG                          | 650                          |
| 309 kΩ to VREG                          | 750                          |
| 124 kΩ to VREG                          | 850                          |
| $0~\Omega$ to VREG                      | 970                          |

Table 2. Resistor and Switching Frequency

The off-time is modulated by a PWM comparator. The VFB node voltage (the mid-point of resistor divider) is compared to the internal 0.6-V reference voltage added with a ramp signal. When both signals match, the PWM comparator asserts a set signal to terminate the off time (turn off the low-side MOSFET and turn on high-side MOSFET). The set signal is valid if the inductor current level is below the OCP threshold, otherwise the off time is extended until the current level falls below the threshold.

#### **Small Signal Model**

From small-signal loop analysis, a buck converter using D-CAP™ mode can be simplified as shown in Figure 19.



Figure 19. Simplified Modulator Model

Product Folder Link(s): TPS53219



The output voltage is compared with the internal reference voltage (ramp signal is ignored here for simplicity). The PWM comparator determines the timing to turn on the high-side MOSFET. The gain and speed of the comparator can be assumed high enough to keep the voltage at the beginning of each on cycle substantially constant.

$$H(s) = \frac{1}{s \times ESR \times C_{OUT}}$$
(1)

For the loop stability, the 0 dB frequency,  $f_0$ , defined below must be lower than  $\frac{1}{4}$  of the switching frequency.

$$f_0 = \frac{1}{2\pi \times ESR \times C_{OUT}} \le \frac{f_{SW}}{4}$$
 (2)

According to the equation above, the loop stability of D-CAP<sup>TM</sup> mode modulator is mainly determined by the capacitor chemistry. For example, specialty polymer capacitors (SP-CAP) have an output capacitance on the order of several 100  $\mu$ F and ESR in range of 10 m $\Omega$ . These yields an f<sub>0</sub> on the order of 100 kHz or less and a more stable loop. However, ceramic capacitors have an f<sub>0</sub> at more than 700 kHz, and require special care when used with this modulator. An application circuit for ceramic capacitor is described in section External Parts Selection with All Ceramic Output Capacitors.

## Ramp Signal

The TPS53219 adds a ramp signal to the 0.6-V reference in order to improve jitter performance. As described in the previous section, the feedback voltage is compared with the reference information to keep the output voltage in regulation. By adding a small ramp signal to the reference, the S/N ratio at the onset of a new switching cycle is improved. Therefore the operation becomes less jittery and more stable. The ramp signal is controlled to start with –7mV at the beginning of an on-cycle and becomes 0 mV at the end of an off-cycle in steady state.

## **Light Load Condition in Auto-Skip Operation**

While the MODE pin is pulled low via  $R_{MODE}$ , TPS53219 automatically reduces the switching frequency at light load conditions to maintain high efficiency. Detailed operation is described as follows. As the output current decreases from heavy load condition, the inductor current is also reduced and eventually comes to the point that its rippled valley touches zero level, which is the boundary between continuous conduction and discontinuous conduction modes. The synchronous MOSFET is turned off when this zero inductor current is detected. As the load current further decreases, the converter runs into discontinuous conduction mode (DCM). The on-time is kept almost the same as it was in the continuous conduction mode so that it takes longer time to discharge the output capacitor with smaller load current to the level of the reference voltage. The transition point to the light load operation  $I_{O(LL)}$  (i.e., the threshold between continuous and discontinuous conduction mode) can be calculated as shown in Equation 3.

$$I_{OUT(LL)} = \frac{1}{2 \times L \times f_{SW}} \times \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN}}$$

where

Switching frequency versus output current in the light load condition is a function of L,  $V_{IN}$  and  $V_{OUT}$ , but it decreases almost proportionally to the output current from the  $IO_{(LL)}$  given in Equation 3. For example, it is 60 kHz at  $IO_{(LL)}/5$  if the frequency setting is 300 kHz.

## **Adaptive Zero Crossing**

The TPS53219 has an adaptive zero crossing circuit which performs optimization of the zero inductor current detection at skip mode operation. This function pursues ideal low-side MOSFET turning off timing and compensates inherent offset voltage of the Z-C comparator and delay time of the Z-C detection circuit. It prevents SW-node swing-up caused by too late detection and minimizes diode conduction period caused by too early detection. As a result, better light load efficiency is delivered.

Submit Documentation Feedback

TPS53219

www.ti.com SLUSAA8 -NOVEMBER 2010

#### **Forced Continuous Conduction Mode**

When the MODE pin is tied to PGOOD through a resistor, the controller keeps continuous conduction mode (CCM) in light load condition. In this mode, switching frequency is kept almost constant over the entire load range which is suitable for applications need tight control of the switching frequency at a cost of lower efficiency.

## **Output Discharge Control**

When EN becomes low, the TPS53219 discharges output capacitor using internal MOSFET connected between the SW pin and the PGND pin while the high-side and low-side MOSFETs are maintained in the OFF state. The typical discharge resistance is 40  $\Omega$ . The soft discharge occurs only as EN becomes low. After VREG becomes low, the internal MOSFET turns off and the discharge function becomes inactive.

#### **Low-Side Driver**

The low-side driver is designed to drive high-current low- $R_{DS(on)}$  N-channel MOSFET(s). The drive capability is represented by its internal resistance, which is 1.0  $\Omega$  for VDRV to DRVL and 0.5  $\Omega$  for DRVL to GND. A dead time to prevent shoot through is internally generated between high-side MOSFET off to low-side MOSFET on, and low-side MOSFET off to high-side MOSFET on. The bias voltage VDRV can be delivered from 6.2 V VREG supply or from external power source. The instantaneous drive current is supplied by an input capacitor connected between the VDRV and PGND pins.

The average low-side gate drive current is calculated in Equation 4.

$$I_{GL} = C_{GL} \times V_{VDRV} \times f_{SW}$$
(4)

## **High-Side Driver**

The high-side driver is designed to drive high current, low R<sub>DS(on)</sub> N-channel MOSFET(s). When configured as a floating driver, the bias voltage is delivered from the VDRV pin supply. The average drive current is calculated using Equation 5.

$$I_{GH} = C_{GH} \times V_{VDRV} \times f_{SW}$$
 (5)

The instantaneous drive current is supplied by the flying capacitor between VBST and SW pins. The drive capability is represented by internal resistance, which is 1.5  $\Omega$  for VBST to DRVH and 0.7  $\Omega$  for DRVH to SW.

The driving power which needs to be dissipated from TPS53219 package.

$$P_{DRV} = (I_{GL} + I_{GH}) \times V_{VDRV}$$
(6)

#### **Power Good**

The TPS53219 has power-good output that indicates *high* when switcher output is within the target. The power-good function is activated after soft-start has finished. If the output voltage becomes within +10% or -5% of the target value, internal comparators detect power-good state and the power-good signal becomes high after a 1-ms internal delay. If the output voltage goes outside of +15% or -10% of the target value, the power-good signal becomes low after two microsecond (2-µs) internal delay. The power-good output is an open drain output and must be pulled up externally.



#### **Current Sense and Overcurrent Protection**

TPS53219 has cycle-by-cycle overcurrent limiting control. The inductor current is monitored during the *OFF* state and the controller maintains the *OFF* state during the period in that the inductor current is larger than the overcurrent trip level. In order to provide both good accuracy and cost effective solution, TPS53219 supports temperature compensated MOSFET  $R_{DS(on)}$  sensing. The TRIP pin should be connected to GND through the trip voltage setting resistor,  $R_{TRIP}$ . The TRIP terminal sources  $I_{TRIP}$  current, which is 10  $\mu$ A typically at room temperature, and the trip level is set to the OCL trip voltage  $V_{TRIP}$  as shown in Equation 7. Note that the  $V_{TRIP}$  is limited up to approximately 3 V internally.

$$V_{TRIP}(mV) = R_{TRIP}(k\Omega) \times I_{TRIP}(\mu A)$$
(7)

The inductor current is monitored by the voltage between GND pin and SW pin so that SW pin should be connected to the drain terminal of the low-side MOSFET properly.  $I_{TRIP}$  has 4700 ppm/°C temperature slope to compensate the temperature dependency of the  $R_{DS(on)}$ . The GND pin is used as the positive current sensing node. The GND pin should be connected to the proper current sensing device, (for example, the source terminal of the low-side MOSFET.)

As the comparison is done during the OFF state,  $V_{TRIP}$  sets the valley level of the inductor current. Thus, the load current at the overcurrent threshold,  $I_{OCP}$ , can be calculated as shown in Equation 8.

$$I_{OCP} = \frac{V_{TRIP}}{\left(8 \times R_{DS(on)}\right)} + \frac{I_{IND(ripple)}}{2} = \frac{V_{TRIP}}{\left(8 \times R_{DS(on)}\right)} + \frac{1}{2 \times L \times f_{SW}} \times \frac{\left(V_{IN} - V_{OUT}\right) \times V_{OUT}}{V_{IN}}$$
(8)

In an overcurrent condition, the current to the load exceeds the current to the output capacitor thus the output voltage tends to fall down. Eventually, it crosses the undervoltage protection threshold and shuts down. After a hiccup delay (16 ms with 0.7 ms sort-start), the controller restarts. If the overcurrent condition remains, the procedure is repeated and the device enters hiccup mode.

During the CCM, the negative current limit (NCL) protects the external FET from carrying too much current. The NCL detect threshold is set as the same absolute value as positive OCL but negative polarity. Note that the threshold still represents the valley value of the inductor current.

#### Overvoltage and Undervoltage Protection

TPS53219 monitors a resistor divided feedback voltage to detect over and under voltage. When the feedback voltage becomes lower than 70% of the target voltage, the UVP comparator output goes high and an internal UVP delay counter begins counting. After 1ms, TPS53219 latches OFF both high-side and low-side MOSFETs drivers. The controller restarts after a hiccup delay (16 ms with 0.7 ms soft-start). This function is enabled 1.5-ms after the soft-start is completed.

When the feedback voltage becomes higher than 120% of the target voltage, the OVP comparator output goes high and the circuit latches OFF the high-side MOSFET driver and latches ON the low-side MOSFET driver. The output voltage decreases. If the output voltage reaches UV threshold, then both high-side MOSFET and low-side MOSFET driver will be OFF and the device restarts after an hiccup delay. If the OV condition remains, both high-side MOSFET and low-side MOSFET driver remains OFF until the OV condition is removed.

#### **UVLO Protection**

The TPS53219 uses VREG undervoltage lockout protection (UVLO). When the VREG voltage is lower than the UVLO threshold voltage, the switch mode power supply shuts off. This is non-latch protection.

#### Thermal Shutdown

The TPS53219 uses temperature monitoring. If the temperature exceeds the threshold value (typically 145°C), the device is shut off. This is non-latch protection.

6 Submit Documentation Feedback



#### **External Components Selection**

Selecting external components is a simple process using D-CAP™ Mode.

#### 1. CHOOSE THE INDUCTOR

NSTRUMENTS

The inductance should be determined to give the ripple current of approximately ¼ to ½ of maximum output current. Larger ripple current increases output ripple voltage and improves the signal-to-noise ratio and helps stable operation.

$$L = \frac{1}{I_{\text{IND(ripple)}} \times f_{\text{SW}}} \times \frac{\left(V_{\text{IN(max)}} - V_{\text{OUT}}\right) \times V_{\text{OUT}}}{V_{\text{IN(max)}}} = \frac{3}{I_{\text{OUT(max)}} \times f_{\text{SW}}} \times \frac{\left(V_{\text{IN(max)}} - V_{\text{OUT}}\right) \times V_{\text{OUT}}}{V_{\text{IN(max)}}}$$
(9)

The inductor also requires a low DCR to achieve good efficiency. It also requires enough room above the peak inductor current before saturation. The peak inductor current can be estimated in Equation 10.

$$I_{IND(peak)} = \frac{V_{TRIP}}{8 \times R_{DS(on)}} + \frac{1}{L \times f_{SW}} \times \frac{\left(V_{IN(max)} - V_{OUT}\right) \times V_{OUT}}{V_{IN(max)}}$$
(10)

#### 2. CHOOSE THE OUTPUT CAPACITOR(S)

When organic semiconductor capacitor(s) or specialty polymer capacitor(s) are used, for loop stability, capacitance and ESR should satisfy Equation 2. For jitter performance, Equation 11 is a good starting point to determine ESR.

$$\text{ESR} = \frac{V_{OUT} \times 10\,\text{mV} \times (1-D)}{0.6\,\text{V} \times I_{IND(ripple)}} = \frac{10\,\text{mV} \times L \times f_{SW}}{0.6\,\text{V}} = \frac{L \times f_{SW}}{60} \ \left(\Omega\right)$$

where

- D is the duty factor
- the required output ripple slope is approximately 20 mV per t<sub>SW</sub> (switching period) in terms of VFB terminal voltage

#### 3. DETERMINE THE VALUE OF R1 AND R2

The output voltage is programmed by the voltage-divider resistor, R1 and R2 shown in Figure 19. R1 is connected between the VFB pin and the output, and R2 is connected between the VFB pin and GND. Recommended R2 value is between 10 k $\Omega$  and 20 k $\Omega$ . Determine R1 using Equation 12.

$$R1 = \frac{V_{OUT} - \left(\frac{I_{IND(ripple)} \times ESR}{2}\right) - 0.6}{0.6} \times R2$$
(12)



## **External Parts Selection with All Ceramic Output Capacitors**

When a ceramic output capacitor is used, the stability criteria in Equation 2 cannot be satisfied. The ripple injection approach as shown in Figure 18 is implemented to increase the ripple on the VFB pin and make the system stable. C2 can be fixed at 1 nF. The value of C1 can be selected between 10 nF to 200 nF.

The increased ripple on the VFB pin causes the increase of the VFB DC value. The AC ripple coupled to the VFB pin has two components, one coupled from SW node and the other coupled from  $V_{OUT}$  and they can be calculated using Equation 13 and Equation 14.

$$V_{INJ(SW)} = \frac{\left(V_{IN} - V_{OUT}\right)}{R7 \times C1} \times \frac{D}{f_{SW}}$$
(13)

$$V_{INJ(OUT)} = ESR \times I_{IND(ripple)} + \frac{I_{IND(ripple)}}{8 \times C_{OUT} \times f_{SW}}$$
(14)

The DC value of VFB can be calculated by Equation 15.

$$V_{FB} = 0.6 + \frac{\left(V_{INJ(SW)} + V_{INJ(OUT)}\right)}{2}$$
(15)

And the resistor divider value can be determined by Equation 16.

$$R1 = \frac{\left(V_{OUT} - V_{FB}\right)}{V_{FB}} \times R2 \tag{16}$$

Submit Documentation Feedback

**TPS53219** 

www.ti.com SLUSAA8 -NOVEMBER 2010

#### LAYOUT CONSIDERATIONS:

Certain points must be considered before starting a layout work using the TPS53219.

- Inductor, V<sub>IN</sub> capacitor(s), V<sub>OUT</sub> capacitor(s) and MOSFETs are the power components and should be placed on one side of the PCB (solder side). Other small signal components should be placed on another side (component side). At least one inner plane should be inserted, connected to ground, in order to shield and isolate the small signal traces from noisy power lines.
- All sensitive analog traces and components such as VFB, PGOOD, TRIP, MODE and RF should be placed away from high-voltage switching nodes such as SW, DRVL, DRVH or VBST to avoid coupling. Use internal layer(s) as ground plane(s) and shield feedback trace from power traces and components.
- The DC/DC converter has several high-current loops. The area of these loops should be minimized in order to suppress generating switching noise.
  - The most important loop to minimize the area of is the path from the V<sub>IN</sub> capacitor(s) through the high and low-side MOSFETs, and back to the capacitor(s) through ground. Connect the negative node of the V<sub>IN</sub> capacitor(s) and the source of the low-side MOSFET at ground as close as possible.
  - The second important loop is the path from the low-side MOSFET through inductor and V<sub>OUT</sub> capacitor(s), and back to source of the low-side MOSFET through ground. Connect source of the low-side MOSFET and negative node of VOUT capacitor(s) at ground as close as possible.
  - The third important loop is of gate driving system for the low-side MOSFET. To turn on the low-side MOSFET, high current flows from VDRV capacitor through gate driver and the low-side MOSFET, and back to negative node of the capacitor through ground. To turn off the low-side MOSFET, high current flows from gate of the low-side MOSFET through the gate driver and PGND of the device, and back to source of the low-side MOSFET through ground. Connect negative node of VDRV capacitor, source of the low-side MOSFET and PGND of the device at ground as close as possible.
- Because the TPS53219 controls output voltage referring to voltage across V<sub>OUT</sub> capacitor, the top-side resistor of the voltage divider should be connected to the positive node of V<sub>OUT</sub> capacitor. In a same manner both bottom side resistor and GND of the device should be connected to the negative node of V<sub>OUT</sub> capacitor. The trace from these resistors to the VFB pin should be short and thin. Place on the component side and avoid via(s) between these resistors and the device.
- Connect the overcurrent setting resistors from TRIP pin to ground and make the connections as close as
  possible to the device. The trace from TRIP pin to resistor and from resistor to ground should avoid coupling
  to a high-voltage switching node.
- Connect the frequency setting resistor from RF pin to ground, or to the PGOOD pin, and make the connections as close as possible to the device. The trace from the RF pin to the resistor and from the resistor to ground should avoid coupling to a high-voltage switching node.
- Connections from gate drivers to the respective gate of the high-side or the low-side MOSFET should be as short as possible to reduce stray inductance. Use 0.65 mm (25 mils) or wider trace and via(s) of at least 0.5 mm (20 mils) diameter along this trace.
- The PCB trace defined as switch node, which connects to source of high-side MOSFET, drain of low-side MOSFET and high-voltage side of the inductor, should be as short and wide as possible.
- Connect the ripple injection V<sub>OUT</sub> signal (V<sub>OUT</sub> side of the C1 capacitor in Figure 18) from the terminal of ceramic output capacitor. The AC coupling capacitor (C7 in Figure 18) can be placed near the device.

www.ti.com 11-Aug-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                    |              |                         |         |
| TPS53219RGTR     | NRND   | VQFN         | RGT                | 16   | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 53219                   |         |
| TPS53219RGTT     | NRND   | VQFN         | RGT                | 16   | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 53219                   |         |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 16-Feb-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS53219RGTR | VQFN            | RGT                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS53219RGTT | VQFN            | RGT                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 16-Feb-2023



## \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS53219RGTR | VQFN         | RGT             | 16   | 3000 | 335.0       | 335.0      | 25.0        |
| TPS53219RGTT | VQFN         | RGT             | 16   | 250  | 182.0       | 182.0      | 20.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.

  4. Reference JEDEC registration MO-220



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 5. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 6. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated