

# LMV112 40 MHz Dual Clock Buffer

Check for Samples: LMV112

## **FEATURES**

- (Typical Values are: V<sub>SUPPLY</sub> = 2.7V and C<sub>L</sub> = 20 pF, Unless Otherwise Specified.)
- Small Signal Bandwidth 40 MHz
- Supply Voltage Range 2.4V to 5V
- Slew Rate 110 V/µs
- Total Supply Current 1.6 mA
- Shutdown Current 59 μA
- Rail-to-Rail Input and Output
- Individual Buffer Enable Pins
- Rapid T<sub>on</sub> Technology
- Crosstalk Rejection Circuitry
- 8-pin WSON, Pin Access Packaging
- Temperature Range -40°C to 85°C

## **APPLICATIONS**

- 3G Mobile Applications
- WLAN-WiMAX Modules
- TD SCDMA Multi-Mode MP3 and Camera
- GSM Modules
- Oscillator Modules

## DESCRIPTION

The LMV112 is a high speed dual clock buffer designed for portable communications and accurate multi-clock systems. The LMV112 integrates two 40 MHz low noise buffers which optimizes application and out performs large discrete solutions. This device enables superb system operation between the base band and the oscillator signal path while eliminating crosstalk.

Texas Instruments' unique technology and design deliver accuracy, capacitance and load resistance while increasing the drive capability of the device. The low power consumption makes the LMV112 perfect for battery applications.

The robust, independent, and flexible buffers are designed to provide the customer with the ability to manage complex clock signals in the latest wireless applications. The buffers deliver 110 V/µs internal slew rate with independent shutdown and duty cycle precision. The patented analog circuit drives capacitive loads beyond 20 pF. Texas Instruments' proven biasing technique has 1V centering, rail-to-rail input/output unity gain, and AC coupled convenient inputs. These integrated cells save space and require no external bias resistors. Texas Instruments' rapid recovery after disable optimizes performance and current consumption. The LMV112 offers individual enable pin controls and since there is no internal ground reference either single or split supply configurations offer additional system flexibility and power choices.

The LMV112 is a proven replacement for any discrete circuitry and simplifies board layout while minimizing related parasitic components.

The LMV112 is produced in the small WSON package which offers high quality while minimizing its use of PCB space. Texas Instruments' advanced packaging offers direct PCB-IC evaluation via pin access.

M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



### TYPICAL APPLICATION



Figure 1.



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## **ABSOLUTE MAXIMUM RATINGS**(1)(2)

| Supply Voltages (V <sup>+</sup> – V <sup>-</sup> ) | 5.5V            |
|----------------------------------------------------|-----------------|
| ESD Tolerance (3)                                  | ·               |
| Human Body                                         | 2000V           |
| Machine Model                                      | 200V            |
| Storage Temperature Range                          | −65°C to +150°C |
| Junction Temperature (4)                           | +150°C          |
| Soldering Information                              |                 |
| Infrared or Convection (35 sec.)                   | 235°C           |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For specifications and the test conditions, see the Electrical Characteristics Tables.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.
- (3) Human Body Model: 1.5 k $\Omega$  in series with 100 pF. Machine Model: 0 $\Omega$  in series with 200 pF.
- (4) The maximum power dissipation is a function of T<sub>J(MAX)</sub>, θ<sub>JA</sub>, and T<sub>A</sub>. The maximum allowable power dissipation at any ambient temperature is P<sub>D</sub> = (T<sub>J(MAX)</sub> T<sub>A</sub>) / θ<sub>JA</sub>. All numbers apply for packages soldered directly onto a PC board.

## OPERATING RATINGS(1)

| Supply Voltage (V <sup>+</sup> – V <sup>-</sup> ) | 2.4V to 5.0V   |
|---------------------------------------------------|----------------|
| Temperature Range (2) (3)                         | −40°C to +85°C |
| Package Thermal Resistance (2) (3)                |                |
| WSON-8 (θ <sub>JA</sub> )                         | 217°C/W        |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For specifications and the test conditions, see the Electrical Characteristics Tables.
- (2) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} T_A) / \theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board.
- (3) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>.



## 2.7V ELECTRICAL CHARACTERISTICS

Unless otherwise specified, all limits are specified for  $T_J = 25^{\circ}C$ ,  $V_{DD} = 2.7V$ ,  $V_{SS} = 0V$ ,  $V_{CM} = 1V$ , Enable<sub>1,2</sub> =  $V_{DD}$ ,  $C_L = 20$  pF,  $R_L = 30$  k $\Omega$ ,  $C_{COUPLING} = 1$  nF. **Boldface** limits apply at temperature range extremes of operating condition. See  $^{(1)}$ .

| Symbol                | Parameter                                         | Conditions                                        | Min <sup>(2)</sup>  | Typ <sup>(3)</sup> | Max <sup>(2)</sup>  | Units  |
|-----------------------|---------------------------------------------------|---------------------------------------------------|---------------------|--------------------|---------------------|--------|
| Frequency             | Domain Response                                   |                                                   | ·                   | •                  | •                   | •      |
| SSBW                  | Small Signal Bandwidth                            | $V_{IN} = 0.63 V_{PP}; -3 dB$                     |                     | 40                 |                     | MHz    |
| FPBW                  | Full Power Bandwidth                              | V <sub>IN</sub> = 1.6 V <sub>PP</sub> ; −3 dB     |                     | 28                 |                     | MHz    |
| GFN                   | Gain Flatness < 0.1 dB                            | f > 100 kHz                                       |                     | 3.4                |                     | MHz    |
| Distortion            | and Noise Performance                             |                                                   |                     |                    |                     | •      |
| e <sub>n</sub>        | Input-Referred Voltage Noise                      | f = 1 MHz                                         |                     | 26                 |                     | nV/√Hz |
| I <sub>SOLATION</sub> | Output to Input                                   | f = 1 MHz                                         |                     | 91                 |                     | dB     |
| CT                    | Crosstalk Rejection                               | f = 26 MHz, P <sub>IN</sub> = 0 dBm               |                     | 54                 |                     | dB     |
| Time Doma             | ain Response                                      |                                                   |                     |                    |                     |        |
| t <sub>r</sub>        | Rise Time                                         | 0.1 V <sub>PP</sub> Step (10-90%), f = 1 MHz      |                     | 7                  |                     | ns     |
| $t_{f}$               | Fall Time                                         |                                                   |                     | 6                  |                     | ns     |
| t <sub>s</sub>        | Settling Time to 0.1%                             | 1 V <sub>PP</sub> Step, f = 1 MHz                 |                     | 118                |                     | ns     |
| OS                    | Overshoot                                         | 0.1 V <sub>PP</sub> Step, f = 1 MHz               |                     | 41                 |                     | %      |
| SR                    | Slew Rate (4)                                     | $V_{IN} = 1.6 V_{PP}, f = 26 MHz$                 |                     | 110                |                     | V/µs   |
| Static DC I           | Performance                                       |                                                   | ·                   | •                  | •                   | •      |
| I <sub>S</sub>        | Supply Current                                    | $Enable_{1,2} = V_{DD}$ ; No Load                 |                     | 1.6                | 2.0<br><b>2.1</b>   | mA     |
|                       |                                                   | Enable <sub>1,2</sub> = V <sub>SS</sub> ; No Load |                     | 59                 | 72<br><b>78</b>     | μA     |
| PSRR                  | Power Supply Rejection Ratio                      | DC (3.0V to 5.0V)                                 | 58<br><b>57</b>     | 68                 |                     | dB     |
| A <sub>CL</sub>       | Small Signal Voltage Gain                         | V <sub>OUT</sub> = 0.1 V <sub>PP</sub>            | 0.97<br><b>0.95</b> | 1.01               | 1.05<br><b>1.07</b> | V/V    |
| V <sub>OS</sub>       | Output Offset Voltage                             |                                                   |                     | 0.4                | 16<br><b>17</b>     | mV     |
| TC V <sub>OS</sub>    | Temperature Coefficient Output Offset Voltage (5) |                                                   |                     | 4                  |                     | μV/°C  |
| R <sub>OUT</sub>      | Output Resistance                                 | f = 100 kHz                                       |                     | 0.5                |                     |        |
|                       |                                                   | f = 26 MHz                                        |                     | 140                |                     | Ω      |
| Miscellane            | ous Performance                                   |                                                   |                     |                    |                     |        |
| R <sub>IN</sub>       | Input Resistance per Buffer                       | Enable = V <sub>DD</sub>                          |                     | 141                |                     |        |
|                       |                                                   | Enable = V <sub>SS</sub>                          |                     | 141                |                     | kΩ     |
| C <sub>IN</sub>       | Input Capacitance per Buffer                      | Enable = V <sub>DD</sub>                          |                     | 2.3                |                     | _      |
|                       |                                                   | Enable = V <sub>SS</sub>                          |                     | 2.3                |                     | pF     |
| Z <sub>IN</sub>       | Input Impedance                                   | f = 26 MHz, Enable = V <sub>DD</sub>              |                     | 10.4               |                     |        |
|                       |                                                   | f = 26 MHz, Enable = V <sub>SS</sub>              |                     | 10.9               |                     | kΩ     |
| Vo                    | Output Swing Positive                             | $V_{IN} = V_{DD}$                                 | 2.65<br><b>2.63</b> | 2.69               |                     | V      |
|                       | Output Swing Negative                             | V <sub>IN</sub> = V <sub>SS</sub>                 |                     | 10                 | 50<br><b>65</b>     | mV     |

Copyright © 2005-2013, Texas Instruments Incorporated

<sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ . All limits are specified by testing or statistical analysis.

Typical Values represent the most likely parametric norm.

Slew rate is the average of the positive and negative slew rate.

Average Temperature Coefficient is determined by dividing the changing in a parameter at temperature extremes by the total temperature change.



## 2.7V ELECTRICAL CHARACTERISTICS (continued)

Unless otherwise specified, all limits are specified for  $T_J = 25$ °C,  $V_{DD} = 2.7$ V,  $V_{SS} = 0$ V,  $V_{CM} = 1$ V, Enable<sub>1,2</sub> =  $V_{DD}$ ,  $C_L = 20$  pF,  $R_L = 30$  k $\Omega$ ,  $C_{COUPLING} = 1$  nF. **Boldface** limits apply at temperature range extremes of operating condition. See  $^{(1)}$ .

| Symbol               | Parameter                           | Conditions | Min <sup>(2)</sup> | Typ <sup>(3)</sup> | Max <sup>(2)</sup> | Units |
|----------------------|-------------------------------------|------------|--------------------|--------------------|--------------------|-------|
| I <sub>SC</sub>      | Output Short-Circuit Current (6)    | Sourcing   | -18<br><b>-13</b>  | -27                |                    | ~     |
|                      |                                     | Sinking    | 20<br><b>16</b>    | 30                 |                    | mA    |
| V <sub>en_hmin</sub> | Enable High Active Minimum Voltage  |            |                    | 1.2                |                    | V     |
| V <sub>en_lmax</sub> | Enable Low Inactive Maximum Voltage |            |                    | 0.6                |                    | V     |

<sup>(6)</sup> Short-Circuit test is a momentary test. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C.

## **5V ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, all limits are specified for  $T_J = 25^{\circ}C$ ,  $V_{DD} = 5V$ ,  $V_{SS} = 0V$ ,  $V_{CM} = 1V$ ,  $E_{DD} = 1V$ ,  $E_{DD$ 

| Symbol                | Parameter                                         | Conditions                                        | Min <sup>(2)</sup>  | Typ <sup>(3)</sup> | Max <sup>(2)</sup>  | Units              |
|-----------------------|---------------------------------------------------|---------------------------------------------------|---------------------|--------------------|---------------------|--------------------|
| Frequency             | Domain Response                                   |                                                   |                     | •                  |                     | •                  |
| SSBW                  | Small Signal Bandwidth                            | $V_{IN} = 0.63 V_{PP}; -3 dB$                     |                     | 42                 |                     | MHz                |
| FPBW                  | Full Power Bandwidth                              | V <sub>IN</sub> = 1.6 V <sub>PP</sub> ; −3 dB     |                     | 31                 |                     | MHz                |
| GFN                   | Gain Flatness < 0.1 dB                            | f > 100 kHz                                       |                     | 4.9                |                     | MHz                |
| <b>Distortion</b>     | and Noise Performance                             |                                                   |                     |                    |                     |                    |
| e <sub>n</sub>        | Input-Referred Voltage Noise                      | f = 1 MHz                                         |                     | 27                 |                     | nV/√ <del>Hz</del> |
| I <sub>SOLATION</sub> | Output to Input                                   | f = 1 MHz                                         |                     | 90                 |                     | dB                 |
| СТ                    | Crosstalk Rejection                               | f = 26 MHz, P <sub>IN</sub> = 0 dBm               |                     | 61                 |                     | dB                 |
| Time Doma             | ain Response                                      |                                                   |                     |                    |                     |                    |
| t <sub>r</sub>        | Rise Time                                         | 0.1 V <sub>PP</sub> Step (10-90%), f = 1 MHz      |                     | 7                  |                     | ns                 |
| t <sub>f</sub>        | Fall Time                                         |                                                   |                     | 6                  |                     | ns                 |
| t <sub>s</sub>        | Settling Time to 0.1%                             | 1 V <sub>PP</sub> Step, f = 1 MHz                 |                     | 80                 |                     | ns                 |
| os                    | Overshoot                                         | 0.1V <sub>PP</sub> Step, f = 1 MHz                |                     | 20                 |                     | %                  |
| SR                    | Slew Rate (4)                                     | $V_{IN} = 1.6 V_{PP}, f = 26 MHz$                 |                     | 120                |                     | V/µs               |
| Static DC F           | Performance                                       |                                                   |                     |                    |                     |                    |
| I <sub>S</sub>        | Supply Current                                    | $Enable_{1,2} = V_{DD}$ ; No Load                 |                     | 2.5                | 3.5<br><b>3.8</b>   | mA                 |
|                       |                                                   | Enable <sub>1,2</sub> = V <sub>SS</sub> ; No Load |                     | 62                 | 80<br><b>89</b>     | μΑ                 |
| PSRR                  | Power Supply Rejection Ratio                      | DC (3.0V to 5.0V)                                 | 58<br><b>57</b>     | 68                 |                     | dB                 |
| A <sub>CL</sub>       | Small Signal Voltage Gain                         | V <sub>OUT</sub> = 0.1 V <sub>PP</sub>            | 0.99<br><b>0.97</b> | 1.00               | 1.01<br><b>1.03</b> | V/V                |
| Vos                   | Output Offset Voltage                             |                                                   |                     | 1.3                | 16<br><b>17</b>     | mV                 |
| TC V <sub>OS</sub>    | Temperature Coefficient Output Offset Voltage (5) |                                                   |                     | 3                  |                     | μV/°C              |
| R <sub>OUT</sub>      | Output Resistance                                 | f = 100 kHz                                       |                     | 0.5                |                     | 0                  |
|                       |                                                   | f = 26 MHz                                        |                     | 118                |                     | Ω                  |

<sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>.

Product Folder Links: *LMV112* 

<sup>(2)</sup> All limits are specified by testing or statistical analysis.

<sup>(3)</sup> Typical Values represent the most likely parametric norm.

<sup>(4)</sup> Slew rate is the average of the positive and negative slew rate.

<sup>(5)</sup> Average Temperature Coefficient is determined by dividing the changing in a parameter at temperature extremes by the total temperature change.



# **5V ELECTRICAL CHARACTERISTICS (continued)**

Unless otherwise specified, all limits are specified for  $T_J = 25^{\circ}C$ ,  $V_{DD} = 5V$ ,  $V_{SS} = 0V$ ,  $V_{CM} = 1V$ ,  $E_{DD} = 1V$ ,  $E_{DD$ 

| Symbol                          | Parameter                           | Conditions                           | Min <sup>(2)</sup>  | Typ <sup>(3)</sup> | Max <sup>(2)</sup> | Units |
|---------------------------------|-------------------------------------|--------------------------------------|---------------------|--------------------|--------------------|-------|
| Miscellane                      | ous Performance                     | •                                    | •                   |                    |                    |       |
| R <sub>IN</sub>                 | Input Resistance per Buffer         | Enable = V <sub>DD</sub>             |                     | 134                |                    | kΩ    |
|                                 |                                     | Enable = V <sub>SS</sub>             |                     | 134                |                    | K12   |
| C <sub>IN</sub>                 | Input Capacitance per Buffer        | Enable = V <sub>DD</sub>             |                     | 2.0                |                    | nE    |
|                                 |                                     | Enable = V <sub>SS</sub>             |                     | 2.0                |                    | pF    |
| Z <sub>IN</sub> Input Impedance |                                     | f = 26 MHz, Enable = V <sub>DD</sub> |                     | 7.2                |                    | kΩ    |
|                                 |                                     | f = 26 MHz, Enable = V <sub>SS</sub> |                     | 8.0                |                    | K22   |
| Vo                              | Output Swing Positive               | $V_{IN} = V_{DD}$                    | 4.96<br><b>4.94</b> | 4.99               |                    | V     |
|                                 | Output Swing Negative               | V <sub>IN</sub> = V <sub>SS</sub>    |                     | 10                 | 40<br><b>55</b>    | mV    |
| I <sub>SC</sub>                 | Output Short-Circuit Current (6)    | Sourcing                             | -40<br><b>-28</b>   | -68                |                    | Λ     |
|                                 |                                     | Sinking                              | 70<br><b>50</b>     | 98                 |                    | mA    |
| V <sub>en_hmin</sub>            | Enable High Active Minimum Voltage  |                                      |                     | 1.2                |                    | V     |
| V <sub>en_lmax</sub>            | Enable Low Inactive Maximum Voltage |                                      |                     | 0.6                |                    | V     |

<sup>(6)</sup> Short-Circuit test is a momentary test. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C.

Product Folder Links: LMV112



# **BLOCK DIAGRAM**



Figure 2.

# **PIN DESCRIPTIONS**

| Pin No. | Pin Name        | Description               |
|---------|-----------------|---------------------------|
| 1       | $V_{DD}$        | Voltage supply connection |
| 2       | IN 1            | Input 1                   |
| 3       | IN 2            | Input 2                   |
| 4       | ENABLE 2        | Enable buffer 2           |
| 5       | V <sub>SS</sub> | Ground connection         |
| 6       | OUT 2           | Output 2                  |
| 7       | OUT 1           | Output 1                  |
| 8       | ENABLE 1        | Enable buffer 1           |

## **CONNECTION DIAGRAM**

# **Top View**



Figure 3. 8-Pin WSON (NGQ Package)



## TYPICAL PERFORMANCE CHARACTERISTICS

 $T_{J}=25^{\circ}\text{C},\ V_{DD}=2.7\text{V},\ V_{SS}=0\text{V},\ \text{Enable}_{1,2}=V_{DD},\ C_{L}=20\ \text{pF},\ R_{L}=30\ \text{k}\Omega\ \text{and}\ C_{COUPLING}=1\ \text{nF},\ \text{unless otherwise specified}.$ 















 $T_J = 25^{\circ}C$ ,  $V_{DD} = 2.7V$ ,  $V_{SS} = 0V$ ,  $E_{DD}$ ,  $E_{DD$ 



Figure 10.



Figure 11.



Figure 12.



Figure 13.





Figure 15.



 $T_{\text{J}} = 25^{\circ}\text{C}, \ V_{\text{DD}} = 2.7\text{V}, \ V_{\text{SS}} = 0\text{V}, \ \text{Enable}_{\text{1,2}} = V_{\text{DD}}, \ C_{\text{L}} = 20 \ \text{pF}, \ R_{\text{L}} = 30 \ \text{k}\Omega \ \text{and} \ C_{\text{COUPLING}} = 1 \ \text{nF}, \ \text{unless otherwise specified}.$   $\textbf{Transient Response Negative} \qquad \qquad \textbf{Small Signal Pulse Response}$ 







Large Signal Pulse Response





\_. .\_ . \_



2.7 2.4 2.1 (E) 1.8 1.5 1.5 0.9 0.6 85°C

-40°℃

3.0

2.5

3.0

0.3

0.0

2.0

I<sub>SUPPLY</sub> vs. V<sub>SUPPLY</sub>

V<sub>SUPPLY</sub> (V) Figure 21.

3.5 4.0

Enable<sub>1,2</sub> =  $V_{DD}$ 

4.5 5.0 5.5



 $T_J = 25^{\circ}C$ ,  $V_{DD} = 2.7V$ ,  $V_{SS} = 0V$ ,  $E_{DD}$ ,  $E_{DD$ 













Figure 27.



 $T_{J}=25^{\circ}C,\ V_{DD}=2.7V,\ V_{SS}=0V,\ Enable_{1,2}=V_{DD},\ C_{L}=20\ pF,\ R_{L}=30\ k\Omega\ and\ C_{COUPLING}=1\ nF,\ unless\ otherwise\ specified.$ 















 $T_{J}=25^{\circ}C,\ V_{DD}=2.7V,\ V_{SS}=0V,\ Enable_{1,2}=V_{DD},\ C_{L}=20\ pF,\ R_{L}=30\ k\Omega\ and\ C_{COUPLING}=1\ nF,\ unless\ otherwise\ specified.$ 







### APPLICATION INFORMATION

### **GENERAL**

The LMV112 is designed to minimize the effects of spurious signals from the base band chip to the oscillator. Also the influence of varying load resistance and capacitance to the oscillator is minimized, while the drive capability is increased.

The inputs of the LMV112 are internally biased at 1V, making AC coupling possible without external bias resistors.

To optimize current consumption, the buffer not in use can be disabled by connecting the enable pin to V<sub>SS</sub>.

The LMV112 has no internal ground reference; therefore, either single or split supply configurations can be used.

The LMV112 is an easy replacement for discrete circuitry. It simplifies board layout and minimizes the effect of layout related parasitic components.

## INPUT CONFIGURATION

AC coupling is made possible by biasing the input. A large DC load at the oscillator input could change the load impedance and therefore it's oscillating frequency. To avoid external resistors the inputs are internally biased. This biasing is set at 1V as depicted in Figure 36. Because this biasing is set at 1V, the maximum amplitude of the AC signal is  $2 V_{PP}$ .

The coupling capacitance should be large enough to let the AC signal pass. This is a unity gain buffer with rail-to-rail inputs and outputs.



Figure 36. Input Configuration

### FREQUENCY PULLING

Frequency pulling is the frequency variation of an oscillator caused by a varying load. In the typical application, the load of the oscillator is a fixed capacitor (C1) and the input impedance of the buffer.

To keep the input impedance as constant as possible, the input is biased at 1V, even when the part is disabled. A simplified schematic of the input configuration is shown in Figure 36.



### ISOLATION AND CROSSTALK

Output to input isolation prevents the clock from being affected by spurious signals generated by the digital blocks at the output buffer. See the characteristic graphic entitled "Isolation Output to Input vs. Frequency" in the TYPICAL PERFORMANCE CHARACTERISTICS section.

A block diagram of the isolation is shown in Figure 37. Crosstalk rejection between buffers prevents signals from affecting each other. Figure 37 shows a Base band IC and a Bluetooth module as examples of this. For more information, see the characteristic graphic labeled "Crosstalk Rejection vs. Frequency" in the TYPICAL PERFORMANCE CHARACTERISTICS section.



Figure 37. Isolation Block Diagram

### **DRIVING CAPACITIVE LOADS**

Each buffer can drive a capacitive load. Be aware that every capacitor directly connected to the output becomes part of the loop of the buffer. In most applications the load consists of the capacitance of copper tracks and the input capacitance of the application blocks. Capacitance reduces the gain/phase margin and increases the instability. It leads to peaking in the frequency response and in extreme situations oscillations can occur. To drive a large capacitive load it is recommended that a series resistor is included between the buffer and the load capacitor. The best value for this isolation resistance is often found by experimentation.

The LMV112 datasheet reflects measurements with capacitance loads of 20 pF at the output of the buffers. Most common applications will probably use a lower capacitance load, which will result in lower peaking and significantly greater bandwidth, see Figure 38.



Figure 38. Bandwidth and Peaking

www.ti.com

## LAYOUT DESIGN RECOMMENDATION

Careful consideration for circuitry design and PCB layout will eliminate problems and will optimize the performance of the LMV112. It is best to have the same ground plane on the PCB for all power supply lines. This gives a low impedance return path for all decoupling and other ground connections.

To ensure a clean supply voltage it is best to place decoupling capacitors close to the LMV112, between  $V_{CC}$  and ground. The output of the VCO must be correctly terminated with proper load impedance.

Another important issue is the value of the components, which also determines the sensitivity to disturbances. Resistor value's should be but avoid using values that cause a significant increase in power consumption while loading inputs or outputs to heavily.

## SNAS297B -MAY 2005-REVISED MAY 2013



# **REVISION HISTORY**

| Cł | nanges from Revision A (May 2013) to Revision B    | Pa | ge |
|----|----------------------------------------------------|----|----|
| •  | Changed layout of National Data Sheet to TI format |    | 15 |



# PACKAGE OPTION ADDENDUM

6-Feb-2020

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| LMV112SD/NOPB    | ACTIVE | WSON         | NGQ     | 8    | 1000    | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | -40 to 85    | 112SD          | Samples |
| LMV112SDX/NOPB   | ACTIVE | WSON         | NGQ     | 8    | 4500    | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | -40 to 85    | 112SD          | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





6-Feb-2020

PACKAGE MATERIALS INFORMATION

www.ti.com 9-Dec-2017

# TAPE AND REEL INFORMATION





|   |    | Dimension designed to accommodate the component width     |
|---|----|-----------------------------------------------------------|
| ı |    | Dimension designed to accommodate the component length    |
| I | K0 | Dimension designed to accommodate the component thickness |
| ı | W  | Overall width of the carrier tape                         |
| - | P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



## \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMV112SD/NOPE | 3 WSON          | NGQ                | 8 | 1000 | 178.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |
| LMV112SDX/NOP | B WSON          | NGQ                | 8 | 4500 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |

www.ti.com 9-Dec-2017



### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMV112SD/NOPB  | WSON         | NGQ             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LMV112SDX/NOPB | WSON         | NGQ             | 8    | 4500 | 367.0       | 367.0      | 35.0        |



PLASTIC SMALL OUTLINE - NO LEAD



## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated