

external

SNOSAQ2E - JULY 2005 - REVISED MARCH 2013

The LMH6702 is a very wideband, DC coupled

monolithic operational amplifier designed specifically

for wide dynamic range systems requiring exceptional

signal fidelity. Benefitting from TI's current feedback

architecture, the LMH6702 offers unity gain stability at

With its 720MHz bandwidth (A<sub>V</sub> = 2V/V, V<sub>O</sub> =  $2V_{PP}$ ),

10-bit distortion levels through 60MHz ( $R_L = 100\Omega$ ),

1.83nV/√Hz input referred noise and 12.5mA supply

current, the LMH6702 is the ideal driver or buffer for

Wide dynamic range systems such as radar and

communication receivers, requiring a wideband

amplifier offering exceptional signal purity, will find the

LMH6702's low input referred noise and low harmonic

and intermodulation distortion make it an attractive

The LMH6702 is constructed using TI's VIP10

complimentary bipolar process and TI's proven

high-speed flash A/D and D/A converters.

speed without need for

## 1.7 GHz, Ultra Low Distortion, Wideband Op Amp

Check for Samples: LMH6702QML

DESCRIPTION

exceptional

compensation.

high speed solution.

current feedback architecture.

## FEATURES

- $V_S = \pm 5V$ ,  $T_A = 25^{\circ}C$ ,  $A_V = +2V/V$ ,  $R_L = 100\Omega$ ,  $V_{OUT} = 2V_{PP}$ , Typical Unless Noted:
- Available with Radiation Ensurance
  - High Dose Rate 300 krad(Si)
  - ELDRS Free 300 krad(Si)
- -3dB Bandwidth (V<sub>OUT</sub> = 0.2 V<sub>PP</sub>) 720 MHz
- Low Noise 1.83nV/<del>/Hz</del>
- Fast Settling to 0.1% 13.4ns
- Fast Slew Rate 3100V/µs
- Supply Current 12.5mA
- Output Current 80mA
- Low Intermodulation Distortion (75MHz) -67dBc
- Improved Replacement for CLC409 and CLC449

## **APPLICATIONS**

- Flash A/D Driver
- D/A transimpedance Buffer
- Wide Dynamic Range IF Amp
- Radar/Communication Receivers
- Line Driver
- High Resolution Video

### **Connection Diagrams**



#### Figure 1. 8-Lead CDIP (NAB) Top View



#### **Top View**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



## Absolute Maximum Ratings<sup>(1)</sup>

| Supply Voltage (V <sub>CC</sub> )            | ±6.75V <sub>DC</sub>                       |
|----------------------------------------------|--------------------------------------------|
| Common Mode Input Voltage (V <sub>CM</sub> ) | V⁻to V⁺                                    |
| Power Dissipation ( $P_D$ ) <sup>(2)</sup>   | 1W                                         |
| Junction Temperature (T <sub>J</sub> )       | +175°C                                     |
| Lead Temperature (soldering, 10 seconds)     | +300°C                                     |
| Storage Temperature Range                    | $-65^{\circ}C \le T_{A} \le +150^{\circ}C$ |
| Thermal Resistance                           |                                            |
| θ <sub>JA</sub>                              |                                            |
| CDIP (Still Air)                             | 170°C/W                                    |
| CDIP (500LF/Min Air Flow)                    | 100°C/W                                    |
| CLGA (Still Air)                             | 220°C/W                                    |
| CLGA (500LF/Min Air Flow)                    | 150°C/W                                    |
| θ <sub>JC</sub>                              |                                            |
| CDIP                                         | 35°C/W                                     |
| CLGA                                         | 37°C/W                                     |
| Package Weight (Typical)                     |                                            |
| CDIP                                         | 1078mg                                     |
| CLGA                                         | 227mg                                      |
| ESD Tolerance <sup>(3)</sup>                 | 1000V                                      |
|                                              |                                            |

(1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.

 (2) The maximum power dissipation must be derated at elevated temperatures and is dictated by T<sub>Jmax</sub> (maximum junction temperature), θ<sub>JA</sub> (package junction to ambient thermal resistance), and T<sub>A</sub> (ambient temperature). The maximum allowable power dissipation at any temperature is P<sub>Dmax</sub> = (T<sub>Jmax</sub> - T<sub>A</sub>)/θ<sub>JA</sub> or the number given in the Absolute Maximum Ratings, whichever is lower.
Human body model, 1.5kΩ in series with 100pF.

#### **Recommended Operating Conditions**

| Supply Voltage (V <sub>CC</sub> )                     | $\pm 5V_{DC}$ to $\pm 6V_{DC}$ |
|-------------------------------------------------------|--------------------------------|
| Gain Range                                            | ±1 to ±10                      |
| Ambient Operating Temperature Range (T <sub>A</sub> ) | -55°C to +125°C                |

#### **Quality Conformance Inspection**

MIL-STD-883, Method 5005, Group A

| Subgroup | Description         | Temp ( C) |
|----------|---------------------|-----------|
| 1        | Static tests at     | +25       |
| 2        | Static tests at     | +125      |
| 3        | Static tests at     | -55       |
| 4        | Dynamic tests at    | +25       |
| 5        | Dynamic tests at    | +125      |
| 6        | Dynamic tests at    | -55       |
| 7        | Functional tests at | +25       |
| 8A       | Functional tests at | +125      |
| 8B       | Functional tests at | -55       |
| 9        | Switching tests at  | +25       |
| 10       | Switching tests at  | +125      |
| 11       | Switching tests at  | -55       |



SNOSAQ2E - JULY 2005-REVISED MARCH 2013

www.ti.com

#### LMH6702 Electrical Characteristics DC Parameters<sup>(1)(2)</sup>

The following conditions apply, unless otherwise specified.

 $R_L = 100\Omega$ ,  $V_{CC} = \pm 5V_{DC}$ ,  $A_V = +2$  feedback resistor ( $R_F$ ) = 250 $\Omega$ , gain resistor ( $R_G$ ) = 250 $\Omega$ 

| Symbol          | Parameter                        | Conditions                                                                   | Notes | Min  | Мах  | Unit | Sub-<br>groups |
|-----------------|----------------------------------|------------------------------------------------------------------------------|-------|------|------|------|----------------|
| I <sub>BN</sub> | Input Bias Current, Noninverting |                                                                              |       | -15  | +15  | μA   | 1, 2           |
|                 |                                  |                                                                              |       | -21  | +21  | μA   | 3              |
| I <sub>BI</sub> | Input Bias Current, Iverting     |                                                                              |       | -30  | +30  | μA   | 1, 2           |
|                 |                                  |                                                                              |       | -34  | +34  | μA   | 3              |
| V <sub>IO</sub> | Input Offset Voltage             |                                                                              |       | -4.5 | +4.5 | mV   | 1, 3           |
|                 |                                  |                                                                              |       | -6.0 | +6.0 | mV   | 2              |
| I <sub>CC</sub> | Supply Current, no load          | R <sub>L</sub> = ∞                                                           |       |      | 15   | mA   | 1, 2, 3        |
| PSSR            | Power Supply Rejection Ratio     | $-V_{CC} = -4.5V \text{ to } -5.0V,$<br>+ $V_{CC} = +4.5V \text{ to } +5.0V$ |       | 45   |      | dB   | 1, 2, 3        |

(1) The algebraic convention, whereby the most negative value is a minimum and most positive is a maximum, is used in this table.

Negative cur rent shall be defined as convential current flow out of a device terminal.

(2) Pre and Post irradiation limits are identical to those listed under the DC parameter tables above. Post irradiation testing is conducted at room temperature, +25°C, only. Testing is performed as specified in MIL-STD-883 Test Method 1019 Condition A. The ELDRS-Free part is also tested per Test Method 1019 Conditions D.

### LMH6702 Electrical Characteristics AC Parameters <sup>(1)(2)</sup>

The following conditions apply, unless otherwise specified.

 $R_L = 100\Omega$ ,  $V_{CC} = \pm 5V_{DC}$ ,  $A_V = +2$  feedback resistor ( $R_F$ ) = 250 $\Omega$ , gain resistor ( $R_G$ ) = 250 $\Omega$ 

| Symbol          | Parameter               | Conditions                                   | Notes | Min | Max | Unit | Sub-<br>groups |
|-----------------|-------------------------|----------------------------------------------|-------|-----|-----|------|----------------|
| $HD_3$          | 3rd Harmonic Distortion | 2V <sub>PP</sub> at 20MHz                    |       |     | -62 | dBc  | 4              |
| GFPL            | Gain Flatness Peaking   | 0.1MHz to 75MHz, $V_O < 0.5V_{PP}$           |       |     | 0.4 | dB   | 4              |
| GFPH            | Gain Flatness Peaking   | > 75MHz, V <sub>O</sub> < 0.5V <sub>PP</sub> |       |     | 2.0 | dB   | 4              |
| GFRH            | Gain Flatness Rolloff   | 75MHz to 125MHz, $V_O$ <0.5 $V_{PP}$         |       |     | 0.2 | dB   | 4              |
| HD <sub>2</sub> | 2nd Harmonic Distortion | 2V <sub>PP</sub> at 20MHz                    |       |     | -52 | dBc  | 4              |

(1) The algebraic convention, whereby the most negative value is a minimum and most positive is a maximum, is used in this table. Negative cur rent shall be defined as convential current flow out of a device terminal.

(2) These parameters are not post irradiation tested.

SNOSAQ2E - JULY 2005-REVISED MARCH 2013

### www.ti.com

**ISTRUMENTS** 

EXAS

### LMH6702 Electrical Characteristics Drift Values Parameters<sup>(1)</sup>

The following conditions apply, unless otherwise specified.

 $R_L = 100\Omega$ ,  $V_{CC} = \pm 5V_{DC}$ ,  $A_V = +2$  feedback resistor ( $R_F$ ) = 250 $\Omega$ , gain resistor ( $R_G$ ) = 250 $\Omega$ 

"Delta not required on B level product. Delta required for S-level product at Group B5 only, or as specified on the Internal Processing Instruction (IPI)."

| Symbol          | Parameter                       | Conditions | Notes | Min  | Max  | Unit | Sub-<br>groups |
|-----------------|---------------------------------|------------|-------|------|------|------|----------------|
| I <sub>BN</sub> | Input Bias Current Noninverting |            |       | -0.3 | +0.3 | μA   | 1              |
| I <sub>BI</sub> | Input Bias Current Inverting    |            |       | -3.0 | +3.0 | μA   | 1              |
| V <sub>IO</sub> | Input Offset Voltage            |            |       | -0.3 | +0.3 | mV   | 1              |

(1) The algebraic convention, whereby the most negative value is a minimum and most positive is a maximum, is used in this table. Negative cur rent shall be defined as convential current flow out of a device terminal.



Figure 3. Inverting Frequency Response



GAIN

PHASE

0

-1

#### www.ti.com









Frequency Response for Various  $R_L$ 's,  $A_V = +2$ 







## LMH6702QML

#### SNOSAQ2E - JULY 2005-REVISED MARCH 2013



Inverting Input Bias for 3 Representative Units



Submit Documentation Feedback



Figure 11.

Input Offset for 3 Representative Units



Non-Inverting Input Bias for 3 Representative Units



Copyright © 2005–2013, Texas Instruments Incorporated

www.ti.com





EXAS

**ISTRUMENTS** 



TEXAS INSTRUMENTS

www.ti.com

#### **APPLICATION SECTION**

## FEEDBACK RESISTOR







Figure 22. Recommended Inverting Gain Circuit

The LMH6702 achieves its excellent pulse and distortion performance by using the current feedback topology. The loop gain for a current feedback op amp, and hence the frequency response, is predominantly set by the feedback resistor value. The LMH6702 is optimized for use with a 237 $\Omega$  feedback resistor. Using lower values can lead to excessive ringing in the pulse response while a higher value will limit the bandwidth. Application Note OA-13 SNOA366 discusses this in detail along with the occasions where a different R<sub>F</sub> might be advantageous.

#### HARMONIC DISTORTION

The LMH6702 has been optimized for exceptionally low harmonic distortion while driving very demanding resistive or capacitive loads. Generally, when used as the input amplifier to very high speed flash ADCs, the distortions introduced by the converter will dominate over the low LMH6702 distortions. The capacitor  $C_{SS}$ , shown across the supplies in Figure 21 and Figure 22, is critical to achieving the lowest 2<sup>nd</sup> harmonic distortion. For absolute minimum distortion levels, it is also advisable to keep the supply decoupling currents (ground connections to  $C_{POS}$ , and  $C_{NEG}$  in Figure 21 and Figure 22) separate from the ground connections to sensitive input circuitry (such as  $R_G$ ,  $R_T$ , and  $R_{IN}$  ground connections). Splitting the ground plane in this fashion and separately routing the high frequency current spikes on the decoupling caps back to the power supply (similar to "Star Connection" layout technique) ensures minimum coupling back to the input circuitry and results in best harmonic distortion response (especially 2<sup>nd</sup> order distortion).



SNOSAQ2E - JULY 2005 - REVISED MARCH 2013

If this lay out technique has not been observed on a particular application board, designer may actually find that supply decoupling caps could adversely affect HD2 performance by increasing the coupling phenomenon already mentioned. Figure 23 below shows actual HD2 data on a board where the ground plane is "shared" between the supply decoupling capacitors and the rest of the circuit. Once these capacitors are removed, the HD2 distortion levels reduce significantly, especially between 10MHz-20MHz, as shown in Figure 23 below:



#### Figure 23. Decoupling Current Adverse Effect on a Board with Shared Ground Plane

At these extremely low distortion levels, the high frequency behavior of decoupling capacitors themselves could be significant. In general, lower value decoupling caps tend to have higher resonance frequencies making them more effective for higher frequency regions. A particular application board which has been laid out correctly with ground returns "split" to minimize coupling, would benefit the most by having low value and higher value capacitors paralleled to take advantage of the effective bandwidth of each and extend low distortion frequency range.

#### CAPACITIVE LOAD DRIVE

Figure 24 shows a typical application using the LMH6702 to drive an ADC.



Figure 24. Input Amplifier to ADC

The series resistor,  $R_S$ , between the amplifier output and the ADC input is critical to achieving best system performance. This load capacitance, if applied directly to the output pin, can quickly lead to unacceptable levels of ringing in the pulse response. The plot of " $R_S$  and Settling Time vs.  $C_L$ " in the Typical Performance Characteristics section is an excellent starting point for selecting  $R_S$ . The value derived in that plot minimizes the step settling time into a fixed discrete capacitive load with the output driving a very light resistive load (1k $\Omega$ ). Sensitivity to capacitive loading is greatly reduced once the output is loaded more heavily. Therefore, for cases where the output is heavily loaded,  $R_S$  value may be reduced. The exact value may best be determined experimentally for these cases.

Copyright © 2005–2013, Texas Instruments Incorporated

## LMH6702QML





In applications where the LMH6702 is replacing the CLC409, care must be taken when the device is lightly loaded and some capacitance is present at the output. Due to the much higher frequency response of the LMH6702 compared to the CLC409, there could be increased susceptibility to low value output capacitance (parasitic or inherent to the board layout or otherwise being part of the output load). As already mentioned, this susceptibility is most noticeable when the LMH6702's resistive load is light. Parasitic capacitance can be minimized by careful lay out. Addition of an output snubber R-C network will also help by increasing the high frequency resistive loading.

Referring back to Figure 24, it must be noted that several additional constraints should be considered in driving the capacitive input of an ADC. There is an option to increase  $R_S$ , band-limiting at the ADC input for either noise or Nyquist band-limiting purposes. Increasing  $R_S$  too much, however, can induce an unacceptably large input glitch due to switching transients coupling through from the "convert" signal. Also,  $C_{IN}$  is oftentimes a voltage dependent capacitance. This input impedance non-linearity will induce distortion terms that will increase as  $R_S$  is increased. Only slight adjustments up or down from the recommended  $R_S$  value should therefore be attempted in optimizing system performance.

#### DC ACCURACY AND NOISE

Example below shows the output offset computation equation for the non-inverting configuration using the typical bias current and offset specifications for  $A_V = +2$ :

Output Offset :  $V_O = (\pm I_{BN} \cdot R_{IN} \pm V_{IO}) (1 + R_F/R_G) \pm I_{BI} \cdot R_F$ 

Where  $R_{IN}$  is the equivalent input impedance on the non-inverting input.

Example computation for  $A_V = +2$ ,  $R_F = 237\Omega$ ,  $R_{IN} = 25\Omega$ :

 $V_{O} = (\pm 6\mu A \cdot 25\Omega \pm 1mV) (1 + 237/237) \pm 8\mu A \cdot 237 = \pm 4.20mV$ 

A good design, however, should include a worst case calculation using Min/Max numbers in the data sheet tables, in order to ensure "worst case" operation.

Further improvement in the output offset voltage and drift is possible using the composite amplifiers described in Application Note OA-7 SNOA365. The two input bias currents are physically unrelated in both magnitude and polarity for the current feedback topology. It is not possible, therefore, to cancel their effects by matching the source impedance for the two inputs (as is commonly done for matched input bias current devices).

The total output noise is computed in a similar fashion to the output offset voltage. Using the input noise voltage and the two input noise currents, the output noise is developed through the same gain equations for each term but combined as the square root of the sum of squared contributing elements. See Application Note OA-12 SNOA375 for a full discussion of noise calculations for current feedback amplifiers.

#### PRINTED CIRCUIT LAYOUT

Generally, a good high frequency layout will keep power supply and ground traces away from the inverting input and output pins. Parasitic capacitances on these nodes to ground will cause frequency response peaking and possible circuit oscillations (see Application Note OA-15 SNOA367 for more information). Texas Instruments suggests the following evaluation boards as a guide for high frequency layout and as an aid in device testing and characterization:

| Device       | Package      | Evaluation Board Part Number |
|--------------|--------------|------------------------------|
| LMH6702QMLMF | SOT-23-5     | CLC730216                    |
| LMH6702QMLMA | Plastic SOIC | CLC730227                    |

Copyright © 2005–2013, Texas Instruments Incorporated



## LMH6702QML

#### SNOSAQ2E - JULY 2005-REVISED MARCH 2013

| Date<br>Released | Revision | Section                                             | Originator | Changes                                                                                                                                                                                                                                            |
|------------------|----------|-----------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 07/12/05         | A        | New Corporate format Release                        | R. Malone  | 1 MDS data sheet converted in corporate data<br>sheet format. Added reference to QMLV<br>products and Drift Table. MDS MNLMH6702–X,<br>Rev. 1A0 will be archived.                                                                                  |
| 09/28/05         | В        | Features, Ordering Information Table and Notes      | R. Malone  | Added radiation reference to Features, Rad<br>NSID & SMD to Ordering Table and Note 5 to<br>AC & DC Electrical tables. Note to note section.                                                                                                       |
| 11/07/05         | С        | Update AC electrical's and Notes                    | R. Malone  | Added note to AC electrical's and note section.<br>LMH6702QML Revision B data sheet will be<br>archived.                                                                                                                                           |
| 07/26/2011       | D        | Update Features, Ordering Information and Footnotes | Larry M.   | Added 'High Dose Rate' 300 krad(Si) and<br>ELDRS Free 300 krad(Si). Deleted NS Part<br>numbers LMH6702J-QML and LMH6702WG-<br>QML. Added NS Part number<br>LMH6702WGFLQMLV.Modified note.<br>LMH6702QML Revision C data sheet will be<br>archived. |
| 10/05/2011       | E        | Update Ordering Information, and Footnotes          | Kirby K    | Added NS Part number LMH6702JFLQMLV<br>300 krad(Si) .Modified note and note. Revision<br>D data sheet will be archived.                                                                                                                            |
| 03/18/2013       | E        | All                                                 | -          | Changed layout of National Data Sheet to TI format                                                                                                                                                                                                 |

#### Table 1. Revision History



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)     | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5)                                     | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|---------------------|--------------------------------------|----------------------|--------------|-------------------------------------------------------------|---------|
| 5962-0254601VPA  | ACTIVE        | CDIP         | NAB                | 8    | 40             | Non-RoHS<br>& Green | Call TI                              | Level-1-NA-UNLIM     | -55 to 125   | LMH6702J-QV<br>5962-02546<br>01VPA Q ACO<br>01VPA Q >T      | Samples |
| 5962-0254601VZA  | ACTIVE        | CFP          | NAC                | 10   | 54             | Non-RoHS<br>& Green | Call TI                              | Level-1-NA-UNLIM     | -55 to 125   | LMH6702<br>WGQMLV Q<br>5962-02546<br>01VZA ACO<br>01VZA >T  | Samples |
| 5962F0254601VPA  | ACTIVE        | CDIP         | NAB                | 8    | 40             | Non-RoHS<br>& Green | Call TI                              | Level-1-NA-UNLIM     | -55 to 125   | LMH6702JFQV<br>5962F02546<br>01VPA Q ACO<br>01VPA Q >T      | Samples |
| 5962F0254601VZA  | ACTIVE        | CFP          | NAC                | 10   | 54             | Non-RoHS<br>& Green | Call TI                              | Level-1-NA-UNLIM     | -55 to 125   | LMH6702<br>WGFQMLV Q<br>5962F02546<br>01VZA ACO<br>01VZA >T | Samples |
| 5962F0254602VPA  | ACTIVE        | CDIP         | NAB                | 8    | 40             | Non-RoHS<br>& Green | Call TI                              | Level-1-NA-UNLIM     | -55 to 125   | LMH6702JFLQV<br>5962F02546<br>02VPA Q ACO<br>02VPA Q >T     | Samples |
| LMH6702J-QMLV    | ACTIVE        | CDIP         | NAB                | 8    | 40             | Non-RoHS<br>& Green | Call TI                              | Level-1-NA-UNLIM     | -55 to 125   | LMH6702J-QV<br>5962-02546<br>01VPA Q ACO<br>01VPA Q >T      | Samples |
| LMH6702JFLQMLV   | ACTIVE        | CDIP         | NAB                | 8    | 40             | Non-RoHS<br>& Green | Call TI                              | Level-1-NA-UNLIM     | -55 to 125   | LMH6702JFLQV<br>5962F02546<br>02VPA Q ACO<br>02VPA Q >T     | Samples |
| LMH6702JFQMLV    | ACTIVE        | CDIP         | NAB                | 8    | 40             | Non-RoHS<br>& Green | Call TI                              | Level-1-NA-UNLIM     | -55 to 125   | LMH6702JFQV<br>5962F02546<br>01VPA Q ACO<br>01VPA Q >T      | Samples |
| LMH6702WG-QMLV   | ACTIVE        | CFP          | NAC                | 10   | 54             | Non-RoHS<br>& Green | Call TI                              | Level-1-NA-UNLIM     | -55 to 125   | lmh6702<br>Wgqmlv q                                         | Samples |



| Orderable Device | Status | Package Type |         |    |     | Eco Plan | Lead finish/  | MSL Peak Temp    | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|----|-----|----------|---------------|------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |    | Qty | (2)      | Ball material | (3)              |              | (4/5)          |         |
|                  |        |              |         |    |     |          | (6)           |                  |              |                |         |
|                  |        |              |         |    |     |          |               |                  |              | 5962-02546     |         |
|                  |        |              |         |    |     |          |               |                  |              | 01VZA ACO      |         |
|                  |        |              |         |    |     |          |               |                  |              | 01VZA >T       |         |
| LMH6702WGFQMLV   | ACTIVE | CFP          | NAC     | 10 | 54  | Non-RoHS | Call TI       | Level-1-NA-UNLIM | -55 to 125   | LMH6702        | C1      |
|                  |        |              |         |    |     | & Green  |               |                  |              | WGFQMLV Q      | Samples |
|                  |        |              |         |    |     |          |               |                  |              | 5962F02546     |         |
|                  |        |              |         |    |     |          |               |                  |              | 01VZA ACO      |         |
|                  |        |              |         |    |     |          |               |                  |              | 01VZA >T       |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### TEXAS INSTRUMENTS

www.ti.com

9-Aug-2022

## TUBE



## - B - Alignment groove width

#### \*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| 5962-0254601VPA | NAB          | CDIP         | 8    | 40  | 506.98 | 15.24  | 13440  | NA     |
| 5962F0254601VPA | NAB          | CDIP         | 8    | 40  | 506.98 | 15.24  | 13440  | NA     |
| LMH6702J-QMLV   | NAB          | CDIP         | 8    | 40  | 506.98 | 15.24  | 13440  | NA     |
| LMH6702JFQMLV   | NAB          | CDIP         | 8    | 40  | 506.98 | 15.24  | 13440  | NA     |

## TEXAS INSTRUMENTS

www.ti.com

#### TRAY



PACKAGE MATERIALS INFORMATION



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

| All differisions are normina |                 |                 |      |     |                      |                            |        |           |            |            |            |            |
|------------------------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| Device                       | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | K0<br>(µm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
| 5962-0254601VZA              | NAC             | CFP             | 10   | 54  | 6 X 9                | 100                        | 101.6  | 101.6     | 8001       | 2.78       | 16.08      | 16.08      |
| 5962F0254601VZA              | NAC             | CFP             | 10   | 54  | 6 X 9                | 100                        | 101.6  | 101.6     | 8001       | 2.78       | 16.08      | 16.08      |
| LMH6702WG-QMLV               | NAC             | CFP             | 10   | 54  | 6 X 9                | 100                        | 101.6  | 101.6     | 8001       | 2.78       | 16.08      | 16.08      |
| LMH6702WGFQMLV               | NAC             | CFP             | 10   | 54  | 6 X 9                | 100                        | 101.6  | 101.6     | 8001       | 2.78       | 16.08      | 16.08      |

\*All dimensions are nominal

9-Aug-2022

# MECHANICAL DATA

## NAB0008A





## **NAC0010A**



## **PACKAGE OUTLINE**

CFP - 2.33mm max height

CERAMIC FLATPACK



NOTES:

- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. For solder thickness and composition, see the "Lead Finish Composition/Thickness" link in the packaging section of the
- Texas Instruments website
- 3. Lead 1 identification shall be:
  - a) A notch or other mark within this area
  - b) A tab on lead 1, either side
- 4. No JEDEC registration as of December 2021



## NAC0010A

## **EXAMPLE BOARD LAYOUT**

## CFP - 2.33mm max height

CERAMIC FLATPACK





| REVISIONS |                                                  |         |            |                         |  |  |  |  |  |
|-----------|--------------------------------------------------|---------|------------|-------------------------|--|--|--|--|--|
| REV       | DESCRIPTION                                      | E.C.N.  | DATE       | BY/APP'D                |  |  |  |  |  |
| Α         | RELEASE TO DOCUMENT CONTROL                      | 2197877 | 12/30/2021 | DAVID CHIN / ANIS FAUZI |  |  |  |  |  |
| В         | NO CHANGE TO DRAWING; REVISION FOR YODA RELEASE; | 2198820 | 02/14/2022 | K. SINCERBOX            |  |  |  |  |  |
| С         | CHANGE PIN 1 ID LOCATION ON PIN                  | 2198845 | 02/18/2022 | D. CHIN / K. SINCERBOX  |  |  |  |  |  |
| D         | .2410± .0030 WAS .2700 +.0012/0002;              | 2200915 | 08/08/2022 | D. CHIN / K. SINCERBOX  |  |  |  |  |  |
|           |                                                  |         |            |                         |  |  |  |  |  |

| SCALE | size<br><b>A</b> | 4215196 | D | PAGE<br>4 of 4 |
|-------|------------------|---------|---|----------------|
|       | / \              |         |   | - 0r -         |

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated