# 4500 (H) x 3600 (V) Full Frame CCD Image Sensor

# **Description**

The KAF-16200 is a single output, high performance CCD (charge coupled device) image sensor with 4500 (H) x 3600 (V) photoactive pixels designed for a wide range of color or monochrome image sensing applications. Each pixel contains anti-blooming protection by means of a lateral overflow drain thereby preventing image corruption during high light level conditions. Each of the 6.0 µm square pixels of the color version are selectively covered with red, green or blue pigmented filters for color separation. Microlenses are added for improved sensitivity on both color and monochrome sensors.

The sensor utilizes a transparent gate electrode to improve sensitivity compared to the use of a standard front side illuminated polysilicon electrode.

**Table 1. GENERAL SPECIFICATIONS** 

| Parameter                                                                    | Typical Value                                                    |
|------------------------------------------------------------------------------|------------------------------------------------------------------|
| Architecture                                                                 | Full Frame CCD with Square Pixels                                |
| Total Number of Pixels                                                       | 4641 (H) x 3695 (V) = 17.0 M                                     |
| Number of Effective Pixels                                                   | 4540 (H) x 3640 (V) = 16.5 M                                     |
| Number of Active Pixels                                                      | 4500 (H) x 3600 (V) = 16.2 M                                     |
| Pixel Size                                                                   | 6.0 μm (H) x 6.0 μm (V)                                          |
| Active Image Size                                                            | 27.0 mm (H) x 21.6 mm (V)<br>34.6 mm Diag., APS-H Optical Format |
| Aspect Ratio                                                                 | 5:4                                                              |
| Output Sensitivity (Q/V)                                                     | 31 μV/e <sup>-</sup>                                             |
| Charge Capacity (24 MHz)                                                     | 41 ke-                                                           |
| Read Noise (f = 24 MHz)                                                      | 14 e <sup>-</sup> rms                                            |
| Dark Current (60°C)                                                          | 112 e <sup>-</sup> /s                                            |
| Dynamic Range                                                                | 69 dB linear                                                     |
| Quantum Efficiency (Peak)<br>Color (600, 549, 480 nm)<br>Monochrome (540 nm) | 33%, 40%, 33%<br>56%                                             |
| Maximum Frame Rate                                                           | 1.23 fps                                                         |
| Maximum Data Rate                                                            | 24 MHz                                                           |
| Blooming Protection                                                          | 2000 X Saturation Exposure                                       |

NOTE: Unless noted, all parameters are specified at 25°C.



# ON Semiconductor®

www.onsemi.com



Figure 1. KAF-16200 CCD Image Sensor

#### **Features**

- Transparent Gate Electrode for High Sensitivity
- High Resolution, 35 mm Diagonal Format
- Broad Dynamic Range
- Low Noise
- Large Image Area

# **Applications**

- Astrophotography
- Scientific Imaging

## **ORDERING INFORMATION**

See detailed ordering and shipping information on page 2 of this data sheet.

# **ORDERING INFORMATION**

# **Table 2. ORDERING INFORMATION**

| Part Number         | Description                                                                                                                               | Marking Code                   |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| KAF-16200-ABA-CD-B1 | Monochrome, Microlens, CERDIP Package, Sealed Clear Cover Glass with AR Coating (both sides), Grade 1                                     | KAF-16200-ABA<br>Serial Number |
| KAF-16200-ABA-CD-B2 | Monochrome, Microlens, CERDIP Package, Sealed Clear Cover<br>Glass with AR Coating (both sides), Grade 2                                  |                                |
| KAF-16200-ABA-CD-AE | Monochrome, Microlens, CERDIP Package, Sealed Clear Cover<br>Glass with AR Coating (both sides), Engineering Grade                        |                                |
| KAF-16200-FXA-CD-B1 | Gen2 Color (Bayer RGB), Special Microlens, CERDIP Package,<br>Sealed Clear Cover Glass with AR Coating (both sides), Grade 1              | KAF-16200-FXA<br>Serial Number |
| KAF-16200-FXA-CD-B2 | Gen2 Color (Bayer RGB), Special Microlens, CERDIP Package,<br>Sealed Clear Cover Glass with AR Coating (both sides), Grade 2              |                                |
| KAF-16200-FXA-CD-AE | Gen2 Color (Bayer RGB), Special Microlens, CERDIP Package,<br>Sealed Clear Cover Glass with AR Coating (both sides), Engineering<br>Grade |                                |

See the ON Semiconductor *Device Nomenclature* document (TND310/D) for a full description of the naming convention used for image sensors. For reference documentation, including information on evaluation kits, please visit our web site at www.onsemi.com.

#### **DEVICE DESCRIPTION**

#### **Architecture**



Figure 2. Block Diagram

#### **Dark Reference Pixels**

Surrounding the periphery of the device is a border of light shielded pixels creating a dark region. Within this dark region are light shielded pixels that include 36 leading dark pixels on every line. There are also 30 full dark lines at the start and 23 full dark lines at the end of every frame. Under normal circumstances, these pixels do not respond to light and may be used as a dark reference.

# **Dummy Pixels**

Within each horizontal shift register there are 20 leading additional shift phases 1 + 10 + 4 + 1 + 4 (See Figure 2). These pixels are designated as dummy pixels and should not be used to determine a dark reference level.

## **Active Buffer Pixels**

Forming the outer boundary of the effective active pixel region, there are 20 unshielded active buffer pixels between the photoactive area and the dark reference. These pixels are light sensitive but they are not tested for defects and non–uniformities. For the leading 20 active column pixels, the first 4 pixels are covered with blue pigment while the remaining are arranged in a Bayer pattern (R, GR, GB, B).

# **CTE Monitor Pixels**

Two CTE test columns, one on each of the leading and trailing ends and one CTE test row are included for manufacturing test purposes.

#### **Image Acquisition**

An electronic representation of an image is formed when incident photons falling on the sensor plane create electron-hole pairs within the device. photon-induced electrons are collected locally by the formation of potential wells at each photogate or pixel site. The number of electrons collected is linearly dependent on light level and exposure time and non-linearly dependent on wavelength. When the pixel's capacity is reached, excess electrons are discharged into the lateral overflow drain to prevent crosstalk or 'blooming'. During the integration period, the V1 and V2 register clocks are held at a constant (low) level.

#### **Charge Transport**

The integrated charge from each photogate (pixel) is transported to the output using a two-step process. Each line (row) of charge is first transported from the vertical CCDs to a horizontal CCD register using the V1 and V2 register clocks. The horizontal CCD is presented with a new line on the falling edge of V2 while H1 is held high. The horizontal CCDs then transport each line, pixel by pixel, to the output structure by alternately clocking the H1 and H2 pins in a complementary fashion. A separate connection to the last H1 phase (H1L) is provided to improve the transfer speed of charge to the floating diffusion output amplifier. On each falling edge of H1L a new charge packet is dumped onto a floating diffusion and sensed by the output amplifier.

# **HORIZONTAL REGISTER**

# **Output Structure**



Note: Represents either the left or the right output. The designation is omitted in the figure.

Figure 3. Output Architecture (Left or Right)

The output consists of a floating diffusion capacitance connected to a three-stage source follower. Charge presented to the floating diffusion (FD) is converted into a voltage and is current amplified in order to drive off-chip loads. The resulting voltage change seen at the output is linearly related to the amount of charge placed on the FD. Once the signal has been sampled by the system electronics,

the reset gate (RG) is clocked to remove the signal and FD is reset to the potential applied by reset drain (RD). Increased signal at the floating diffusion reduces the voltage seen at the output pin. To activate the output structures, an off-chip current source must be added to the VOUT pins of the device. See Figure 4.

# **Output Load**



Note: Component values may be revised based on operating conditions and other design considerations.

Figure 4. Recommended Output Structure Load Diagram

# **PHYSICAL DESCRIPTION**

# Pin Description and Device Orientation



Note: As viewed from the bottom.

Figure 5. Pinout Diagram

Table 3. PINOUT

| Pin | Name   | Description           |  |  |  |
|-----|--------|-----------------------|--|--|--|
| 1   | VSUB   | Substrate             |  |  |  |
| 2   | H1LAST | Last Horizontal Phase |  |  |  |
| 3   | OG     | Output Gate           |  |  |  |
| 4   | RG     | Reset Gate            |  |  |  |
| 5   | RD     | Reset Drain           |  |  |  |
| 6   | VSS    | Amplifier Return      |  |  |  |
| 7   | VOUT   | Video Output          |  |  |  |
| 8   | VDD    | Amplifier Supply      |  |  |  |
| 9   | H2     | Horizontal Phase 2    |  |  |  |
| 10  | H1     | Horizontal Phase 1    |  |  |  |
| 11  | VSUB   | Substrate             |  |  |  |
| 12  | VSUB   | Substrate             |  |  |  |
| 13  | VSUB   | Substrate             |  |  |  |
| 14  | H1     | Horizontal Phase 1    |  |  |  |
| 15  | H2     | Horizontal Phase 2    |  |  |  |
| 16  | VSUB   | Substrate             |  |  |  |

| Pin | Name | Description                           |  |  |  |  |  |
|-----|------|---------------------------------------|--|--|--|--|--|
| 17  | VSUB | Substrate                             |  |  |  |  |  |
| 18  | LODB | Lateral Overflow Drain, Bottom of Die |  |  |  |  |  |
| 19  | V1   | Vertical Phase 1                      |  |  |  |  |  |
| 20  | V1   | Vertical Phase 1                      |  |  |  |  |  |
| 21  | V2   | Vertical Phase 2                      |  |  |  |  |  |
| 22  | V2   | Vertical Phase 2                      |  |  |  |  |  |
| 23  | LODT | Lateral Overflow Drain, Top of Die    |  |  |  |  |  |
| 24  | VSUB | Substrate                             |  |  |  |  |  |
| 25  | VSUB | Substrate                             |  |  |  |  |  |
| 26  | LODT | Lateral Overflow Drain, Top of Die    |  |  |  |  |  |
| 27  | V2   | Vertical Phase 2                      |  |  |  |  |  |
| 28  | V2   | Vertical Phase 2                      |  |  |  |  |  |
| 29  | V1   | Vertical Phase 1                      |  |  |  |  |  |
| 30  | V1   | Vertical Phase 1                      |  |  |  |  |  |
| 31  | LODB | Lateral Overflow Drain, Bottom of Die |  |  |  |  |  |
| 32  | VSUB | Substrate                             |  |  |  |  |  |

# **IMAGING PERFORMANCE**

**Table 4. TYPICAL OPERATIONAL CONDITIONS** 

| Description                          | Condition                                                                                   | Notes                     |
|--------------------------------------|---------------------------------------------------------------------------------------------|---------------------------|
| Readout Time (t <sub>READOUT</sub> ) | 652 ms                                                                                      | Includes Overclock Pixels |
| Integration Time (t <sub>INT</sub> ) | Varies per Test:  Bright Field 250 ms, Dark Field 1 sec, Saturation 250 ms, Low Light 33 ms |                           |
| Horizontal Clock Frequency           | 24 MHz                                                                                      |                           |
| Temperature                          | 25°C                                                                                        | Room Temperature          |
| Mode                                 | Integrate – Readout Cycle                                                                   |                           |
| Operation                            | Typical Operating Conditions                                                                |                           |

#### **Table 5. SPECIFICATIONS**

| Description                                        | Symbol              | Min      | Nom.           | Max | Units              | Notes | Verification Plan    |
|----------------------------------------------------|---------------------|----------|----------------|-----|--------------------|-------|----------------------|
| Saturation Signal                                  | Ne <sup>-</sup> SAT | 35       | 41             |     | ke⁻                |       | Design <sup>10</sup> |
| Charge to Voltage Conversion                       | Q/V                 |          | 31             |     | μV/e-              | 1     | Design <sup>10</sup> |
| Quantum Efficiency at Peak<br>Red<br>Green<br>Blue | QE <sub>MAX</sub>   |          | 33<br>40<br>33 |     | %                  |       | Design <sup>10</sup> |
| Quantum Efficiency at Peak – Mono                  | QE <sub>MAX</sub>   |          | 56             |     | %                  |       | Design <sup>10</sup> |
| Photo Response Non-Linearity (10-90% Nsat)         | PRNL                |          | 4              | 10  | %                  |       | Die <sup>9</sup>     |
| Green difference (Gr/Gb)                           |                     |          | 2              |     | %                  |       | Design <sup>10</sup> |
| Photo Response Non-Uniformity                      | PRNU                |          | 10             | 25  | %p-p               | 2     | Die <sup>9</sup>     |
| Dark Current                                       |                     |          | 50             |     | pA/cm <sup>2</sup> | 3     | Die <sup>9</sup>     |
| Dark Signal Non-Uniformity                         | DSNU                |          | 4              |     | mV p-p             | 5     | Die <sup>9</sup>     |
| Dark Signal Doubling Temperature                   | ΔΤ                  |          | 4.7            |     | °C                 | 11    | Design <sup>10</sup> |
| Read Noise                                         | N <sub>R</sub>      |          | 14             |     | e- rms             |       | Design <sup>10</sup> |
| Dynamic Range                                      | DR                  |          | 69.3           |     | dB                 | 4     | Design <sup>10</sup> |
| Horizontal Charge Transfer Efficiency              | HCTE                | 0.999995 |                |     |                    | 5     | Die <sup>9</sup>     |
| Vertical Charge Transfer Efficiency                | VCTE                | 0.999999 | 0.999999       |     |                    |       | Die <sup>9</sup>     |
| Blooming Protection                                | X <sub>AB</sub>     |          | 2000           |     | x V <sub>SAT</sub> | 6     | Design <sup>10</sup> |
| DC Offset, Output Amplifier                        | V <sub>ODC</sub>    |          | 7.7            |     | V                  | 7     | Die <sup>9</sup>     |
| Output Amplifier Bandwidth                         | f <sub>-3dB</sub>   |          | 220            |     | MHz                |       | Design <sup>10</sup> |
| Output Impedance, Amplifier                        | R <sub>OUT</sub>    |          | 132            |     | Ω                  |       | Die <sup>9</sup>     |
| Reset Feedthru                                     | V <sub>RFT</sub>    |          | 0.5            |     | V                  |       | Design <sup>10</sup> |

- 1. Increasing output load currents to improve bandwidth will decrease the conversion factor (Q/V).
- 2. Difference between the maximum and minimum average signal levels of 168 × 168 blocks within the sensor on a per color basis as a % of average signal level.
- 3.  $T = 60^{\circ}C$  and  $t_{INT} = 0$ , average non-illuminated signal with respect to over-clocked horizontal register signal.
- 20log (Ne<sup>-</sup><sub>SAT</sub> / N<sub>R</sub>). Specified at T = 60°C.
   Measured per transfer above and below (~70% V<sub>SAT</sub> min) saturation exposure levels. Typically, no degradation in HCCD CTE is observed up to 24 MHz.
- 6.  $\dot{X}_{AB}$  is the number of times above the  $V_{SAT}$  illumination level that the sensor will bloom by spot size doubling. The spot size is 10% of the imager height. X<sub>AB</sub> is measured at 4 ms. Video level offset with respect to ground.

- 8. Total dark signal = (V<sub>DARK,INT</sub> \* t<sub>INT</sub>) + V<sub>DARK,READ</sub> \* t<sub>READOUT</sub>.
  9. A parameter that is measured on every sensor during production testing.
- 10. A parameter that is quantified during the design verification activity.
- 11. This value is valid only near 25°C.

# **TYPICAL PERFORMANCE CURVES**



Figure 6. Typical Monochrome Quantum Efficiency



Figure 7. Typical Color Quantum Efficiency



Figure 8. Typical Green (Red) - Green (Blue) Quantum Efficiency Difference



Figure 9. Typical Vertical Angular Dependance of Quantum Efficiency for Monochrome Devices



Figure 10. Typical Horizontal Angular Dependance of Quantum Efficiency for Monochrome Devices



Figure 11. Typical Vertical Angular Dependance of Quantum Efficiency for Color Devices



Figure 12. Typical Horizontal Angular Dependance of Quantum Efficiency for Color Devices



Figure 13. Typical Anti-Blooming Performance: Signal vs. Exposure



Figure 14. Typical Dark Current Performance vs. Temperature



Figure 15. Dark Current Doubling Temperature Dependence



Figure 16. Typical Linearity Performance



Figure 17. Typical Non-Linearity Plot

#### **DEFECT DEFINITIONS**

# **Operating Conditions**

Bright defect tests performed at T = 25°C Dark defect tests performed at T = 25°C

#### **Table 6. SPECIFICATIONS**

| Classification | Points  | Clusters | Columns |
|----------------|---------|----------|---------|
| Class 1        | ≤ 2,000 | ≤ 40     | 0       |
| Class 2        | ≤ 2,000 | ≤ 40     | ≤ 15    |

# Point Defects

A pixel that deviates by more than 9 mV above neighboring pixels under non–illuminated conditions.

-or-

A pixel that deviates by more than 7% above or 11% below neighboring pixels under illuminated conditions.

# Cluster Defect

A grouping of not more than 10 adjacent point defects. Cluster defects are separated by no less than 4 good pixels in any direction.

# Column Defect

A grouping of more than 10 point defects along a single column

-or-

A column that deviates by more than 1.2 mV above or below neighboring columns under non-illuminated conditions.

-or-

A column that deviates by more than 1.5% above or below neighboring columns under illuminated conditions.

Column and cluster defects are separated by at least 4 good columns in the x direction. No multiple column defects (double or more) will be permitted.

#### Saturated Columns

A column that deviates by more than 100 mV above neighboring columns under non-illuminated conditions. No saturated columns are allowed.

# **OPERATION**

**Table 7. ABSOLUTE MAXIMUM RATINGS** 

| Description                   | Symbol             | Minimum | Maximum | Units | Notes |
|-------------------------------|--------------------|---------|---------|-------|-------|
| Diode Pin Voltages            | V <sub>diode</sub> | -0.5    | +20.0   | V     | 1, 2  |
| Gate Pin Voltages             | V <sub>gate1</sub> | -14.3   | +14.5   | V     | 1, 3  |
| Reset Gate Pin Voltages       | $V_{RG}$           | -0.5    | +14.5   | V     | 1     |
| Overlapping Gate Voltages     | V <sub>1-2</sub>   | -14.3   | +14.5   | V     | 4     |
| Non-Overlapping Gate Voltages | V <sub>0-0</sub>   | -14.3   | +14.5   | V     | 5     |
| Output Bias Current           | l <sub>out</sub>   |         | -30     | mA    | 6     |
| LOD Diode Voltage             | $V_{LOD}$          | -0.5    | +13.5   | V     | 1     |
| Operating Temperature         | T <sub>OP</sub>    | 0       | 60      | °C    | 7     |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. Referenced to pin SUB.
- 2. Includes pins: RD, VDD, VSS, VOUT.
- 3. Includes pins: V1, V2, H1, H1L, H2, H2L, OG.
- 4. Voltage difference between overlapping gates. Includes: V1 to V2, H1/H1L to H2, H1L to OG, V1 to H2.
- 5. Voltage difference between non-overlapping gates. Includes: V1 to H1/H1L.
- 6. Avoid shorting output pins to ground or any low impedance source during operation. Amplifier bandwidth increases at higher currents and lower load capacitance at the expense of reduced gain (sensitivity). Operation at these values will reduce MTTF (Mean Time to Failure).
- 7. Noise performance will degrade at higher temperatures.

# Power-Up Sequence

The sequence chosen to perform an initial power-up is not critical for device reliability. A coordinated sequence may minimize noise and the following sequence is recommended:

- 1. Connect the ground pins (VSUB).
- 2. Supply the appropriate biases and clocks to the remaining pins.

**Table 8. DC BIAS OPERATING CONDITIONS** 

| Description               | Symbol           | Minimum | Nominal | Maximum | Units | Notes |
|---------------------------|------------------|---------|---------|---------|-------|-------|
| Reset Drain               | RD               | 11.3    | 11.5    | 11.7    | V     |       |
| Output Amplifier Return   | VSS              |         | 0.7     |         | V     |       |
| Output Amplifier Supply   | VDD              | 14.5    | 15.0    |         | V     |       |
| Substrate                 | SUB              |         | 0       |         | V     |       |
| Output Gate               | OG               | -2.3    | -2.5    | -2.7    | V     |       |
| Lateral Drain/Guard       | LOD              | 10.8    | 11.0    | 11.2    | V     |       |
| Video Output Load Current | l <sub>OUT</sub> |         | -5      | -10     | mA    | 1     |

<sup>1.</sup> An output load sink must be applied to each of the four VOUT pins to activate output amplifier - see Figure 4.

# **AC Operating Conditions**

# **Table 9. CLOCK LEVELS**

| Description               | Symbol | Level | Minimum | Nominal | Maximum | Units | Effective<br>Capacitance | Notes   |
|---------------------------|--------|-------|---------|---------|---------|-------|--------------------------|---------|
| Vertical CCD Clock        | V1     | Low   | -8.8    | -9.0    | -9.2    | V     |                          | 1, 2, 3 |
| -Phase 1                  |        | High  | 2.3     | 2.5     | 2.7     | V     |                          |         |
| Vertical CCD Clock        | V2     | Low   | -8.8    | -9.0    | -9.2    | V     |                          | 1, 2, 3 |
| -Phase 2                  |        | High  | 3.3     | 3.5     | 3.7     | V     |                          |         |
| Horizontal CCD            | H1     | Low   | -3.8    | -4.0    | -4.2    | V     |                          | 1, 2, 3 |
| Clock - Phase 1           |        | High  | 1.8     | 2.0     | 2.2     | V     |                          |         |
| Horizontal CCD            | H2     | Low   | -3.8    | -4.0    | -4.2    | V     |                          | 1, 2, 3 |
| Clock - Phase 2           |        | High  | 1.8     | 2.0     | 2.2     | V     |                          |         |
| Horizontal CCD            | H1L    | Low   | -5.8    | -6.0    | -6.2    | V     |                          | 1, 2, 3 |
| Clock - Phase 1<br>(Last) |        | High  | 1.8     | 2.0     | 2.2     | V     |                          |         |
| Reset Gate                | RG     | Low   | 0.8     | 1.0     | 1.2     | V     |                          | 1, 2, 3 |
|                           |        | High  | 7.8     | 8.0     | 8.2     | V     |                          |         |

All pins draw less than 10 A DC current.
 Capacitance values relative to SUB (substrate).
 Capacitance values of left and right pins combined where appropriate.

# **TIMING**

**Table 10. REQUIREMENTS AND CHARACTERISTICS** 

| Description                  | Symbol                              | Minimum | Nominal | Maximum | Units | Notes |
|------------------------------|-------------------------------------|---------|---------|---------|-------|-------|
| H1, H2 Clock Frequency       | f <sub>H</sub>                      |         |         | 24      | MHz   | 1, 2  |
| V1, V2 Rise, Fall Times      | t <sub>V1r</sub> , t <sub>V1f</sub> | 2       |         |         | μs    |       |
| V1 - V2 Cross-Over           | V <sub>VCR</sub>                    | 0       | 1       | 2       | V     |       |
| H1 - H2 Cross-Over           | V <sub>HCR</sub>                    | -2      | -1      | 0       | V     |       |
| H1L Rise - H2 Fall Crossover | V <sub>H1LCR</sub>                  |         | -1      |         | V     |       |
| Vccd to Hccd Transfer        | T <sub>vh</sub>                     | 5       |         |         | μs    |       |
| V1, V2 Clock Pulse Width     | t <sub>V</sub>                      | 8       |         |         | μs    |       |
| Pixel Period (1 Count)       | t <sub>e</sub>                      | 41.67   |         |         | ns    | 2     |
| Line Time                    | t <sub>line</sub>                   | 219     |         |         | μs    |       |
| Readout Time                 | t <sub>readout</sub>                | 0.81    |         |         | s     | 3     |
| Frame Rate                   | t <sub>frame</sub>                  | 1.23    |         |         | fps   |       |
| Integration Time             | t <sub>int</sub>                    |         |         |         |       | 4     |

- 50% duty cycle values.
   CTE will degrade above the nominal frequency.
   t<sub>readout</sub> = t<sub>line</sub> \* 3695 lines
   Integration time is user specified.

# **Edge Alignment**



Figure 18. Detail of Vertical Clock Timing

The falling edge of V1 transfers charge between rows. The falling edge of V2 transfers the Vccd charge packet from V2 into Hccd phase H1. To allow for full charge transfer from

the Vccd to the Hccd, a delay  $tv_{\mbox{\scriptsize hcte}}$  is required between the falling edge of V2 and the start of Hccd clocking.

# **Frame Timing**

Row annotation: [row# transferred to Hccd] : row assignment.

Row #3695 is the last row (optical injection). Any overclock beyond that sends null values to the Hccd.

# KAF-16200 Frame Timing



Figure 19. Frame Timing

The integration of dark and photo-signal in the Vccd is continuous, as there is no pixel reset mechanism. " $t_{int}$ " may

refer to the time the Vccd clocks are static, and therefore avoid image smear during readout.

# **Line Timing**

# KAF-16200 Line Timing



4641: no overclock of Hccd

Figure 20. Line Timing

# **Pixel Timing**



Figure 21. Pixel Timing

# **REFERENCES**

For information on ESD and cover glass care and cleanliness, please download the *Image Sensor Handling* and Best Practices Application Note (AN52561/D) from www.onsemi.com.

For information on soldering recommendations, please download the Soldering and Mounting Techniques Reference Manual (SOLDERRM/D) from www.onsemi.com.

For quality and reliability information, please download the *Quality & Reliability* Handbook (HBD851/D) from www.onsemi.com.

For information on device numbering and ordering codes, please download the *Device Nomenclature* technical note (TND310/D) from <a href="https://www.onsemi.com">www.onsemi.com</a>.

For information on Standard terms and Conditions of Sale, please download <u>Terms and Conditions</u> from <u>www.onsemi.com</u>.

# **MECHANICAL INFORMATION**

# **Completed Assembly**



Figure 22. Completed Assembly Drawing



Figure 23. Die Placement

# **Cover Glass Specification**

- 1. Scratch and dig: 20 micron max
- 2. Substrate material: Schott D263T eco @ 1 mm thickness
- 3. Multilayer anti-reflective coating.

ON Semiconductor and the are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding

# **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative