

DESCRIPTION

The MP7741 is a mono 10W Class D Audio Amplifier. It is one of MPS' products of fully integrated audio amplifiers which dramatically reduce solution size by integrating the following:

- 250mΩ power MOSFETs
- Startup / Shutdown pop elimination
- Short circuit protection circuits

The MP7741 utilizes a single ended output structure capable of delivering 10W into  $8\Omega$  speakers. MPS Class D Audio Amplifiers exhibit the high fidelity of a Class A/B amplifier at high efficiencies. The circuit is based on the MPS' proprietary variable frequency topology that delivers excellent linearity, fast response time and operates on a single power supply.

MP7741 features programmable VDD shutdown voltage by controlling the UVP node voltage. The default VDD shutdown voltage is 8.4V if the UVP pin is NC.

# FEATURES

- 10W Output at  $V_{DD}$  = 24V into a 8 $\Omega$  load
- THD+N = 0.02% at 1W, 8Ω
- 94% Efficiency at 10W & V<sub>DD</sub>=24V
- Low Noise (103µV Typical)
- Switching Frequency Up to 1MHz
- 9.5V to 36V Operation from a Single Supply
- Integrated Startup and Shutdown Pop Elimination Circuit
- Programmable UVP
- Thermal and Short Circuit Protection
- Integrated Power FETs
- Available in 10-Pin QFN3x3 Package

# **APPLICATIONS**

- Portable Docking Stations
- Surround Sound DVD Systems
- Televisions
- Flat Panel Monitors
- Multimedia Computers
- Home Stereo Systems

For MPS green status, please visit MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc.

AAM (Analog Adaptive Modulation) is a Trademark of Monolithic Power Systems, Inc.

# TYPICAL APPLICATION



**THD+N vs. P<sub>OUT</sub>** V<sub>DD</sub> = 24V, R<sub>I OAD</sub> = 8Ω, Freq = 1kHz





# **ORDERING INFORMATION**

| Part Number* Package |                   | Top Marking | Free Air Temperature (T <sub>A</sub> ) |  |  |
|----------------------|-------------------|-------------|----------------------------------------|--|--|
| MP7741DQ             | QFN10 (3mm x 3mm) | 6Z          | -40°C to +85°C                         |  |  |

\* For Tape & Reel, add suffix –Z (e.g. MP7741DQ–Z). For RoHS compliant packaging, add suffix –LF (e.g. MP7741DQ–LF–Z)



# ABSOLUTE MAXIMUM RATINGS (1)

| Supply Voltage V <sub>DD</sub>                       | 40V                  |
|------------------------------------------------------|----------------------|
| BS Voltage $V_{SW} - 0.3V$ to $V_{SV}$               | w + 6.5V             |
| Enable Voltage V <sub>EN</sub> 0.3                   | √ to +6V             |
| $V_{UVP}$ , $V_{SW}$ , $V_{PIN}$ , $V_{NIN}$ 1V to V | √ <sub>DD</sub> + 1V |
| AGND to PGND0.3V                                     |                      |
| Continuous Power Dissipation ( $T_A = +25$           | 5°C) <sup>(2)</sup>  |
|                                                      | 2.5W                 |
| Junction Temperature                                 | 150°C                |
| Lead Temperature                                     | 260°C                |
| Storage Temperature65°C to                           | +150°C               |
|                                                      | (0)                  |

## **Recommended Operating Conditions** <sup>(3)</sup> Supply Voltage V<sub>DD</sub>......9.5V to 36V Operating Junct. Temp (T<sub>J</sub>).....-40°C to +125°C

# Thermal Resistance <sup>(4)</sup> $\theta_{JA}$ $\theta_{JC}$

3x3 QFN10......50 ..... 12 ...... °C

Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-toambient thermal resistance θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by PD (MAX) = (T<sub>J</sub>(MAX)-T<sub>A</sub>)/ θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.

# ECTRICAL CHARACTERISTICS (5, 6)

## $V_{DD}$ = 24V, $V_{EN}$ = 5V, $T_A$ = +25°C, unless otherwise noted.

| Parameters                  |                                | Symbol           | bol Condition                         |     | Тур  | Мах | Units |
|-----------------------------|--------------------------------|------------------|---------------------------------------|-----|------|-----|-------|
| Supply Currer               | nt                             |                  | · · · · · · · · · · · · · · · · · · · |     |      |     |       |
| Standby Current             |                                |                  | V <sub>EN</sub> = 0V, NIN=PIN=Float   |     | 70   |     | μA    |
| Quiescent Current           |                                | Ι <sub>Q</sub>   | SW=Low                                |     | 1.5  | 3.0 | mA    |
| <b>Output Driver</b>        | s                              |                  |                                       |     |      |     |       |
| SW On Resista               | ance                           |                  | Sourcing and Sinking                  |     | 0.25 |     | Ω     |
| Short Circuit Current       |                                |                  | Sourcing and Sinking                  |     | 3    |     | А     |
| Inputs                      |                                |                  |                                       |     |      |     |       |
| EN Enable Threshold Voltage |                                |                  | V <sub>EN</sub> Rising                |     | 1.4  | 2.0 | V     |
|                             |                                |                  | V <sub>EN</sub> Falling               | 0.4 | 1.0  |     | V     |
| EN Enable Input Current     |                                |                  | V <sub>EN</sub> = 5V                  |     | 5    |     | μA    |
| External detection          | Undervoltage                   | V <sub>UVP</sub> |                                       |     | 4    |     | V     |
| External detection hyste    | Undervoltage<br>eresis voltage | $V_{\text{Hys}}$ |                                       |     | 0.3  |     | V     |
| Thermal Shute               | down                           |                  | · · · · ·                             |     | •    |     | •<br> |
| Thermal Shutdown Trip Point |                                |                  | T <sub>J</sub> Rising                 |     | 150  |     | °C    |
| Thermal Shutdown Hysteresis |                                |                  |                                       |     | 30   |     | °C    |

Note:

5) The device is not guaranteed to function outside its operating rating.6) Electrical Characteristics are for the IC only with no external components except bypass capacitors.



# **OPERATING SPECIFICATIONS** <sup>(7)</sup>

Circuit of Figure 3,  $V_{DD}$  = 24V, Gain = 8.25V/V,  $V_{EN}$  = 5V,  $T_A$  = +25°C, unless otherwise noted.

| Parameters              | Symbol | Condition                                                         |           | Min  | Тур | Max | Units |
|-------------------------|--------|-------------------------------------------------------------------|-----------|------|-----|-----|-------|
| Standby Current         |        | V <sub>EN</sub> = 0V                                              |           |      | 90  |     | μA    |
| Quiescent Current       |        | No load, switching                                                |           |      | 13  |     | mA    |
| Power Output            |        | f = 1kHz, THD+N =<br>Load                                         |           | 10.6 |     | W   |       |
| THD+ Noise              |        | $P_{OUT}$ = 1W, f = 1kHz,                                         |           | 0.02 |     | %   |       |
| Efficiency              |        | f = 1kHz, $P_{OUT}$ = 10W, 8Ω Load                                |           |      | 94  |     | %     |
| Maximum Power Bandwidth |        |                                                                   |           |      | 20  |     | kHz   |
| Dynamic Range           |        |                                                                   |           |      | 97  |     | dB    |
| Noise Floor             |        | A-Weighted                                                        |           |      | 103 |     | μV    |
| Power Supply Rejection  |        | V <sub>CC</sub> =24V,<br>V <sub>RIPPLE</sub> =200mV <sub>PP</sub> | f = 1kHz  |      | -58 |     | dB    |
|                         |        | С <sub>R</sub> =100µF                                             | f = 217Hz |      | -58 |     | dB    |

Note:

7) Operating Specifications are for the IC in Typical Application circuit (Figure 3).

# **PIN FUNCTIONS**

| Pin # | Name           | Description                                                                                                                         |
|-------|----------------|-------------------------------------------------------------------------------------------------------------------------------------|
| 1     | PIN            | Internal analog reference (VDD/2), connect a bypass capacitor from PIN to AGND (10 $\mu$ F).                                        |
| 2     | NIN            | Amplifier Negative Input. Drive the input signal and close the feedback loop at NIN.                                                |
| 3     | Timer          | Internal timer input. A capacitor from Timer to AGND sets the internal timer and controls the slew rate of start up source current. |
| 4     | AGND           | Analog Ground. Connect AGND to PGND at a single point.                                                                              |
| 5     | EN             | Enable Input. Drive EN high to turn on the amplifier, low to turn it off.                                                           |
| 6     | UVP            | Under-voltage protection reference input                                                                                            |
| 7     | VDD            | Power Supply Input.                                                                                                                 |
| 8     | BS             | High-Side MOSFET Bootstrap Input. A capacitor from BS to SW supplies the gate drive current to the internal high-side MOSFET.       |
| 9     | SW             | Switched Power Output. Connect the LC filter between SW and the output coupling capacitor.                                          |
| 10    | PGND           | Power Ground. Connect PGND to AGND at a single point.                                                                               |
|       | Exposed<br>Pad | Connect exposed pad to GND plane for proper thermal performance.                                                                    |





MP7741 Rev. 1.0 2/17/2011

www.MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2011 MPS. All Rights Reserved.



#### TYPICAL PERFORMANCE CURVES (continued) Circuit of Figure 3, $V_{DD}$ =24V, $V_{EN}$ =5V, $A_V$ =8.25V/V, $T_A$ = +25°C, unless otherwise noted. Thermal Rise vs. POUT $V_{DD}$ = 24V, $R_{LOAD}$ = 8 $\Omega$ 60 CASE TEMPERATURE (°C) 50 40 30 20 10 0 2 4 6 8 10 12 0

P<sub>OUT</sub> (W)



# **BLOCK DIAGRAM**





# **OPERATION**

The MP7741 is a single-ended Class D audio amplifier. It uses the Monolithic Power Systems patented Analog Adaptive Modulation<sup>TM</sup> to convert the audio input signal into pulses. These pulses drive an internal high-current output stage and, when filtered through an external inductor-capacitor filter, reproduce the input signal across the load. Because of the switching Class D output stage, power dissipation in the amplifier is drastically reduced when compared to Class A, B or A/B amplifiers while maintaining high fidelity and low distortion.

The amplifier uses differential input to the modulator. PIN is the positive input and NIN is the negative input. PIN is set to half the DC power supply input voltage ( $V_{DD}/2$ ) by the internal circuit, so the common mode voltage of the input NIN should be set to half the DC power supply input voltage ( $V_{DD}/2$ ). The input capacitor  $C_{IN}$  couple the AC signal at the input.

The amplifier voltage gain is set by the combination of the input resister  $R_{IN}$  and the feedback resistor  $R_{FB}$  and is calculated by the equation:

$$\mathsf{AV} = \frac{-\mathsf{R}_{\mathsf{FB}}}{\mathsf{R}_{\mathsf{IN}}}$$

The output driver stage uses two  $250m\Omega$  N-Channel MOSFETs to deliver the pulses to the LC output filter which in turn drives the load. To fully enhance the high-side MOSFET, the gate is driven to a voltage higher than the source by the bootstrap capacitor between SW and BS. While the output is driven low, the bootstrap capacitor is charged from V<sub>DD</sub> through an internal circuit on the MP7741. The gate of the high-side MOSFET is driven high from the voltage at BS, forcing the MOSFET gate to a voltage higher than V<sub>DD</sub> and allowing the MOSFET to fully turn on, reducing power loss in the amplifier.

## **Pop Elimination**

The capacitor  $C_{OUT}$  blocks the DC signal and pass only AC signals to the load. To insure that the amplifier passes low frequency signals, the time constant of  $C_{OUT}$ \*R<sub>LOAD</sub> needs to be long.

However, when EN is asserted, the capacitor charges over a long period and in a normal amplifier can result in a turn on and turn off "pop."

The MP7741 integrates a source current function to charge the AC coupling capacitor Cout and Cin at the start up moment. The start up source current slew rate is adjustable by selecting different capacitance of timer capacitor Ctimer. The larger the Ctimer capacitance is, the smaller the start up current slew rate is. The recommended 2.2µF capacitor Ctimer results in a start up current slew rate of approximately 20mA/350ms which would help to minimize the turn on pop.

After driving EN pin low, output SW will be set to high impedance immediately which would help to eliminate the turn off pop.

## Short Circuit/Overload Protection

The MP7741 has internal overload and short circuit protection. The currents in both the highside and low-side MOSFETs are measured and if the current exceeds the 3A short circuit current limit, both MOSFETs are turned off. The MP7741 then restarts with the same power up sequence that is used for normal starting to prevent a pop from occurring after a short circuit condition is removed.

## Mute/Enable Function

The MP7741 EN input is an active high enable control. To enable the MP7741, drive EN with a 2.0V or greater voltage. To disable the amplifier, drive it below 0.4V. While the MP7741 is disabled, the VDD operating current is less than  $100\mu$ A and the output driver MOSFETs are turned off.

## Programmable UVP

MP7741 integrate programmable UVP function, which can be used to shutdown the MP7741 to escape the pop, by controlling the UVP node voltage. The corresponding circuit is shown in the followed figure 2. If the UVP pin is NC, the default VDD shutdown voltage is 8.4V since there is internal voltage divided circuit.



The VDD shutdown voltage can be flexibly adjusted by controlling UVP pin voltage. The recommended VDD shutdown voltage is from 9.5V to power supply. As shown in the figure 2, if external resistor RH and RL is low enough (e.g. RH, RL <  $50k\Omega$ ) compared with internal  $500k\Omega$  and  $550k\Omega$  resistor, the VDD shutdown voltage can be calculated by the equation:

$$V_{\text{VDD\_shutdown}} = 4 * \frac{(R_{\text{H}} + R_{\text{L}})}{R_{\text{I}}}$$

The hysteresis voltage can be calculated by the equation:



Figure 2—UVP block diagram

# **APPLICATION INFORMATION**

## **COMPONENT SELECTION**

The MP7741 uses a minimum number of external components to complete a stereo Class D audio amplifier. The circuit of Figure 3 should be suitable for most applications, and use the following sections to determine how to customize the amplifier for a particular application.

## Setting the Voltage Gain

The maximum output voltage swing is limited by the power supply. To achieve the maximum power out of the MP7741 amplifier, set the gain such that the maximum input signal results in the maximum output voltage swing.

The maximum output voltage swing is  $\pm V_{DD}/2$ . For a given input signal voltage, where  $V_{IN}(pk)$  is the peak input voltage, the maximum voltage gain is:

$$A_V(MAX) = \frac{V_{DD}}{2 \times V_{IN}(pk)}$$

This voltage gain setting results in the peak output voltage approaching it's maximum for the maximum input signal. In some cases the amplifier is allowed to overdrive slightly, allowing the THD to increase at high power levels, and so a higher gain than  $A_V$  (max) is required.

## Setting the Switching Frequency

The idle switching frequency (the switching frequency when no audio input is present) is a function of several variables: the supply voltage  $V_{DD}$ , the timing capacitor  $C_{INT}$  and the feedback resistor R<sub>FB</sub>. Lower switching frequencies result in more inductor ripple, causing more quiescent output voltage ripple and increasing the output distortion. noise and Higher switching frequencies result in more power loss. The optimum quiescent switching frequency is approximately 600kHz to 700kHz. Refer to the Operating Specifications for recommended values.

| Gain<br>(V/V) | Gain<br>(dB) | R <sub>FB</sub><br>(kΩ) | R <sub>IN</sub><br>(kΩ) | CINT  | F <sub>sw</sub> | V <sub>DD</sub><br>(V) |  |  |
|---------------|--------------|-------------------------|-------------------------|-------|-----------------|------------------------|--|--|
| 3.9           | 11.8         | 39                      | 10                      | 6.8nF | 580kHz          | 12                     |  |  |
| 8.2           | 18.3         | 82                      | 10                      | 3.3nF | 580kHz          | 12                     |  |  |
| 8.3           | 18.4         | 39                      | 4.7                     | 6.8nF | 580kHz          | 12                     |  |  |
| 12.0          | 21.6         | 120                     | 10                      | 2.2nF | 530kHz          | 12                     |  |  |
| 17.4          | 24.8         | 82                      | 4.7                     | 3.3nF | 580kHz          | 12                     |  |  |
| 25.5          | 28.1         | 120                     | 4.7                     | 2.2nF | 530kHz          | 12                     |  |  |
| 5.6           | 15.0         | 56                      | 10                      | 8.2nF | 610kHz          | 24                     |  |  |
| 8.2           | 18.3         | 82                      | 10                      | 5.6nF | 650kHz          | 24                     |  |  |
| 11.9          | 21.5         | 56                      | 4.7                     | 8.2nF | 610kHz          | 24                     |  |  |
| 12.0          | 21.6         | 120                     | 10                      | 4.7nF | 540kHz          | 24                     |  |  |
| 17.4          | 24.8         | 82                      | 4.7                     | 5.6nF | 650kHz          | 24                     |  |  |
| 25.5          | 28.1         | 120                     | 4.7                     | 4.7nF | 540kHz          | 24                     |  |  |
| 33.0          | 30.4         | 330                     | 10                      | 1.8nF | 630kHz          | 24                     |  |  |

# Table 1—Switching Frequency vs. V<sub>DD</sub>, Timing Capacitor and Feedback Resistor (see Figure 3)

## Choosing the LC Filter

The Inductor-Capacitor (LC) filter converts the pulse train at SW to the output voltage that drives the speaker.

The characteristic frequency of the LC filter needs to be high enough to allow high frequency audio to the output, yet needs to be low enough to filter out high frequency products of the pulses from SW. The characteristic frequency of the LC filter is:

$$f_0 = \frac{1}{2\pi\sqrt{LC}}$$

The quality factor (Q) of the LC filter is important. If this is too low, output noise will increase, if this is too high, then peaking may occur at high signal frequencies reducing the passband flatness. The circuit Q is set by the load resistance (speaker resistance, typically  $4\Omega$  or  $8\Omega$ ). The Q is calculated as:





$$Q = \frac{R_{LOAD}}{\omega_0 \times L} = \frac{R_{LOAD}}{2\pi \times f_0 \times L}$$

 $\omega_0$  is the characteristic frequency in radians per second and  $f_0$  is in Hz. Use an LC filter with Q between 0.7 and 1.

The actual output ripple and noise is greatly affected by the type of inductor and capacitor used in the LC filter. Use a film capacitor and an inductor with sufficient power handling capability to supply the output current to the load. The inductor should exhibit soft saturation characteristics. If the inductor exhibits hard saturation, it should operate well below the Gapped saturation current. ferrite. MPP. Powdered Iron, or similar type toroidal cores are recommended. If open or shielded bobbin ferrite cores are used for multi-channel designs, make sure that the start windings of each inductor line up (all starts going toward SW pin, or all starts going toward the output) to prevent crosstalk or other channel-to-channel interference.

## **Output Coupling Capacitor**

The output AC coupling capacitor  $C_{OUT}$  serves to block DC voltages and thus passes only the amplified AC signal from the LC filter to the load. The combination of the coupling capacitor,  $C_{OUT}$ and the load resistance results in a first-order high-pass filter. The value of  $C_{OUT}$  should be selected such that the required minimum frequency is still allowed to pass. The output corner frequency (-3dB point),  $f_{OUT}$ , can be calculated as:

$$f_{OUT} = \frac{1}{2 \times \pi \times R_{LOAD} \times C_{OUT}}$$

Set the output corner frequency  $(f_{OUT})$  at or below the minimum required frequency.

The output coupling capacitor carries the full load current, so a capacitor should be chosen such that its ripple current rating is greater than the maximum load current. Low ESR aluminum electrolytic capacitors are recommended.

## Input Coupling Capacitor

The input coupling capacitor  $C_{IN}$  is used to pass only the AC signal at the input. In a typical system application, the source input signal is typically centered around the circuit ground, while the MP7741 input is at half the power supply voltage ( $V_{DD}/2$ ). The input coupling capacitor transmits the AC signal from the source to the MP7741 while blocking the DC voltage. Choose an input coupling capacitor such that the corner frequency ( $f_{IN}$ ) is less than the passband frequency. The corner frequency is calculated as:

$$f_{IN} = \frac{1}{2 \times \pi \times R_{IN} \times C_{IN}}$$

## Timer capacitor

The start up source current slew rate is adjustable by selecting different capacitance of timer capacitor Ctimer. The larger the Ctimer capacitance is, the smaller the start up current slew rate is. It is recommended to use the Ctime which capacitance is larger than 312nF, so the start up current slew rate would be smaller than 20mA/50ms which would help to eliminate the turn on pop. The recommended 2.2µF capacitor Ctimer results in a start up current slew rate of approximately 20mA/350ms.

### **Power Source**

For maximum output power, the amplifier circuit requires a regulated external power source to supply the power to the amplifier. The higher the power supply voltage, the more power can be delivered to a given load resistance, however if the power source voltage exceeds the maximum voltage of 36V, the MP7741 may sustain damage. The power supply rejection of the MP7741 is excellent (typically -60dB), however noise at the power supply can get to the output, so care must be taken to minimize power supply noise within the pass-band frequencies. Bypass the power supply with a large capacitor (typically aluminum electrolytic) along with a smaller 1µF ceramic capacitor at the MP7741 V<sub>DD</sub> supply pins.



## PCB Layout

The circuit layout is critical for optimum performance and low output distortion and noise. It is highly recommended to duplicate EVB layout for optimum performance. If change is necessary, please follow these guidelines and take Figure 4 for references.

1) Place the following components as close to the MP7741 as possible:

#### Bootstrap Cap

 $C_{BS}$  is used to supply the gate drive current to the internal high-side MOSFET. Place  $C_{BS}$  as close to pins 8 (BS) and 9 (SW) as possible.

#### Power Supply Bypass

 $C_{BYP}$  carries the transient current for the switching power stage. To prevent overstressing of the MP7741 and excessive noise at the output, place  $C_{BYP}$  as close to pins 7 (VDD) and 10 (PGND) as possible.

#### **Integrated Capacitors**

 $C_{INT}$  is used to set the amplifier switching frequencies and are typically on the order of a few nF. Place  $C_{INT}$  as close to pins 1 (PIN) and 2 (NIN) as possible to reduce distortion and noise.

#### Reference Bypass Capacitors

 $C_R$  filters the  $\frac{1}{2}$  VDD reference voltages. Place  $C_R$  as close to the IC as possible to improve power supply rejection and reduce distortion and noise at the output.

2) The Inductor-Capacitor (LC) filter converts the pulse train at SW to the output voltage that drives the speaker. Please keep the filter capacitor close to the inductor.

3) When laying out the PCB, use two separate ground planes, analog ground (AGND) and power ground (PGND), and connect the two grounds together at a single point (usually around the bulk bypass capacitor) to prevent noise injection into the amplifier input to reduce distortion.

4) Keep the sensitive feedback signal trace on the input side and shield the trace with the AGND plane. Make sure that any traces carrying the switch node (SW) voltages are separated far from any input signal traces. If it is required to run the SW trace near the input, shield the input with a ground plane between the traces. If multiple amplifiers are used on a single board, make sure that each channel is physically separated to prevent crosstalk. Make sure that all inductors used on a single circuit board have the same orientation.

If multiple amplifiers are used on a single board, make sure that the power supply is routed from the source to each channel individually, not serially. This prevents channel-to-channel coupling through the power supply input.

#### Electro-Magnetic Interference (EMI) Considerations

Due to the switching nature of the Class D amplifier, care must be taken to minimize the effects of electromagnetic interference from the amplifier. However, with proper component selection and careful attention to circuit layout, the effects of the EMI due to the amplifier switching can be minimized.

The power inductors are a potential source of radiated emissions. For the best EMI performance, use toroidal inductors, since the magnetic field is well contained inside the core. However toroidal inductors can be expensive to wind. For a more economical solution, use shielded gapped ferrite or shielded ferrite bobbin core inductors. These inductors typically do not contain the field as well toroidal inductors, but usually can achieve a better balance of good EMI performance with low cost.

The size of high-current loops that carry rapidly changing currents needs to be minimized. To do this, make sure that the  $V_{DD}$  bypass capacitors are as close to the MP7741 as possible.

Nodes that carry rapidly changing voltage, such as SW, need to be made as small as possible. If sensitive traces run near a trace connected to SW, place a ground shield between the traces.



# **TYPICAL APPLICATION CIRCUIT**







Figure 4—Reference PCB Layout



# **PACKAGE INFORMATION**



**RECOMMENDED LAND PATTERN** 

**NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.