Document number: MC34710 Rev 4, 8/2008

**√**RoHS

# Dual Output DC-DC & Linear Regulator IC

The 34710 is a dual-output power regulator IC integrating switching regulator, linear regulator, supervisory and power supply sequencing circuitry. With a wide operating input voltage range of 13 to 32V, the 34710 is applicable to many commercial and industrial applications using embedded MCUs.

A mode-selected 5.0 or 3.3V DC-DC switching regulator is provided for board-level I/O and user circuitry up to 700mA. A linear regulator provides mode-selected core supply voltages of either 3.3V, 2.5V, 1.8V, or 1.5V at currents up to 500mA.

The supervisor circuitry ensures that the regulator outputs follow a predetermined power-up and power-down sequence.

#### Features

- · Efficient 5.0V/3.3V buck regulator
- Low Noise LDO Regulator (mode-selected 3.3V, 2.5V,1.8V, or 1.5V)
- · On-chip thermal shutdown circuitry
- Supervisory functions (Power-ON Reset and Error Reset circuitry)
- · Sequenced I/O and core voltages
- · Pb-free packaging designated by suffix code EW

# 34710

# DUAL OUTPUT DC-DC & LINEAR REGULATOR



| ORDERING INFORMATION                               |             |  |  |  |
|----------------------------------------------------|-------------|--|--|--|
| Device Temperature Range (T <sub>A</sub> ) Package |             |  |  |  |
| MC34710EW/R2                                       | 32 SOICW-EP |  |  |  |



Figure 1. 34710 Simplified Application Diagram

<sup>\*</sup> This document contains certain information on a new product. Specifications and information herein are subject to change without notice.







# **INTERNAL BLOCK DIAGRAM**



Figure 2. 34710 Simplified Internal Block Diagram



# **PIN CONNECTIONS**



Figure 3. 34710 Pin Connections

Table 1. 34710 Pin Definitions

| Pin<br>Number      | Pin Name                | Pin Function         | Formal Name                                              | Definition                                                                       |
|--------------------|-------------------------|----------------------|----------------------------------------------------------|----------------------------------------------------------------------------------|
| 1                  | RST                     | Reset                | Reset                                                    | Reset is an open drain output only.                                              |
| 2<br>3<br>4        | Mode0<br>Mode1<br>Mode2 | Input                | Mode Control                                             | These input pins control $V_{\text{FB}}$ and $V_{\text{CORE}}$ output voltages.  |
| 5–12,<br>14–22, 24 | NC                      | NC                   | No Connects                                              | No internal connection to this pin.                                              |
| 13                 | GND                     | Ground               | Ground                                                   | Ground.                                                                          |
| 23                 | VCORE                   | Output               | Core Voltage<br>Regulator Output                         | Core regulator output voltage.                                                   |
| 25                 | LINB+                   | Input                | Core Voltage<br>Regulator Input                          | Core regulator input voltage.                                                    |
| 26                 | VFB                     | Input                | V <sub>I/O</sub> Switching<br>Regulator<br>Feedback      | Feedback pin for $V_{\text{I/O}}$ switching regulator and internal logic supply. |
| 27                 | VSWITCH                 | Output               | V <sub>I/O</sub> Switching<br>Regulator Switch<br>Output | V <sub>I/O</sub> switching regulator switching output.                           |
| 28                 | B+                      | Input                | Power Supply<br>Input                                    | Regulator input voltage.                                                         |
| 29                 | VB                      | Output               | Boost Voltage                                            | Boost voltage storage node.                                                      |
| 30                 | CP2                     | Passive<br>Component | CP Capacitor<br>Positive                                 | Charge pump capacitor connection 2.                                              |
| 31                 | CP1                     | Passive<br>Component | CP Capacitor<br>Negative                                 | Charge pump capacitor connection 1.                                              |
| 32                 | СТ                      | Passive<br>Component | Reset Delay<br>Capacitor                                 | Reset delay adjustment capacitor.                                                |



# **ELECTRICAL CHARACTERISTICS**

#### **MAXIMUM RATINGS**

#### **Table 2. MAXIMUM RATINGS**

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Rating                                                                        | Symbol                     | Max        | Unit |
|-------------------------------------------------------------------------------|----------------------------|------------|------|
| ELECTRICAL RATINGS                                                            | •                          |            |      |
| Input Power Supply Voltage                                                    | V <sub>B+</sub>            |            | V    |
| $I_{B+} = 0.0A$                                                               |                            | -0.3 to 36 |      |
| Peak Package Reflow Temperature During Reflow <sup>(1)</sup> , <sup>(2)</sup> | T <sub>PPRT</sub>          | Note 2     | °C   |
| Power Dissipation <sup>(3)</sup>                                              | P <sub>D</sub>             | 3.0        | W    |
| ESD Standoff Voltage                                                          |                            |            | V    |
| Non-Operating, Unbiased, Human Body Model <sup>(4)</sup>                      | V <sub>ESD1</sub>          | ±2000      |      |
| Thermal Resistance                                                            |                            |            | °C/W |
| Junction-to-Ambient <sup>(5)</sup>                                            | $R_{	hetaJA}$              | 45         |      |
| Junction-to-Ambient <sup>(3)</sup>                                            | $R_{	hetaJA}$              | 25         |      |
| Junction-to-Exposed-Pad                                                       | $R_{	heta JC}$             | 2.0        |      |
| THERMAL RATINGS                                                               | <u> </u>                   |            |      |
| Operating Ambient Temperature                                                 | T <sub>A</sub>             | 0 to 85    | °C   |
| Operating Junction Temperature                                                | T <sub>J</sub>             | 0 to 105   | °C   |
| Input Power Supply Voltage                                                    | V <sub>B+</sub>            |            | V    |
| $I_{B+} = 0.0A$ to 3.0A                                                       |                            | 13 to 32   |      |
| Quiescent Bias Current from B+ <sup>(6)</sup>                                 | I <sub>B+</sub> (Q)        |            | mA   |
| $V_{B+} = 13 \text{ to } 32V$                                                 |                            | 7.5        |      |
| V <sub>I/O</sub> SWITCHING REGULATOR <sup>(7)</sup>                           | 1                          |            | l    |
| Maximum Output Voltage Startup Overshoot (C <sub>OUT</sub> = 330μF)           | V <sub>I/O</sub> (STARTUP) |            | V    |
| Mode0 = 0                                                                     |                            | 5.4        |      |
| Mode0 = Open                                                                  |                            | 3.6        |      |
| Maximum Output Current                                                        | I <sub>VI/O</sub>          |            | mA   |
| $T_A = 0$ °C to 105°C                                                         |                            | 700        |      |

#### Notes

- 1. ESD testing is performed in accordance with the Human Body Model (HBM) ( $C_{ZAP} = 100 \text{ pF}$ ,  $R_{ZAP} = 1500 \Omega$ ), the Machine Model (MM) ( $C_{ZAP} = 200 \text{ pF}$ ,  $R_{ZAP} = 0 \Omega$ ), and the Charge Device Model (CDM), Robotic ( $C_{ZAP} = 4.0 \text{pF}$ ).
- 2. Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.
- 3. With 2.0 in<sup>2</sup> of copper heatsink.
- 4. ESD1 testing is performed in accordance with the Human Body Model ( $C_{ZAP} = 100$ pF,  $R_{ZAP} = 1500$  $\Omega$ ).
- 5. With no additional heatsinking.
- 6. Maximum quiescent power dissipation is 0.25W.
- 7.  $13V \le V_{B_+} \le 32V$  and  $-20^{\circ}C \le T_J \le 145^{\circ}C$ , unless otherwise noted.



# Table 2. MAXIMUM RATINGS (continued)

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Rating                                                                                                                                                                                                                                     | Symbol                      | Max                       | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------|------|
| V <sub>CORE</sub> LINEAR REGULATOR <sup>(8)</sup>                                                                                                                                                                                          |                             |                           |      |
| Maximum Output Voltage Startup Overshoot (C <sub>OUT</sub> = 10μF) <sup>(9)</sup> Mode2=Low, Mode1=Low, Mode0=Low Mode2=Open, Mode1=Low, Mode0=Don't Care Mode2=Low, Mode1=Open, Mode0=Don't Care Mode2=Open, Mode1=Open, Mode0=Don't Care | V <sub>CORE</sub> (STARTUP) | 3.6<br>2.7<br>2.0<br>1.65 | V    |
| Maximum Output Current $T_J = 0^{\circ}\text{C to } 105^{\circ}\text{C}, \ V_{LINB+} \leq V_{CORE}(NOM) + 0.8V^{(10)}$                                                                                                                     | I <sub>VCORE</sub>          | 500                       | mA   |

# Notes

- 8.  $13V \le V_{B+} \le 32V$  and  $-20^{\circ}C \le T_{J} \le 145^{\circ}C$ , unless otherwise noted.
- 9. Refer to <u>Table 5</u>, page <u>9</u>.
- 10. Pulse testing with low duty cycle used.



# STATIC ELECTRICAL CHARACTERISTICS

# Table 3. STATIC ELECTRICAL CHARACTERISTICS

Characteristics noted under conditions  $4.75V \le V_{IO} \le 5.25V$ ,  $13V \le V_{B+} \le 32V$ , and  $0^{\circ}C \le T_{J} \le 105^{\circ}C$ , unless otherwise noted. Typical values noted reflect the approximate parameter mean at  $T_{A} = 25^{\circ}C$  under nominal conditions, unless otherwise noted.

| Characteristic                                              | Symbol                       | Min   | Тур  | Max   | Unit |
|-------------------------------------------------------------|------------------------------|-------|------|-------|------|
| SWITCHING REGULATOR (VI/O, MODE0)                           | ·                            |       |      |       |      |
| Logic Supply Voltage (I <sub>VI/O</sub> = 25 to 700mA)      | V <sub>I/O</sub>             |       |      |       | V    |
| Mode0 = 0                                                   |                              | 4.8   | 5.0  | 5.2   |      |
| Mode0 = Open (floating)                                     |                              | 3.15  | 3.25 | 3.45  |      |
| Output On Resistance                                        | R <sub>DS(ON)</sub>          |       |      |       | Ω    |
| $V_{B+} = 13 \text{ to } 32V$                               |                              | 0.5   | 1.0  | 2.0   |      |
| Soft Start Threshold Voltage                                | V <sub>I/O</sub> (SOFT)      |       |      |       | ٧    |
| Mode0 = any                                                 |                              | -     | 2.5  | 3.1   |      |
| Current Limit Threshold (T <sub>J</sub> = 25°C to 100°C)    |                              |       |      |       | Α    |
| Normal Operation                                            | I <sub>LIMIT</sub> (OP)      | 1.9   | 2.4  | 2.9   |      |
| Soft Start, $V_{I/O} \le 2.5V$                              | I <sub>LIMIT</sub> (SOFT)    | 1.0   | _    | 1.9   |      |
| Minimum Voltage Allowable on V <sub>SWITCH</sub> Pin        | V <sub>VSWITCH</sub> (MIN)   |       |      |       | V    |
| $T_J = 25$ °C to 100°C                                      |                              | -0.5  | _    | _     |      |
| LINEAR REGULATOR (VCORE, MODE 1, 2, 3, 4)                   |                              |       | 1    | I     |      |
| Supply Voltage (I <sub>VCORE</sub> = 5.0mA) <sup>(11)</sup> | V <sub>CORE</sub> (NOM)      |       |      |       | V    |
| Mode2=Low, Mode1=Don't Care, Mode0=Low                      |                              | 3.15  | 3.3  | 3.45  |      |
| Mode2=Low, Mode1=Don't Care, Mode0=Open                     |                              | 2.45  | 2.5  | 2.75  |      |
| Mode2=Open, Mode1=Don't Care, Mode0=Low                     |                              | 1.7   | 1.8  | 2.05  |      |
| Mode2=Open, Mode1=Don't Care, Mode0=Open                    |                              | 1.425 | 1.5  | 1.575 |      |
| Supply Voltage (I <sub>VCORE</sub> = 500mA) <sup>(11)</sup> | V <sub>CORE</sub> (NOM)      |       |      |       | V    |
| Mode2=Low, Mode1=Don't Care, Mode0=Low                      |                              | 3.0   | -    | 3.4   |      |
| Mode2=Low, Mode1=Don't Care, Mode0=Open                     |                              | 2.2   | -    | 2.6   |      |
| Mode2=Open, Mode1=Don't Care, Mode0=Low                     |                              | 1.55  | _    | 1.9   |      |
| Mode2=Open, Mode1=Don't Care, Mode0=Open                    |                              | 1.33  | -    | 1.53  |      |
| V <sub>CORE</sub> Dropout Voltage                           | I <sub>VCORE</sub> (DROPOUT) |       |      |       | V    |
| $V_{CORE} = V_{CORE}(NOM), I_{VCORE} = 0.5A$                |                              | _     | 0.5  | 0.8   |      |
| Normal Current Limit Threshold                              | I <sub>LIMIT</sub>           |       |      |       | mA   |
| $T_J = 25$ °C to 100°C, $V_{LINB+} = V_{CORE}(NOM) + 1.0V$  |                              | 600   | 800  | 1000  |      |

#### Notes

11. Refer to Table 5, page 9.



# Table 3. STATIC ELECTRICAL CHARACTERISTICS (continued)

Characteristics noted under conditions  $4.75V \le V_{IO} \le 5.25V$ ,  $13V \le V_{B+} \le 32V$ , and  $0^{\circ}C \le T_{J} \le 105^{\circ}C$ , unless otherwise noted. Typical values noted reflect the approximate parameter mean at  $T_{A} = 25^{\circ}C$  under nominal conditions, unless otherwise noted.

| Characteristic                                                                                                                                      | Symbol                                   | Min                                     | Тур                                     | Max                                      | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----------------------------------------|-----------------------------------------|------------------------------------------|------|
| MODE PINS OPERATING VOLTAGES                                                                                                                        |                                          |                                         |                                         |                                          |      |
| Mode Control Pins Low Voltage                                                                                                                       | V <sub>IL</sub> (Mode <sub>n</sub> )     | _                                       | -                                       | 0.825                                    | V    |
| Mode Control Pins High Voltage                                                                                                                      | V <sub>IH</sub> (Mode <sub>n</sub> )     | 2.6                                     | -                                       | -                                        | ٧    |
| Mode Control Pins Voltage with Input Floating $V_{B+} = 13$ to 14V                                                                                  | V <sub>Mode</sub> (FLOAT)                | 7.0                                     | 8.0                                     | 13                                       | V    |
| SUPERVISOR CIRCUITRY (RST, VCORE)                                                                                                                   |                                          |                                         |                                         | •                                        |      |
| $\label{eq:minimum} \mbox{Minimum Function V}_{\mbox{\footnotesize B+}} \mbox{ for Charge Pump and Oscillator Running}$                             | V <sub>B+</sub> (MIN)                    | _                                       | -                                       | 9.0                                      | V    |
| Minimum V <sub>B+</sub> for $\overline{RST}$ Assertion, V <sub>B+</sub> Rising                                                                      | V <sub>B+</sub> (ASSERT)                 | -                                       | 1.9                                     | 2.2                                      | V    |
| $\overline{RST}$ Low Voltage $V_{B+} = 2.0V$ , $I_{\overline{RST}} \le 5.0 \text{mA}$                                                               | V <sub>OL</sub>                          | _                                       | 0.25                                    | 0.4                                      | V    |
| $\overline{\text{RST}} \ \text{V}_{\text{I/O}} \ \text{Threshold}$ $\text{V}_{\text{I/O}} \ \text{Rising}$ $\text{V}_{\text{I/O}} \ \text{Falling}$ | V <sub>I/OT+</sub><br>V <sub>I/OT-</sub> | –<br>V <sub>I/O</sub> (NOM)<br>- 300mV  | -                                       | V <sub>I/O</sub> (NOM)<br>- 50mV<br>-    | V    |
| RST Hysteresis for V <sub>I/O</sub>                                                                                                                 | V <sub>HYSVI/O</sub>                     | 10                                      | -                                       | 100                                      | mV   |
| RST V <sub>CORE</sub> Threshold V <sub>CORE</sub> Rising V <sub>CORE</sub> Falling                                                                  | V <sub>CORET+</sub>                      | -<br>V <sub>CORE</sub> (NOM)<br>- 300mV | -                                       | V <sub>CORE</sub> (NOM)<br>- 30mV        | V    |
| $\overline{RST}$ Hysteresis for V <sub>CORE</sub> $V_{B+} = 13 \text{ to } 32V$                                                                     | V <sub>HYS</sub> CORE                    | 10                                      | 50                                      | 100                                      | mV   |
| $V_{CORE}$ - $V_{I/O}$ for $V_{CORE}$ Shutdown $V_{B+} = 13$ to 32V                                                                                 | V <sub>CORE</sub> (SHUTDOWN)             | 0.5                                     | -                                       | 0.9                                      | V    |
| Thermal Shutdown Temperature T <sub>J</sub> Rising                                                                                                  | T <sub>J</sub> (TSD)                     | _                                       | _                                       | 170                                      | °C   |
| Over-temperature Hysteresis                                                                                                                         | T <sub>J</sub> (HYSTERESIS)              | -                                       | 20                                      | _                                        | °C   |
| VB CHARGE PUMP                                                                                                                                      |                                          |                                         |                                         |                                          |      |
| Boost Voltage <sup>(12)</sup> $V_{B+} = 12 \text{ V}, I_{vb} = 0.5 \text{ mA}$ $V_{B+} = 32 \text{ V}, I_{vb} = 0.5 \text{ mA}$                     | V <sub>B</sub>                           | V <sub>B+</sub> 8<br>V <sub>B+</sub> 10 | V <sub>B+</sub> 9<br>V <sub>B+</sub> 12 | V <sub>B+</sub> 10<br>V <sub>B+</sub> 14 | V    |

# Notes

12. Bulk capacitor ESR ≤ 10 milliohms



# **DYNAMIC ELECTRICAL CHARACTERISTICS**

# Table 4. DYNAMIC ELECTRICAL CHARACTERISTICS

Characteristics noted under conditions  $4.75V \le V_{IO} \le 5.25V$ ,  $13V \le V_{B+} \le 32V$ , and  $0^{\circ}C \le T_{J} \le 105^{\circ}C$ , unless otherwise noted. Typical values noted reflect the approximate parameter mean at  $T_{A} = 25^{\circ}C$  under nominal conditions unless otherwise noted

| Characteristic                                                           | Symbol                          | Min | Тур | Max | Unit |
|--------------------------------------------------------------------------|---------------------------------|-----|-----|-----|------|
| V <sub>I/O</sub> SWITCHING REGULATOR                                     | •                               | •   | •   |     | •    |
| Duty Cycle                                                               | D                               | 45  | 49  | 55  | %    |
| Switching Rise and Fall Time                                             | t <sub>R</sub> , t <sub>F</sub> |     |     |     | ns   |
| Load Resistance = $100\Omega$ , $V_{B+} = 30V$                           |                                 | 20  | 35  | 50  |      |
| SUPERVISOR CIRCUITRY (RST)                                               |                                 |     |     |     |      |
| RST Delay                                                                | tDELAY                          |     |     |     | ms   |
| $C_{delay} = 0.1 \mu F$                                                  |                                 | 40  | 60  | 80  |      |
| RST Filter Time                                                          | t <sub>FILTER</sub>             |     |     |     | μS   |
| $V_{B+} = 9.0V$                                                          |                                 | 2.0 | 4.0 | 8.0 |      |
| RST Fall Time                                                            | t <sub>F</sub>                  |     |     |     | ns   |
| $C_L = 100 pF, R_{PULLUP} = 4.7 k\Omega, 90\% \text{ to } 10\%$          |                                 | _   | 25  | 75  |      |
| C Delay                                                                  |                                 |     |     |     |      |
| Charge Current                                                           | I <sub>CDLY</sub>               | 2.0 | 3.5 | 5.0 | μΑ   |
| Threshold Voltage                                                        | V <sub>THCD</sub>               | 1.7 | 2.0 | 2.2 | V    |
| INTERNAL OSCILLATOR                                                      | <u>.</u>                        |     |     |     |      |
| Charge Pump and V <sub>I/O</sub> Switching Regulator Operating Frequency | f <sub>OP</sub>                 |     |     |     | kHz  |
| $V_{B+} = 12 \text{ to } 32V$                                            |                                 | 140 | 170 | 260 |      |



# **FUNCTIONAL DESCRIPTION**

#### INTRODUCTION

# V<sub>I/O</sub> Switching Regulator

The  $V_{I/O}$  switching regulator output voltage is determined by the Mode digital input pins. The 34710's Mode pins select the output voltage. For example, if Mode2, Mode1, and Mode0 are set to 0, 0, 0 (respectively) then  $V_{I/O}$  will be set to 5.0V; if Mode2, Mode1, and Mode0 are all left floating (i.e., Open, Open, and Open), then the voltage for  $V_{I/O}$  will be set to 3.3V. Table 5 provides the truth table for setting the various combination of regulator outputs via the Mode pins.

The topology of the regulator is a hysteretic buck regulator operating from the internal ~200kHz oscillator.

# **V<sub>CORE</sub>** Linear Regulator

The V<sub>CORE</sub> linear LDO (low drop-out) regulator can produce either a +3.3V, 2.5V, 1.8V, or 1.5V output voltage at currents up to 500mA. The input to the VCORE regulator is a pin that may be connected to the V<sub>I/O</sub> regulator output or to an external power supply. Note, the minimum input voltage level must be equal to or greater than the selected V<sub>CORE</sub>

voltage + 0.8V. (I.e., 0.8V is the LDO regulator drop out voltage.)

The Mode pins select the output voltage as depicted in Table 5.

Table 5. V<sub>I/O</sub> and V<sub>CORE</sub> Regulator Output Voltage Selection

| Mode2 | Mode1 | Mode0 | V <sub>I/O</sub> (V) | V <sub>CORE</sub> (V) |
|-------|-------|-------|----------------------|-----------------------|
| 0     | 0     | 0     | 5.0                  | 3.3                   |
| 0     | 0     | Open  | 3.3                  | 2.5                   |
| 0     | Open  | 0     | 5.0                  | 1.8                   |
| 0     | Open  | Open  | 3.3                  | 1.8                   |
| Open  | 0     | 0     | 5.0                  | 2.5                   |
| Open  | 0     | Open  | 3.3                  | 2.5                   |
| Open  | Open  | 0     | 5.0                  | 1.5                   |
| Open  | Open  | Open  | 3.3                  | 1.5                   |

Open indicates pin is not connected externally (i.e. floating).

#### **FUNCTIONAL PIN DESCRIPTION**

# **POWER SUPPLY INPUT (B+)**

Main supply voltage for the  $V_{\text{I/O}}$  Switching Regulator and general chip bias circuitry.

#### CORE VOLTAGE REGULATOR INPUT (LIN B+)

Supply voltage for the  $V_{CORE}$  Regulator. May be provided by the  $V_{I/O}$  regulator output or from an independent supply.

# **MODE CONTROL (MODE 0,1,2)**

Mode select pins to select the  $V_{I/O}$  and  $V_{CORE}$  output voltages per table 2. Pull to ground for low state, float for high state.

#### SWITCHING CAPACITORS 1 AND 2 (CP1/CP2)

Pins for the Charge Pump capacitor.

#### **BOOST VOLTAGE (VB)**

The Boost Voltage is an output pin used for the charge pump boost voltage and is a connection point for the Charge Pump bulk capacitor.It provides a gate drive for the  $V_{I/O}$  Switch FET.

### RESET (RST)

Reset is an output pin for supervisory functions. This pin is in high state during normal operation and low state during

fault conditions. This pin has no input function and requires an external pull-up resistor.

The  $\overline{\text{RST}}$  pin is an open drain output driver to prevent oscillations during the transition. It is recommended to connect a 0.1uF capacitor between the CT pin and  $\overline{\text{RST}}$  pin. Note: error conditions must be present for a minimum time,  $t_{\text{FILTER}}$ , before the 34710 responds to them. Once all error conditions have been cleared,  $\overline{\text{RST}}$  is held low for an additional time of  $t_{\text{DFI-AY}}$ .

#### **RESET DELAY CAPACITOR (CT)**

This pin is the external delay. It is used with a capacitor to ground to delay  $\overline{RST}$  turn-on time and to  $\overline{RST}$  to prevent  $\overline{RST}$  oscillations during chip power-on.

# VI/O SWITCHING REGULATOR FEEDBACK (VFB)

This pin is the feedback input for the  $V_{I/O}$  Switching Regulator and the output of the regulator application.

# VI/O SWITCHING REGULATOR OUTPUT (VSWITCH)

This pin is the Switching output for the  $V_{\text{I/O}}$  Buck Regulator. It has internal high side FET.



#### SUPERVISORY FUNCTIONS

#### **Supervisory Circuitry**

The supervisory circuitry provides control of the  $\overline{RST}$  line, an open drain signal, based on system operating conditions monitored by the 34710.  $V_{I/O}$ ,  $V_{CORE}$ ,  $V_{B+}$ , and thermal shutdown (TSD) detectors in various parts of the chip are monitored for error conditions.  $V_{I/O}$ ,  $V_{CORE}$ ,  $V_{B+}$ , and thermal shutdown have both positive and negative-going thresholds for triggering the reset function.

The supervisor circuitry also ensures that the regulator outputs follow a predetermined power-up and power-down sequence. Specifically, the sequencing ensures that  $V_{\text{I/O}}$  is never less than 0.9V below  $V_{\text{CORE}}.$  This means that  $V_{\text{CORE}}$ -  $V_{\text{I/O}}$  will be clamped at 0.5V, and that the  $V_{\text{CORE}}$  regulator

operation will be suppressed during startup and shutdown to ensure that  $V_{CORE}$  -  $V_{I/O}$  = 0.9V.

# **VB Charge Pump**

The high side MOSFET in the switching regulator (buck converter) requires a gate drive supply voltage that is biased higher than the B+ voltage, and this boosted voltage is provided by the internal charge pump and stored in a capacitor between the VB pin and the B+ pin. The charge pump operates directly from the B+ supply, and uses an internal oscillator operating at 200kHz.

#### **Internal Oscillator**

The internal oscillator provides a 200kHz square wave signal for charge pump operation and for the buck converter.



# TYPICAL APPLICATIONS



Figure 4. Typical Application Diagram

The MC34710 provides both a buck converter and an LDO regulator in one IC. Figure 4 above shows a typical application schematic for the MC34710. L1 is the buck converter's inductor. The buck inductor is a key component and must not only present the required reactance, but do so at a DC resistance of less than 20 milliohms in order to preserve the converter's efficiency. Also important to the converter's efficiency is the utilization of a low  $V_{\rm F}$  Schottky diode for D1.

Note that a 0.1uF capacitor is connected between CT and the reset pins; this prevents any possibility of oscillations occurring on the reset line during transitions by allowing the CT pin to discharge to ground potential via the RST pin, and then charge when RST returns to a logic high. The capacitor between the CP1 and CP2 pins is the charge pump's "bucket capacitor", and sequentially charges and discharges to pump up the reservoir capacitor connected to the VB pin. Note that the reservoir capacitor's cathode is connected to B+ rather than ground. Also note that the charge pump is intended only to provide gate-drive potential for the buck regulator's internal power MOSFET, and therefore connecting external loads to the VB pin is not recommended.

The IC's internal  $V_{CORE}$  LDO regulator can provide up to 500mA of current as long as the operating junction

temperature is maintained below 105 degrees C. The heatgenerating power dissipation of the LDO is primarily a function of the Volt x Amp product across the LINB+ and VCORE pins. Therefore, if the LINB+ voltage is >> than the selected V<sub>CORE</sub> voltage + 0.8V, it is recommended to use a power resistor in series with the LINB+ input to drop the voltage and dissipate the heat externally from the IC. For example, if the output of the buck regulator (V I/O on the schematic) is used as the input to LINB+, and the mode switches are set such that V I/O = 5V and  $V_{COBE} = 3.3$ , then a series resistance of 1.8 ohms at the LINB+ pin would provide an external voltage drop at 500mA while still leaving the minimum required headroom of 0.8V. Conversely, if the mode switches are set such that V I/O = 3.3V and  $V_{CORF} =$ 2.5V, then no series resistance would be required, even at the maximum output current of 500mA.

Designing a power supply circuit with the MC34710, like all DC-DC converter ICs, requires special attention not only to component selection, but also to component placement (i.e., printed circuit board layout). The MC34710 has a nominal switching frequency of 200kHz, and therefore pcb traces between the buck converter discrete component pins and the IC should be kept as short and wide as possible to keep the parasitic inductance low. Likewise, keeping these pcb traces



short and wide helps prevent the converter's high di/dt switching transients from causing EMI/RFI.



Figure 5. Typical PCB Layout

<u>Figure 5</u> shows a typical layout for the pcb traces connecting the IC's switching pin (VSWITCH) and the power inductor, rectifier, and filter components.

Also, it is recommended to design the component layout so that the switching currents can be immediately sunk into a broad full-plane ground that provides terminations physically right at the corresponding component leads. This helps prevent switching noise from propagating into other sections of the circuitry.



Figure 6. Bottom Copper Layout

<u>Figure 6</u> illustrates a pcb typical bottom copper layout for the area underneath a buck converter populated on the top of the same section of pcb.

The ground plane is highlighted so the reader may note how the ground plane has been kept as broad and wide as possible. The square vias in the plane are located to provide an immediate path to ground from the top copper circuitry.



Figure 7. Top Copper Layout

<u>Figure 7</u> shows the corresponding top copper circuit area with the component placement.

Again, the ground plane and the vias have been highlighted so the reader may note the proximity of these current sink pathways to the key converter components. It is also important to keep the power planes of the switching converter's output spread as broad as possible beneath the passive components, as this helps reduce EMI/RFI and the potential for coupling noise transients into adjacent circuitry.



Figure 8. Output Plane of Buck Converter

<u>Figure 8</u> shows the output plane of the buck converter highlighted.



This layout provides the lowest possible impedance as well as lowest possible dc resistance for the power routing. Note that the power path and its return should be placed, if possible, on top of each other on different layers or opposite sides of the pcb.

Small ceramic capacitors are placed in parallel with the Aluminum electrolytics so that the overall bulk filtering presents a low ESL to the high di/dt switching currents. Alternatively, special low ESL/ESR switching-grade electrolytics may be used.

An additional feature of the MC34710 is the 32 SOICW-EP exposed pad package. The package allows heat to be conducted from the die down through the exposed metal pad underneath the package and into the copper of the pcb. In order to best take advantage of this feature, a grid array of thru-hole vias should be placed in the area corresponding to the exposed pad, and these vias then should then connect to a large ground plane of copper to dissipate the heat into the ambient environment. An example of these vias can be seen in the previous figures of a typical pcb layout.



# **PACKAGING**

# **PACKAGE DIMENSIONS**

For the most current package revision, visit www.freescale.com and perform a keyword search using the "98A" listed below.



| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED.                            | MECHANICAL OUTLINE |              | PRINT VERSION NO | T TO SCALE  |
|------------------------------------------------------------------------------------|--------------------|--------------|------------------|-------------|
| TITLE:                                                                             |                    | DOCUMENT NO  | ): 98ASA10627D   | REV: B      |
| 32LD SOIC W/B, 0.65 PITCH<br>3.0 X 3.0 EXPOSED PAD, WITH MOLD LOCK<br>CASE-OUTLINE |                    | CASE NUMBER  | 2: 1594–03       | 20 JUN 2008 |
|                                                                                    |                    | STANDARD: NO | DN-JEDEC         | •           |

EW (Pb-FREE) SUFFIX 32-LEAD SOICW-EXPOSED PAD 98ASA10627D ISSUE B





| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED.                      | MECHANICA | L OUTLINE    | PRINT VERSION NO | T TO SCALE  |
|------------------------------------------------------------------------------|-----------|--------------|------------------|-------------|
| TITLE:                                                                       | TO. 1     | DOCUMENT NO  | ): 98ASA10627D   | REV: B      |
| 32LD SOIC W/B, 0.65 PITCH 3.0 X 3.0 EXPOSED PAD, WITH MOLD LOCK CASE-OUTLINE |           | CASE NUMBER  | R: 1594–03       | 20 JUN 2008 |
|                                                                              |           | STANDARD: NO | DN-JEDEC         |             |

EW (Pb-FREE) SUFFIX 32-LEAD SOICW-EXPOSED PAD 98ASA10627D ISSUE B



#### NOTES:

- 1 DIMENSIONS ARE IN MILLIMETERS.
- 2 DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- THIS DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS.
  MOLD FLASH, PROTRUSION OR GATE BURRS SHALL NOT EXCEED 0.15 MM PER SIDE.
- THIS DIMENSION DOES NOT INCLUDE INTER-LEAD FLASH OR PROTRUSIONS. INTER-LEAD FLASH AND PROTRUSIONS SHALL NOT EXCEED 0.25 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.4 mm. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD SHALL NOT LESS THAN 0.07 mm.
- THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 mm AND 0.3 mm FROM THE LEAD TIP.
- THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM. THIS DIMENSION IS DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTER-LEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY.
- EXPOSED METAL AND MOLD FLASH MAY BE EXISTED IN THE HATCHED ZONE.

THESE DIMENSION RANGES DEFINE THE PRIMARY KEEP-OUT AREA. MOLD LOCKING AND RESIN BLEED CONTROL FEATURES MAY BE VISIBLE AND THEY MAY EXTEND TO 0.2mm FROM MAXIMUM EXPOSED PAD SIZE

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED.         | MECHANICAL OUTLINE |              | PRINT VERSION NO | T TO SCALE  |
|-----------------------------------------------------------------|--------------------|--------------|------------------|-------------|
| 32LD SOIC W/B, 0.65 PITCH 3.0 X 3.0 EXPOSED PAD, WITH MOLD LOCK |                    | DOCUMENT NO  | ): 98ASA10627D   | REV: B      |
|                                                                 |                    | CASE NUMBER  | 2: 1594–03       | 20 JUN 2008 |
|                                                                 |                    | STANDARD: NO | N-JEDEC          |             |

EW (Pb-FREE) SUFFIX 32-LEAD SOICW-EXPOSED PAD 98ASA10627D ISSUE B



# **REVISION HISTORY**

| REVISION | DATE   | DESCRIPTION OF CHANGES                                                                                                                                                                                                                                                                                                                  |
|----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.0      | 8/2008 | <ul> <li>Converted to Freescale format</li> <li>Updated Maximum Ratings, Static and Dynamic Characteristics tables.</li> <li>Updated packaging drawing</li> <li>Changed pin VI/O_OUT to VFB</li> <li>Implemented Revision History page</li> </ul>                                                                                       |
| 3.0      | 3/2006 | <ul> <li>Updated format from Preliminary to Advance Information.</li> <li>Format and style corrections to match standard template.</li> </ul>                                                                                                                                                                                           |
| 4.0      | 8/2008 | <ul> <li>Update the Freescale format and style</li> <li>Changed the reflow parameter name to Peak Package Reflow Temperature During Reflow<sup>(1)</sup>, <sup>(2)</sup></li> <li>Removed PC33710EW/R2 from the ordering information.</li> <li>Changed Advance status to Final</li> <li>Update the package drawing to Rev B.</li> </ul> |



#### How to Reach Us:

#### Home Page:

www.freescale.com

#### Web Support:

http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc.
Technical Information Center, EL516
2100 East Elliot Road
Tempe, Arizona 85284
+1-800-521-6274 or +1-480-768-2130
www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

## For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405
Denver, Colorado 80217
1-800-441-2447 or 303-675-2140
Fax: 303-675-2150
LDCForFreescaleSemiconductor@hibbertgroup.com

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see <a href="http://www.freescale.com">http://www.freescale.com</a> or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc., 2006-2008. All rights reserved.

