

# **Si5380 Rev D Data Sheet**

#### 12 Output JESD204B Wireless Jitter Attenuator/ Clock Multiplexor with Ultra-low Phase Noise

The Si5380 is a high performance, integer-based (M/N) jitter attenuator for small cell applications which demand the highest level of integration and phase noise performance. Based on Silicon Laboratories'  $4<sup>th</sup>$  generation DSPLL<sup>™</sup> technology, the Si5380 combines frequency synthesis and jitter attenuation in a highly integrated digital solution that eliminates the need for external VCXO and loop filter components. The fixed frequency oscillator provides frequency stability for free-run and holdover modes. This all-digital solution provides superior performance that is highly immune to external board disturbances such as power supply noise.

#### **Applications:**

- JESD204B clock generation
- Remote Radio Units (RRU), Remote Access Networks (RAN), picocells, small cells
- Wireless base stations (3G, GSM, W-CDMA, 4G/LTE, LTE-A)
- Remote Radio Head (RRH), wireless repeaters, wireless backhaul
- Data conversion sampling clocks (ADC, DAC, DDC, DUC)

#### **KEY FEATURES**

- DSPLL eliminates external VCXO and analog loop filter components
- Supports JESD204B clocking: DCLK and **SYSREF**
- Ultra-low jitter of 65 fs
- Input frequency range:
	- Differential: 11.52 MHz to 737.28 MHz
	- LVCMOS: 11.52 MHz to 245.76 MHz
- Output frequency range:
	- Differential: 480 kHz to 1.47456 GHz
	- LVCMOS: 480 kHz to 245.76 MHz
- Status monitoring
- Hitless switching
- Si5380: 4 input, 12 output, 64-QFN 9×9 mm



## **Table of Contents**



Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • sales@skyworksinc.com • www.skyworksinc.com 2 Rev. 1.1 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • July 26, 2021 2



<span id="page-3-0"></span>Si5380 Rev D Data Sheet • Feature List

#### **1. Feature List**

The Si5380-D features are listed below:

- Digital frequency synthesis eliminates external VCXO and analog loop filter components
- Supports JESD204B clocking: DCLK and SYSREF
- Ultra-low jitter:
	- 65 fs typ (12 kHz to 20 MHz)
- Input frequency range:
	- Differential: 11.52 MHz to 737.28 MHz
	- LVCMOS: 11.52 MHz to 245.76 MHz
- Output frequency range:
	- Differential: up to 1.47456 GHz
	- LVCMOS: up to 245.76 MHz
- Phase noise floor: –159 dBc/Hz
- Spur performance: –103 dBc max (relative to a 122.88 MHz carrier)
- Configurable outputs:
	- Signal swing: 200 to 3200 mVpp
	- Compatible with LVDS, LVPECL
	- LVCMOS 3.3, 2.5, or 1.8 V
- Output-output skew using same N-divider: 65 ps (Max)
- Optional Zero Delay mode
- Independent output clock supply pins: 3.3, 2.5, or 1.8 V
- Core voltage:
	- $VDD = 1.8 V ±5%$
	- VDDA =  $3.3 \text{ V } \pm 5\%$
- Automatic free-run, lock, and holdover modes
- Programmable jitter attenuation bandwidth: 0.1 Hz to 100 Hz
- Hitless input clock switching
- Status monitoring (LOS, OOF, LOL)
- State is point and the state and the state and the state and the state of New York is a state of New Y • Serial interface: I2C or SPI In-circuit programmable with nonvolatile OTP memory
	- ClockBuilder Pro software simplifies device configuration
	- Si5380: 4 input, 12 output, 64-QFN 9×9 mm
	- Temperature range: -40 to +85 °C
	- Pb-free, RoHS-6 compliant

#### <span id="page-4-0"></span>**2. Ordering Guide**

#### **Table 2.1. Ordering Guide**



#### **Note:**

1.Add an "R" at the end of the device to denote tape and reel options.

2. Custom, factory pre-programmed devices are available. Ordering part numbers are assigned by ClockBuilder Pro. Part number format is: Si5380A-Dxxxxx-GM, where "xxxxx" is a unique numerical sequence representing the pre-programmed configuration.



**Figure 2.1. Ordering Part Number Fields**



#### <span id="page-5-0"></span>**3. Functional Description**

The Si5380 is a high performance clock generator that is capable of synthesizing up to 10 unique integer related frequencies at any of the device's 12 outputs. The output clocks can be generated in free-run mode or synchronized to any one of the four external inputs. Clock generation is provided by Silicon Laboratories' 4th generation DSPLL technology which combines frequency synthesis and jitter attenuation in a highly integrated digital solution that eliminates the need for external VCXO and loop filter components. The Si5380 device is fully configurable using the I2C or SPI serial interface and has in-circuit programmable non-volatile memory.

#### **3.1 Frequency Configuration**

The DSPLL provides the synthesis for generating the output clock frequencies which are synchronous to the selected input clock frequency or free-running XTAL. It consists of a phase detector, a programmable digital loop filter, a high-performance ultra-low phase noise analog 15 GHz VCO, and a user configurable feedback divider. An internal oscillator (OSC) provides the DSPLL with a stable low-noise clock source for frequency synthesis and for maintaining frequency accuracy in the free-run or holdover modes. The oscillator simply requires an external, low cost 54 MHz fundamental mode crystal to operate. No other external components are required for frequency generation. A key feature of this DSPLL is that it provides immunity to external noise coupling from power supplies and other uncontrolled noise sources that normally exist on printed circuit boards.

#### **3.1.1 Si5380 LTE Frequency Configuration**

**Pecommended** 

The device's frequency configuration is fully programmable through the serial interface and can also be stored in non-volatile memory. The combination of flexible integer dividers and a high frequency VCO allows the device to generate multiple output clock frequencies for applications that require ultra-low phase noise and spurious performance. At the core of the device are the N dividers which determine the number of unique frequencies that can be generated from the device. The table below shows a list of some possible output frequencies for LTE applications. The Si5380's DSPLL core can generate up to five unique top frequencies. These frequencies are distributed to the output dividers using a configurable crosspoint mux. The R dividers allow further division for up to 10 unique integer-ratio related frequencies on the Si5380. The ClockBuilder Pro software utility provides a simple means of automatically calculating the optimum divider values (P, M, N and R) for the frequencies listed in the table below.



<span id="page-6-0"></span>

**Note:**

1. The Si5380 locks to any one of the frequencies listed in the  $F_{\text{IN}}$  column and generates LTE device clock frequencies.

2. R output dividers allow other frequencies to be generated. These are useful for applications like JESD204B SYSREF clocks.

#### **3.1.2 Si5380 Configuration for JESD204B Clock Generation**

The Si5380 supports JESD204B Subclass 0 and Subclass 1 DCLK/SYSREF clock generation. For Subclass 1, the Si5380 only supports applications that require phase matched DCLK/SYSREF pairs. DCLK/SYSREF should be generated from the same Multisynth.

For new designs and any applications that require phase adjust capability between DCLK and SYSREF, use the Si5386 wireless jitter attenuator. For more information, refer to AN1165.

#### **3.1.3 DSPLL Loop Bandwidth**

The DSPLL loop bandwidth determines the amount of input clock jitter attenuation. Register configurable DSPLL loop bandwidth settings in the range of 0.1 Hz to 100 Hz are available for selection. The DSPLL will always remain stable with less than 0.1 dB of peaking regardless of the DSPLL loop bandwidth selection.

#### **3.1.4 Fastlock**

Selecting a low DSPLL loop bandwidth (e.g., 1 Hz) will generally lengthen the lock acquisition time. The fastlock feature allows setting a temporary fastlock loop bandwidth that is used during the lock acquisition process. Higher fastlock loop bandwidth settings will enable the DSPLL to lock faster. Once lock acquisition has completed, the DSPLL's loop bandwidth will automatically revert to the DSPLL Loop Bandwidth setting. Fastlock loop bandwidth settings in the range of 100 Hz to 4 kHz are available for selection. The fastlock feature can be enabled or disabled by register configuration.

#### <span id="page-7-0"></span>**3.1.5 Modes of Operation**

Once initialization is complete, the Si5380 operates in one of four modes: Free-run Mode, Lock Acquisition Mode, Locked Mode, or Holdover Mode. A state diagram showing the modes of operation is shown in the figure below. The following sections describe each of these modes in greater detail.



#### **3.1.6 Initialization and Reset**

When power is applied, the device begins an initialization period where it downloads default register values and configuration data from NVM and performs other initialization tasks. Communicating with the device through the serial interface is possible once this initialization period is complete. No clocks will be generated until the initialization is complete. There are two types of resets available. A hard reset is functionally similar to a device power-up. All registers will be restored to the values stored in NVM and all circuits, including the serial interface, will be restored to their initial state. A hard reset is initiated using the RSTb pin or by asserting the hard reset bit. A soft reset bypasses the NVM download. It is simply used to initiate register configuration changes.

#### **3.1.7 Freerun Mode**

Once power is applied to the Si5380 and initialization is complete, the device will automatically enter freerun mode. Output clocks will be generated on the outputs with their configured frequencies. The frequency accuracy of the generated output clocks in freerun mode is dependent on the frequency accuracy of the external crystal or reference clock on the XA/XB pins. For example, if the crystal frequency is ±100 ppm, then all the output clocks will be generated at their configured frequency ±100 ppm in freerun mode. Any change or drift of the crystal frequency or external reference on the XA/XB pins will be tracked at the output clock frequencies.

#### **3.1.8 Lock Acquisition**

If a valid input clock is selected for synchronization, the DSPLL will automatically start the lock acquisition process. If the fast lock feature is enabled, the DSPLL will acquire lock using the Fastlock Loop Bandwidth setting and then transition to the DSPLL Loop Bandwidth setting when lock acquisition is complete. During lock acquisition the outputs will generate a clock that follows the VCO frequency change as it pulls-in to the input clock frequency.

#### <span id="page-8-0"></span>**3.1.9 Locked Mode**

Once lock is achieved, the Si5380 will generate output clocks that are both frequency and phase locked to the input clock. The DSPLL will provide jitter attenuation of the input clock using the selected DSPLL loop bandwidth. At this point, any XTAL frequency drift inside of the loop bandwidth will not affect the output frequencies. When lock is achieved, the LOLb pin will output a logic high level. The LOL status bit and LOLb status pin will also indicate that the DSPLL is locked. See the [3.4.6 LOL Detection](#page-15-0) section for more details on LOLb detection time.

#### **3.1.10 Holdover Mode**

The DSPLL will automatically enter holdover mode when the selected input clock becomes invalid and no other valid input clocks are available for selection. The DSPLL uses an averaged input clock frequency as its final holdover frequency to minimize the disturbance of the output clock phase and frequency when an input clock suddenly fails. The holdover circuit stores up to 120 seconds of historical frequency data while the DSPLL is locked to a valid clock input. The final averaged holdover frequency value is calculated from a programmable window within the stored historical frequency data. Both the window size and the delay are programmable as shown in the figure below. The window size determines the amount of holdover frequency averaging. The delay value allows ignoring frequency data that may be corrupt just before the input clock failure.

#### **Figure 3.2. Programmable Holdover Window**



When entering holdover, the DSPLL will pull the output clock frequencies referred to the calculated averaged holdover frequency. While in holdover, the output frequency drift is entirely dependent on the external crystal or external reference clock connected to the XA/XB pins. If a new clock input becomes valid, the DSPLL will automatically exit the holdover mode and re-acquire lock to the new input clock. This process involves pulling the output clock frequencies to achieve frequency and phase lock with the new input clock. This pull-in process is glitchless and its rate is controlled by the DSPLL bandwidth and the Fastlock bandwidth. These options are register programmable.

The DSPLL output frequency when exiting holdover can be ramped (recommend). Just before the exit is initiated, the difference between the current holdover frequency and the new desired frequency is measured. Using the calculated difference and a user-selectable ramp rate, the output is linearly ramped to the new frequency. The ramp rate can be 0.2 ppm/s, 40,000 ppm/s, or any of about 40 values in between. The DSPLL loop BW does not limit or affect ramp rate selections (and vice versa). CBPro defaults to ramped exit from holdover. The same ramp rate settings are used for both exit from holdover and ramped input switching. For more information on ramped input switching, see 3.3.5 Ramped Input Switching.

**Note:** If ramped holdover exit is not selected, the holdover exit is governed either by (1) the DSPLL loop BW or (2) a user-selectable holdover exit BW.

#### <span id="page-9-0"></span>**3.2 External Reference (XA/XB)**

An external crystal (XTAL) is used in combination with the internal oscillator (OSC) to produce an ultra-low phase noise reference clock for the DSPLL and for providing a stable reference for the free-run and holdover modes. A simplified diagram is shown in the figure below. The Si5380 includes internal XTAL loading capacitors which eliminates the need for external capacitors and also has the benefit of reduced noise coupling from external sources. Refer to the [Table 5.12 Crystal Specifications on page 35](#page-34-0) for crystal specifications. A crystal frequency of 54 MHz is required, with a total accuracy of ±100 ppm<sup>\*</sup> recommended for best performance. The Si5380 includes built-in XTAL load capacitors  $(C_1)$  of 8 pF, which are switched out of the circuit when using an external XO. The Si5380 Reference Manual provides additional information on PCB layout recommendations for the crystal to ensure optimum jitter performance. To achieve optimal jitter performance and minimize BOM cost, a crystal is recommended on the XA/XB reference input. A clock (e.g., XO) may be used in lieu of the crystal, but it may result in higher output jitter. See the *Si5380 Reference Manual* for more information. Selection between the external XTAL or REFCLK is controlled by register configuration. The internal crystal loading capacitors  $(C<sub>1</sub>)$  are disabled in this mode. It is important to note that when using the REFCLK option the phase noise of the outputs is directly affected by the phase noise of the external XO reference. Refer to the Table 5.3 Input Clock Specifications on page 26 for REFCLK requirements when using the REFCLK mode.

Note: Including initial frequency tolerance and frequency variation over the full operating temperature range, voltage range, load conditions, and aging.





**Note:** See Table 5.3 Input Clock Specifications on page 26 and the Si5380-D Reference Manual for more information.

#### **3.3 Inputs (IN0, IN1, IN2, IN3/FB\_IN)**

Four clock inputs are available to synchronize the DSPLL. The inputs are compatible with both single-ended and differential signals. Input selection can be manual (pin or register controlled) or automatic with definable priorities.

#### <span id="page-10-0"></span>**3.3.1 Input Configuration and Terminations**

Each of the inputs can be configured as differential or single-ended LVCMOS. The recommended input termination schemes are shown in the figure below. Standard 50% duty cycle signals must be ac-coupled, while low duty cycle Pulsed CMOS signals can be dc-coupled. Unused inputs can be disabled and left unconnected when not in use.



**Note:** See Table 5.3 Input Clock Specifications on page 26 and the Si5380-D Reference Manual for more information.

#### <span id="page-11-0"></span>**3.3.2 Manual Input Selection (IN0, IN1, IN2, IN3/FB\_IN)**

Input clock selection can be made manually using the IN\_SEL[1:0] pins or through a register. A register bit determines input selection as pin selectable or register selectable. The IN\_SEL pins are selected by default. If there is no clock signal on the selected input, the device will automatically enter free-run or holdover mode.

\* NOTE: When the zero delay mode is enabled, IN3 becomes the feedback input (FB\_IN) and is not available for selection as a clock input.

**Table 3.2. Manual Input Selection Using IN\_SEL[1:0] Pins**

# The big 3.2. Microsoft experimental and the set of the method interesting in the set of t **IN\_SEL[1:0]** Selected Input 0 0 IN0 0 1 IN1 1 and 1 and 1 and 1  $\overline{0}$  0 and 1  $\overline{N}$   $\overline{N}$   $\overline{N}$   $\overline{N}$   $\overline{N}$   $\overline{N}$ 1  $1 \text{ N3}^*$

#### **3.3.3 Automatic Input Switching (IN0, IN1, IN2, IN3/FB\_IN)**

An automatic input selection state machine is available in addition to the manual switching option. In automatic mode, the selection criteria is based on reference qualification, input priority, and the revertive option. Only references which are valid can be selected by the automatic state machine. If there are no valid references available, the DSPLL will enter the holdover mode. With revertive switching enabled, the highest priority input with a valid reference is always selected. If an input with a higher priority becomes valid, then an automatic switchover to that input will be initiated. With non-revertive switching, the active input will always remain selected while it is valid. If it becomes invalid, an automatic switchover to a valid input with the highest priority will be initiated.

#### **3.3.4 Hitless Input Switching**

Hitless switching is a feature that prevents a phase transient from propagating to the output when switching between two frequency locked clock inputs that have a fixed phase difference between them. A hitless switch can only occur when the two input frequencies are frequency locked meaning that they have to be exactly at the same frequency, or have an integer frequency relationship to each other. When this feature is enabled, the DSPLL simply absorbs the phase difference between the two input clocks during an input switch. When disabled (glitchless switching), the phase difference between the two inputs is propagated to the output at a rate determined by the DSPLL loop bandwidth.

#### **3.3.5 Ramped Input Switching**

When switching between two plesiochronous input clocks (i.e., the frequencies are "almost the same" but not quite), ramped input switching should be enabled to ensure a smooth transition between the two inputs. Ramped input switching avoids frequency transients and overshoot when switching between frequencies and so is the default switching mode in CBPro. The feature should be turned off when switching between input clocks that are always frequency locked (i.e., are always the same exact frequency). The same ramp rate settings are used for both holdover exit and clock switching. For more information on ramped exit from holdover, see 3.1.10 Holdover Mode.

#### **3.3.6 Glitchless Input Switching**

The DSPLL has the ability of switching between two input clocks that are up to 40 ppm apart in frequency. The DSPLL will pull-in to the new frequency using the DSPLL loop bandwidth or using the Fastlock loop bandwidth if it is enabled. The loss of lock (LOL) indicator will be asserted while the DSPLL is pulling-in to the new clock frequency. There will be no output runt pulses generated at the output. Glitchless input switching is available regardless of whether the hitless switching feature is enabled or disabled.

#### <span id="page-12-0"></span>**3.3.7 Zero Delay Mode**

A zero delay mode is available for applications that require fixed and consistent minimum delay between the selected input and outputs. The zero delay mode is configured by opening the internal feedback loop through software configuration and closing the loop externally as shown in the figure below. All outputs that come from the same N divider that is used as the feedback clock will meet zero delay mode input-to-output delay specifications. This helps to cancel out the internal delay introduced by the dividers, the crosspoint, the input, and the output drivers. Any one of the outputs can be fed back to the IN3/FB\_IN pins, although using the output driver that achieves the shortest trace length will help to minimize the input-to-output delay. The OUT9A and IN3/FB\_IN pins are recommended for the external feedback connection. The FB\_IN input pins must be terminated and ac-coupled when zero delay mode is used. A differential external feedback path connection is necessary for best performance. The order of the OUT9A and FB\_IN polarities is such that they may be routed on the device side of the PCB without requiring vias or needing to cross each other.



#### <span id="page-13-0"></span>**3.4 Fault Monitoring**

All four input clocks (IN0, IN1, IN2, IN3/FB\_IN) are monitored for loss of signal (LOS) and out-of-frequency (OOF) as shown in the figure below. The reference at the XA/XB pins is also monitored for LOS since it provides a critical reference clock for the DSPLL. The DSPLL also has a Loss Of Lock (LOL) indicator, which is asserted when the DSPLL has lost synchronization with the selected input clock.



#### **3.4.1 Input LOS Detection**

The loss of signal monitor measures the period of each input clock cycle to detect phase irregularities or missing clock edges. Each of the input LOS circuits have their own programmable sensitivity which allows ignoring missing edges or intermittent errors. Loss of signal sensitivity is configurable using the ClockBuilder Pro utility. The LOS status for each of the monitors is accessible by reading a status register. The live LOS register always displays the current LOS state and a sticky register always stays asserted until cleared. An option to disable any of the LOS monitors is also available.



**Figure 3.7. LOS Status Indicators**

#### **3.4.2 XA/XB LOS Detection**

An LOS monitor is available to ensure that the external crystal or reference clock is valid. By default, the output clocks are disabled when XAXB LOS is detected. This feature can be disabled such that the device will continue to produce output clocks when XAXB LOS is detected. See the 3.5.11 Output Disable During XAXB\_LOS section for details.

#### <span id="page-14-0"></span>**3.4.3 OOF Detection**

Each input clock is monitored for frequency accuracy with respect to a OOF reference which it considers as its "0\_ppm" reference. This OOF reference can be selected as either: XAXB, IN0, IN1, IN2 or IN3. IN3 is only available as the OOF reference when not in ZDM. The final OOF status is determined by the combination of both a precise OOF monitor and a fast OOF monitor as shown in the figure below. An option to disable either monitor is also available. The live OOF register always displays the current OOF state, and its sticky register bit stays asserted until cleared.





#### **3.4.4 Precision OOF Monitor**

The Precision OOF monitor circuit measures the frequency of all input clocks to within ±1 ppm accuracy with respect to the frequency at the XA/XB pins. The OOF monitor considers the frequency at the XA/XB pins as its 1/16 ppm OOF reference. A valid input frequency is one that remains within the OOF frequency range which is register configurable up to ±500 ppm in steps of 1/16 ppm. A configurable amount of hysteresis is also available to prevent the OOF status from toggling at the failure boundary. An example is shown in the figure below. In this case the OOF monitor is configured with a valid frequency range of  $\pm 6$  ppm and with 2 ppm of hysteresis. An option to use one of the input pins (IN0–IN3) as the 0 ppm OOF reference instead of the XA/XB pins is available. This option is register configurable.



**Figure 3.9. Example of Precise OOF Monitor Assertion and De-assertion Triggers**

#### **3.4.5 Fast OOF Monitor**

Because the precision OOF monitor needs to provide 1/16 ppm of frequency measurement accuracy, it must measure the monitored input clock frequencies over a relatively long period of time. This may be too slow to detect an input clock that is quickly ramping in frequency. An additional level of OOF monitoring called the Fast OOF monitor runs in parallel with the precision OOF monitors to quickly detect a ramping input frequency. The Fast OOF monitor asserts OOF on an input clock frequency that has changed by 1,000 to 16,000 ppm.

#### <span id="page-15-0"></span>**3.4.6 LOL Detection**

A loss of lock (LOL) monitor asserts the LOL bit when the DSPLL has lost synchronization with the selected input clock. There is also a dedicated active-low LOLb pin which reflects the loss of lock condition. The LOL monitor measures the frequency difference between the input and feedback clocks at the phase detector. There are two LOL frequency monitors, one that sets the LOL indicator (LOL Set) and another that clears the indicator (LOL Clear). A block diagram of the LOL monitor is shown in the figure below. The live LOL register always displays the current LOL state and a sticky register always stays asserted until cleared. The LOLb pin reflects the current state of the LOL monitor.



**Figure 3.10. LOL Status Indicators**

Each of the frequency monitors have adjustable sensitivity which is register configurable from 0.1 ppm to 10,000 ppm. Having two separate frequency monitors allows for hysteresis to help prevent chattering of LOL status. An example configuration where LOCK is indicated when there is less than 0.1 ppm frequency difference at the inputs of the phase detector and LOL is indicated when there is more than 1 ppm frequency difference is shown in the figure below.



An optional timer is available to delay clearing of the LOL indicator to allow additional time for the DSPLL to completely phase lock to the input clock. The timer is also useful to prevent the LOL indicator from toggling or chattering as the DSPLL completes lock acquisition. The configurable delay value depends on frequency configuration and loop bandwidth of the DSPLL and is automatically calculated using the ClockBuilder Pro utility.

#### <span id="page-16-0"></span>**3.4.7 Interrupt Pin INTRb**

An interrupt pin INTRb indicates a change in state of the status indicators shown in the figure below. All of the status indicators are maskable to prevent assertion of the interrupt pin. The state of the INTRb pin is reset by clearing the status register that caused the interrupt. The sticky version of the fault monitors is used for this function to ensure that the fault condition is still available when responding to the interrupt.

|                                                                                                                     | Si5380    |  |  |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------|-----------|--|--|--|--|--|--|
| LOS_FLG 0x0012[0] -                                                                                                 |           |  |  |  |  |  |  |
| IN <sub>0</sub><br>OOF_FLG 0x0012[4] .                                                                              |           |  |  |  |  |  |  |
| LOS_FLG 0x0012[1] -<br>IN1                                                                                          |           |  |  |  |  |  |  |
| OOF_FLG 0x0012[5]                                                                                                   |           |  |  |  |  |  |  |
| LOS_FLG 0x0012[2]<br>IN <sub>2</sub>                                                                                |           |  |  |  |  |  |  |
| OOF_FLG 0x0012[6]                                                                                                   | (−O INTRb |  |  |  |  |  |  |
| LOS_FLG 0x0012[3]<br>IN <sub>3</sub>                                                                                |           |  |  |  |  |  |  |
| OOF_FLG 0x0012[7]                                                                                                   |           |  |  |  |  |  |  |
| LOL_FLG 0x0013[1]                                                                                                   |           |  |  |  |  |  |  |
| HOLD_FLG 0x0013[5]<br>PLL                                                                                           |           |  |  |  |  |  |  |
| CAL_FLG 0x0014[5]                                                                                                   |           |  |  |  |  |  |  |
| SYSINCAL_FLG 0x0011[0]                                                                                              |           |  |  |  |  |  |  |
| LOSXAXB_FLG 0x0011[1]                                                                                               |           |  |  |  |  |  |  |
| LOSREF_FLG 0x0011[2]<br>Device                                                                                      |           |  |  |  |  |  |  |
| XAXB_ERR_FLG 0x0011[3]                                                                                              |           |  |  |  |  |  |  |
| SMBUS_TIMEOUT_FLG 0x0011[5]                                                                                         |           |  |  |  |  |  |  |
| Figure 3.12. Interrupt Triggers and Masks                                                                           |           |  |  |  |  |  |  |
| 3.5 Outputs                                                                                                         |           |  |  |  |  |  |  |
| The Si5380 supports 12 differential output drivers which can be independently configured as differential or LVCMOS. |           |  |  |  |  |  |  |
| 3.5.1 Output Crosspoint                                                                                             |           |  |  |  |  |  |  |
| The output crosspoint allows any of the N dividers to connect to any of the clock outputs.                          |           |  |  |  |  |  |  |
| 3.5.2 Output Signal Format                                                                                          |           |  |  |  |  |  |  |
|                                                                                                                     |           |  |  |  |  |  |  |

**Figure 3.12. Interrupt Triggers and Masks**

#### **3.5 Outputs**

#### **3.5.1 Output Crosspoint**

#### **3.5.2 Output Signal Format**

The differential output amplitude and common mode voltage are both fully programmable covering a wide variety of signal formats including LVPECL, LVDS, HCSL, and CML. In addition to supporting differential signals, any of the outputs can be configured as LVCMOS (3.3 V, 2.5 V, or 1.8 V) drivers providing up to 24 single-ended outputs, or any combination of differential and single-ended outputs.

#### <span id="page-17-0"></span>**3.5.3 Output Terminations**

The output drivers support both ac-coupled and dc-coupled terminations as shown in the following figure.

#### **DC Coupled LVDS/LVPECL**



### **3.5.4 Programmable Common Mode Voltage For Differential Outputs**

The common mode voltage ( $V_{CM}$ ) for the differential modes is programmable and depends on the voltage available at the output's VDDO pin. Setting the common mode voltage is useful when dc-coupling the output drivers.

#### <span id="page-18-0"></span>**3.5.5 LVCMOS Output Terminations**

LVCMOS outputs are dc-coupled with source-side series termination as shown in the figure below.

#### **DC-Coupled LVCMOS**



**Figure 3.14. LVCMOS Output Terminations**

**Note:** See the Si5380-D Reference Manual for resistor values.

#### **3.5.6 LVCMOS Output Impedance and Drive Strength Selection**

Each LVCMOS driver has a configurable output impedance to accommodate different trace impedances and drive strengths. A source termination resistor is recommended to help match the selected output impedance to the trace impedance. There are three programmable output impedance selections for each VDDO options as shown in the table below.

#### **Table 3.3. Typical Output Impedance (ZS)**



#### **3.5.7 LVCMOS Output Signal Swing**

The signal swing (VOL/VOH) of the LVCMOS output drivers is set by the voltage on the VDDO pins. Each output driver has its own VDDO pin allowing a unique output voltage swing for each of the LVCMOS drivers. OUT0 and OUT0A share the same VDDO pin. OUT9 and OUT9A also share the VDDO pin. All other outputs have their own individual VDDO pins.

#### **3.5.8 LVCMOS Output Polarity**

When a driver is configured as an LVCMOS output it generates a clock signal on both pins (OUTx and OUTxb). By default the clock on the OUTxb pin is generated with the same polarity (in phase) with the clock on the OUTx pin. The polarity of these clocks is configurable enabling complimentary clock generation and/or inverted polarity with respect to other output drivers.

#### **3.5.9 Output Enable/Disable**

The OEb pin provides a convenient method of disabling or enabling all of the output drivers at the same time. When the OEb pin is held high all outputs will be disabled. When held low, the outputs will all be enabled. Outputs in the enabled state can still be individually disabled through register control.

#### **3.5.10 Output Disable During LOL**

By default, a DSPLL that is out of lock will generate either free-running clocks or generate clocks in holdover mode. There is an option to disable the outputs when a DSPLL is LOL. This option can be useful to force a downstream PLL into holdover.

#### <span id="page-19-0"></span>**3.5.11 Output Disable During XAXB\_LOS**

The internal oscillator circuit (OSC) in combination with the external crystal (XTAL) provides a critical function for the operation of the DSPLLs. In the event of a crystal failure, the device will assert an XAXB\_LOS alarm. By default, all outputs will be disabled during assertion of the XAXB\_LOS alarm. There is an option to leave the outputs enabled during an XAXB\_LOS alarm, but the frequency accuracy and stability will be indeterminate during this fault condition.The internal oscillator circuit (OSC) in combination with the external crystal (XTAL) provides a critical function for the operation of the DSPLLs. In the event of a crystal failure, the device will assert an XAXB LOS alarm. By default, all outputs will be disabled during assertion of the XAXB LOS alarm. There is an option to leave the outputs enabled during an XAXB\_LOS alarm, but the frequency accuracy and stability will be indeterminate during this fault condition.

#### **3.5.12 Output Driver State When Disabled**

The disabled state of an output driver is configurable as either disable low or disable high.

#### **3.5.13 Synchronous Enable/Disable Feature**

The output drivers provide a selectable synchronous enable/disable feature. Output drivers with synchronous disable active will wait until a clock period has completed before the driver is disabled or enabled. This prevents unwanted shortened pulses from occurring when enabling or disabling an output. When this feature is turned off, the output clock will disable immediately without waiting for the clock period to complete.

#### **3.5.14 Output Divider (R) Synchronization**

All the output R dividers are reset to a known state during the power-up initialization period. This ensures consistent and repeatable phase alignment across all output drivers. Resetting the device using the RSTb pin or asserting the reset bit will have the same result.

#### **3.6 Power Management**

Unused inputs and output drivers can be powered down when unused. Consult the Si5380 Reference Manual and ClockBuilder Pro configuration utility for details.

#### **3.6.1 Power Down Pin (PDNb)**

A power down pin is provided to force the device in a low power mode. The device's configuration will be maintained but no output clocks will be generated. Most of the internal blocks will be shut down but device communication via the serial interface will still be available. When the PDNb pin is pulled low the outputs will shut down without glitching (the clock's complete period will be generated before shutting down). When PDNb is released the device will start generating clocks without glitches. The device will generate free-running clocks until the DSPLL has acquired lock to the selected input clock source.

#### **3.7 In-Circuit Programming**

outpublic model during in XXXD\_LOS sism. but the frequency security and stability will be indeterminede during the fail of stability and the stability of the Unit of the Control of the Control of the Control of the Control The Si5380 is fully configurable using the serial interface (I2C or SPI). At power-up, the device downloads its default register values from internal non-volatile memory (NVM). Application specific default configurations can be written into NVM allowing the device to generate specific clock frequencies at power-up. Writing default values to NVM is in-circuit programmable with normal operating power supply voltages applied to its VDD and VDDA pins. The NVM is writable two times. Once a new configuration has been written to NVM, the old configuration is no longer accessible. Refer to the Si5380 Reference Manual for a detailed procedure for writing registers to NVM.

#### **3.8 Serial Interface**

Configuration and operation of the Si5380 is controlled by reading and writing registers using the I2C or SPI interface. The I2C\_SEL pin selects I2C or SPI operation. The Si5380 supports communication with a 3.3 V or 1.8 V host by setting the IO\_VDD\_SEL configuration bit. The SPI mode supports 4-wire or 3-wire by setting the SPI\_3WIRE configuration bit. See the Si5380 Reference Manual for details.

#### <span id="page-20-0"></span>**3.9 Custom Factory Preprogrammed Devices**

For applications where a serial interface is not available for programming the device, custom pre-programmed parts can be ordered with a specific configuration written into NVM. A factory pre-programmed device will generate clocks at power-up. Custom, factory-preprogrammed devices are available. Use the ClockBuilder Pro custom part number wizard [\(www.silabs.com/clockbuilderpro\)](http://www.silabs.com/products/clocksoscillators/Pages/Timing-Software-Development-Tools.aspx) to quickly and easily request and generate a custom part number for your configuration.

In less than three minutes, you will be able to generate a custom part number with a detailed data sheet addendum matching your design's configuration. Once you receive the confirmation email with the data sheet addendum, simply place an order with your local Silicon Labs sales representative. Samples of your pre-programmed device will ship to you typically within two weeks.

#### **3.10 Enabling Features and/or Configuration Settings Not Available in ClockBuilder Pro for Factory Pre-programmed Devices**

As with essentially all software utilities, ClockBuilder Pro is continuously updated and enhanced. By registering at www.silabs.com and opting in for updates to software, you will be notified whenever changes are made and what the impact of those changes are. This update process will ultimately enable ClockBuilder Pro users to access all features and register setting values documented in this data sheet and the Si5380 Reference Manual .

However, if you must enable or access a feature or register setting value so that the device starts up with this feature or a register setting, but the feature or register setting is NOT yet available in CBPro, you must contact a Silicon Labs applications engineer for assistance. Examples of this type of feature or custom setting are the customizable output amplitude and common voltages for the clock outputs. After careful review of your project file and custom requirements, all Silicon Labs applications engineer will email back your CBPro project file with your specific features and register settings enabled, using what is referred to as the manual "settings override" feature of CBPro. "Override" settings to match your request(s) will be listed in your design report file. Examples of setting "overrides" in a CBPro design report are shown below:

#### **Table 3.4. Setting Overrides**



Once you receive the updated design file, simply open it in CBPro. After you create a custom OPN, the device will begin operation after startup with the values in the NVM file, including the Silicon Labs-supplied override settings.

**Notes** Frances

Si5380 Rev D Data Sheet • Functional Description



**Figure 3.15. Flowchart to Order Custom Parts with Features not Available in CBPro**

**Note:** Contact Silicon Labs Technical Support at www.silabs.com/support/Pages/default.aspx.

<span id="page-22-0"></span>Si5380 Rev D Data Sheet • Register Map

#### **4. Register Map**

For a complete list of registers and settings, pleas e refer to the [Si5380 Reference Manual](http://www.silabs.com/documents/public/reference-manuals/si5380-d-rm.pdf).

Not Recommended for New Designs

#### <span id="page-23-0"></span>**5. Electrical Specifications**

#### **Table 5.1. Recommended Operating Conditions <sup>1</sup>**



#### **Note:**

1. All minimum and maximum specifications are guaranteed and apply across the recommended operating conditions. Typical values apply at nominal supply voltages and an operating temperature of 25 °C unless otherwise noted.



#### **Table 5.2. DC Characteristics**

#### **Notes:**

1. Si5380 test configuration: 3 × 3.3 V LVPECL outputs enabled at 122.88 MHz, 2 × 3.3 V LVPECL outputs enabled at 491.52 MHz, 1 × 3.3 V LVPECL output enabled at 983.04 MHz. Excludes power in termination resistors.

2. Detailed power consumption for any configuration can be estimated using ClockBuilder Pro when an evaluation board (EVB) is not available. All EVBs support detailed current measurements for any configuration.

3. Differential outputs terminated into an ac-coupled 100 Ω load.

4. LVCMOS outputs measured into a 5-inch 50 Ω PCB trace with 5 pF load. The LVCMOS outputs were set to OUTx CMOS DRV=3, which is the strongest driver setting. Refer to the Si5380 Reference Manual for more details on register settings.

5. VDDO0 supplies power to both OUT0 and OUT0A buffers. Similarly, VDDO9 supplies power to both OUT9 and OUT9A buffers. **Differential Output Test Configuration LVCMOS Output Test Configuration**



<span id="page-25-0"></span>

#### **Table 5.3. Input Clock Specifications**

#### <span id="page-26-0"></span>Si5380 Rev D Data Sheet • Electrical Specifications



6. Includes initial tolerance, drift after reflow, change over temperature ( $-40\degree$ C to +85  $\degree$ C), V<sub>DD</sub> variation, load pulling, and aging.

#### **Table 5.4. Serial and Control Input Pin Specifications**



#### **Note:**

1. V<sub>DDIO</sub> is determined by the IO\_VDD\_SEL bit. It is selectable as V<sub>DDA</sub> or V<sub>DD</sub>. See the Si5380 Reference Manual for more details on the register settings.





#### **Notes:**

1. Output amplitude and common mode voltage are programmable through register settings and can be stored in NVM. Each output driver can be programmed independently. The maximum LVDS single-ended amplitude can be up to 110 mV higher than the TIA/EIA-644 maximum. Refer to the Si5380 Reference Manual for recommended output register settings. Not all combinations of voltage amplitude and common mode voltages settings are possible.

2. Measured for 153.6 MHz carrier frequency. 100 mVpp of sinewave noise added to VDDO when programmed at 3.3 V.

3. Measured across two adjacent outputs, both in LVDS mode, with the victim running at 155.52 MHz and the aggressor at 156.25 MHz. These output frequencies are generated using non-production engineering modes only for test. Refer to application note, ["AN862: Optimizing Si534x Jitter Performance in Next Generation Internet Infrastructure Systems",](http://www.silabs.com/Support%20Documents/TechnicalDocs/AN862.pdf) for guidance on crosstalk optimization. Note that all active outputs must be terminated when measuring crosstalk





#### Si5380 Rev D Data Sheet • Electrical Specifications

<span id="page-29-0"></span>

#### **Table 5.7. Output Serial and Status Pin Specifications**

<span id="page-30-0"></span>

#### **Notes:**

1. V<sub>DDIO</sub> is determined by the IO\_VDD\_SEL bit. It is selectable as V<sub>DDA</sub> or V<sub>DD</sub>. See the Si5380 Reference Manual for more details on the register settings.

2. The V<sub>OH</sub> specification does not apply to the open-drain SDA/SDIO output when the serial interface is in I<sup>2</sup>C mode or is unused, with I2C\_SEL pulled high internally.  $V_{OL}$  remains valid in all cases.





#### <span id="page-31-0"></span>Si5380 Rev D Data Sheet • Electrical Specifications



#### **Notes:**

- 1. Actual loop bandwidth might be lower; refer to ClockBuilder Pro for actual value on your frequency plan.
- 2. Lock Time can vary significantly depending on several parameters, such as bandwidths, LOL thresholds, etc. For this case, lock time was measured with nominal and fastlock bandwidths both set to 100 Hz, LOL set/clear thresholds of 3/0.3 ppm respectively, using IN0 as clock reference by removing the reference and enabling it again, then measuring the delta time between the first rising edge of the clock reference and the LOL indicator de-assertion.
- 3. Measured as time from valid V<sub>DD</sub>/V<sub>DDA</sub> rails (both >90% of settled voltage) to when the serial interface is ready to respond to commands.
- 4. Jitter generation test conditions: f<sub>IN</sub> = 30.72 MHz, 3.3 V LVPECL, DSPLL LBW = 100 Hz. Jitter integrated from 12 kHz to 20 MHz offset. Does not include jitter from PLL input reference.
- 5. In Zero Delay Mode, the maximum time difference between the input clock and the feedback input with both clocks at 10 MHz and having the same slew rate. External input clock must have a rise time of < 200 ps. Fpfd < 128 kHz is not allowed as this may increase the IO delay variation.

|                                                      |                     |                              | <b>Standard Mode</b> |            | <b>Fast Mode</b> |            |             |
|------------------------------------------------------|---------------------|------------------------------|----------------------|------------|------------------|------------|-------------|
| <b>Parameter</b>                                     | <b>Symbol</b>       | <b>Test Condition</b>        |                      | 100 kbps   | 400 kbps         |            | <b>Unit</b> |
|                                                      |                     |                              | <b>Min</b>           | <b>Max</b> | <b>Min</b>       | <b>Max</b> |             |
| <b>SCL Clock Frequency</b>                           | $f_{SCL}$           |                              |                      | 100        |                  | 400        | kHz         |
| <b>SMBus Timeout</b>                                 |                     | When Timeout is Ena-<br>bled | 25                   | 35         | 25               | $35 -$     | ms          |
| Hold Time (Repeated)<br><b>START Condition</b>       | t <sub>HD:STA</sub> |                              | 4.0                  |            | 0.6              |            | μs          |
| Low Period of the SCL Clock                          | t <sub>LOW</sub>    |                              | 4.7                  |            | 1.3              |            | μs          |
| HIGH Period of the SCL<br>Clock                      | <sup>t</sup> HIGH   |                              | 4.0                  |            | 0.6              |            | μs          |
| Set-up Time for a Repeated<br><b>START Condition</b> | $t_{\text{SU:STA}}$ |                              | 4.7                  |            | 0.6              |            | μs          |
| Data Hold Time                                       | t <sub>HD:DAT</sub> |                              | 100                  |            | 100              |            | ns          |
| Data Set-up Time                                     | t <sub>SU:DAT</sub> |                              | 250                  |            | 100              |            | ns          |
| Rise Time of Both SDA and<br><b>SCL Signals</b>      | $t_{r}$             |                              |                      | 1000       | 20               | 300        | ns          |
| Fall Time of Both SDA and<br><b>SCL Signals</b>      | $t_{\rm f}$         |                              |                      | 300        |                  | 300        | ns          |
| Set-up Time for STOP Con-<br>dition                  | t <sub>su:STO</sub> |                              | 4.0                  |            | 0.6              |            | μs          |
| Bus Free Time between a<br>STOP and START Condition  | t <sub>BUF</sub>    |                              | 4.7                  |            | 1.3              |            | μs          |
| Data Valid Time                                      | t <sub>VD:DAT</sub> |                              |                      | 3.45       |                  | 0.9        | μs          |
| Data Valid Acknowledge<br>Time                       | t <sub>VD:ACK</sub> |                              |                      | 3.45       |                  | 0.9        | μs          |
| Loi Recon                                            |                     |                              |                      |            |                  |            |             |

**Table 5.9. I2C Timing Specifications (SCL, SDA)**



**Figure 5.1. I2C Serial Prot Timing Standard and Fast Modes**



#### **Table 5.10. SPI Timing Specifications (4-Wire)**

<span id="page-34-0"></span>

**Figure 5.2. 4-Wire SPI Serial Interface Timing**







**Figure 5.3. 3-Wire SPI Serial Interface Timing**





Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • sales@skyworksinc.com • www.skyworksinc.com Rev. 1.1 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • July 26, 2021 35

#### <span id="page-35-0"></span>Si5380 Rev D Data Sheet • Electrical Specifications



**Notes:**

1.See the Si534x/8x Recommended Crystal, TCXO, and OCXO Reference Manual for a list of qualified 54 MHz crystals. The Si5380 is designed to work with crystals that meet these specifications.

2. Includes initial tolerance, drift after reflow, change over temperature (-40 °C to +85 °C), V<sub>DD</sub> variation, load pulling, and aging.

#### **Table 5.13. Thermal Characteristics <sup>1</sup>**



#### **Note:**

1. Based on PCB Dimension: 3x4.5", PCB Thickness: 1.6 mm, PCB Land/Via: 36, Number of Cu Layers: 4.

#### **Table 5.14. Absolute Maximum Ratings 1, 2, 3, 4**

<span id="page-36-0"></span>

**Notes:**

1.Permanent device damage may occur if the absolute maximum ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

2. 64-QFN is RoHS-6 compliant.

3. For MSL rating and additional packaging information, go to http://www.silabs.com/support/quality/pages/RoHSInformation.aspx.

4. The device is compliant with JEDEC J-STD-020.

5. The minimum voltage at these pins can be as low as –1.0 V when an ac input signal is applied. See Table 5.3 Input Clock Specifications on page 26 spec for Single-ended ac-coupled  $f_{IN}$  < 245.76 MHz.

#### <span id="page-37-0"></span>**6. Typical Application Diagrams**



**Figure 6.1. LTE Base Station Remote Radio Head**



#### <span id="page-38-0"></span>**7. Detailed Block Diagram**



## <span id="page-39-0"></span>**8. Typical Operating Characteristics (Phase Noise & Jitter)**



**Figure 8.1. Input = 61.44 MHz; Output = 983.04 MHz, 3.3 V LVPECL**



**Figure 8.2. Input = 61.44 MHz; Output = 1,474.56 MHz, 3.3 V LVPECL**



**Figure 8.3. Input = 61.44 MHz; Output = 245.76 MHz, 3.3 V LVPECL**



**Figure 8.4. Input = 61.44 MHz; Output = 122.88 MHz, 3.3 V LVPECL**

#### <span id="page-41-0"></span>**9. Pin Description**









Si5380 Rev D Data Sheet • Pin Description



Si5380 Rev D Data Sheet • Pin Description

![](_page_44_Picture_195.jpeg)

<span id="page-45-0"></span>Si5380 Rev D Data Sheet • Pin Description

![](_page_45_Picture_110.jpeg)

#### **Note:**

 $1.1 =$  Input, O = Output, P = Power

2. The IO\_VDD\_SEL control bit (0x0943 bit 0) selects 3.3 V or 1.8 V operation.

Or Recommended 3. All status pins except I2C and SPI are push-pull.

#### <span id="page-46-0"></span>**10. Package Outline**

![](_page_46_Figure_2.jpeg)

**Figure 10.1. Si5380 9x9 mm 64-QFN Package Diagram**

![](_page_46_Picture_99.jpeg)

#### **Table 10.1. Package Diagram Dimensions**

#### **Note:**

1.All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

3. This drawing conforms to the JEDEC Solid State Outline MO-220.

4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

#### <span id="page-47-0"></span>**11. PCB Land Pattern**

![](_page_47_Figure_2.jpeg)

**Figure 11.1. 9x9 mm 64-QFN Land Pattern**

**Table 11.1. PCB Land Pattern Dimensions**

| ႮUŲUJJUUUJJ<br>Τ.<br>$\left( \begin{array}{cc} \text{ } & \text{ } \end{array} \right)$<br>$\left(\begin{array}{cc} 1 & 1 \end{array}\right)$<br>C2<br>m2<br>- 33<br>$-21$<br>Figure 11.1. 9x9 mm 64-QFN Land Pattern<br>Table 11.1. PCB Land Pattern Dimensions |                                                                                                                                         |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| <b>Dimension</b>                                                                                                                                                                                                                                                 | <b>Max</b>                                                                                                                              |  |  |  |  |  |
| C <sub>1</sub>                                                                                                                                                                                                                                                   | 8.90                                                                                                                                    |  |  |  |  |  |
| C <sub>2</sub>                                                                                                                                                                                                                                                   | 8.90                                                                                                                                    |  |  |  |  |  |
| E                                                                                                                                                                                                                                                                | 0.50                                                                                                                                    |  |  |  |  |  |
| X1                                                                                                                                                                                                                                                               | 0.30                                                                                                                                    |  |  |  |  |  |
| Y1                                                                                                                                                                                                                                                               | 0.85                                                                                                                                    |  |  |  |  |  |
| X <sub>2</sub>                                                                                                                                                                                                                                                   | 5.30                                                                                                                                    |  |  |  |  |  |
| Y2                                                                                                                                                                                                                                                               | 5.30                                                                                                                                    |  |  |  |  |  |
| Notes:                                                                                                                                                                                                                                                           |                                                                                                                                         |  |  |  |  |  |
| General                                                                                                                                                                                                                                                          |                                                                                                                                         |  |  |  |  |  |
| 1. All dimensions shown are in millimeters (mm) unless otherwise noted.                                                                                                                                                                                          |                                                                                                                                         |  |  |  |  |  |
| 2. This Land Pattern Design is based on the IPC-7351 guidelines.<br>Allowance of 0.05 mm.<br><b>Solder Mask Design</b>                                                                                                                                           | 3. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition is calculated based on a fabrication          |  |  |  |  |  |
| minimum, all the way around the pad.                                                                                                                                                                                                                             | 1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm          |  |  |  |  |  |
| <b>Stencil Design</b><br>2. The stencil thickness should be 0.125 mm (5 mils).<br>3. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads.                                                                                        | 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. |  |  |  |  |  |

## **Notes:**

- **General**
	- 1.All dimensions shown are in millimeters (mm) unless otherwise noted.
	- 2. This Land Pattern Design is based on the IPC-7351 guidelines.
	- 3. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition is calculated based on a fabrication Allowance of 0.05 mm.

#### **Solder Mask Design**

#### **Stencil Design**

- 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 2. The stencil thickness should be 0.125 mm (5 mils).
- 3. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads.
- 4. A 3x3 array of 1.25 mm square openings on 1.80 mm pitch should be used for the center ground pad.

#### **Card Assembly**

- 1. A No-Clean, Type-3 solder paste is recommended.
- 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

#### <span id="page-48-0"></span>**12. Top Marking**

![](_page_48_Picture_2.jpeg)

![](_page_48_Figure_4.jpeg)

![](_page_48_Picture_103.jpeg)

<span id="page-49-0"></span>Si5380 Rev D Data Sheet • Device Errata

#### **13. Device Errata**

Log in or register at [www.silabs.com](http://www.silabs.com) to access the device errata document.

Not Recommended for New Designs

#### <span id="page-50-0"></span>**14. Revision History**

#### **Revision 1.1**

February, 2020

- Refer to AN1006 for a list of changes from Rev B to Rev D.
- Updated [Section 3.1.2. Si5380 Configuration for JESD204B Clock Generation.](#page-6-0)
- Updated Figure 3.3 XAXB Crystal Resonator and External Reference Clock Connection Options on page 10.
- Updated Figure 3.4 Termination of Differential and LVCMOS Input Signals on page 11.
- Updated Figure 3.13 Supported Output Terminations on page 18.
- Updated Figure 3.14 LVCMOS Output Terminations on page 19
- Updated China Ch • Updated Table 5.3 Input Clock Specifications on page 26. • Updated Capacitance specification typical value to 2.4 pF.
	- Updated Table 5.8 Performance Characteristics on page 31.
	- Updated Table 5.12 Crystal Specifications on page 35.
	- Updated Table 5.14 Absolute Maximum Ratings 1, 2, 3, 4 on page 37.

#### **Revision 1.0**

July 19, 2016

• Initial release.

## **SKYWORKS®**

## **ClockBuilder Pro**

Customize Skyworks clock generators, jitter attenuators and network synchronizers with a single tool. With CBPro you can control evaluation boards, access documentation, request a custom part number, export for in-system programming and more!

**www.skyworksinc.com/CBPro**

**Portfolio**

![](_page_51_Picture_4.jpeg)

![](_page_51_Picture_5.jpeg)

**Support & Resources** www.skyworksinc.com/support

#### **Copyright © 2021 Skyworks Solutions, Inc. All Rights Reserved.**

Information in this document is provided in connection with Skyworks Solutions, Inc. ("Skyworks") products or services. These materials, including the information contained herein, are provided by Skyworks as a service to its customers and may be used for informational purposes only by the customer. Skyworks assumes no responsibility for errors or omissions in these materials or the information contained herein. Skyworks may change its documentation, products, services, specifications or product descriptions at any time, without notice. Skyworks makes no commitment to update the materials or information and shall have no responsibility whatsoever for conflicts, incompatibilities, or other difficulties arising from any future changes.

No license, whether express, implied, by estoppel or otherwise, is granted to any intellectual property rights by this document. Skyworks assumes no liability for any materials, products or information provided hereunder, including the sale, distribution, reproduction or use of Skyworks products, information or materials, except as may be provided in Skyworks' Terms and Conditions of Sale.

 $\begin{picture}(100,100) \put(0,0){\line(1,0){15}} \put($ THE MATERIALS, PRODUCTS AND INFORMATION ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, WHETHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, INCLUDING FITNESS FOR A PARTICULAR PURPOSE OR USE, MERCHANTABILITY, PERFORMANCE, QUALITY OR NON-INFRINGEMENT OF ANY INTELLECTUAL PROPERTY RIGHT; ALL SUCH WARRANTIES ARE HEREBY EXPRESSLY DISCLAIMED. SKYWORKS DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. SKYWORKS SHALL NOT BE LIABLE FOR ANY DAMAGES, INCLUDING BUT NOT LIMITED TO ANY SPECIAL, INDIRECT, INCIDENTAL, STATUTORY, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS THAT MAY RESULT FROM THE USE OF THE MATERIALS OR INFORMATION, WHETHER OR NOT THE RECIPIENT OF MATERIALS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

Skyworks products are not intended for use in medical, lifesaving or life-sustaining applications, or other equipment in which the failure of the Skyworks products could lead to personal injury, death, physical or environmental damage. Skyworks customers using or selling Skyworks products for use in such applications do so at their own risk and agree to fully indemnify Skyworks for any damages resulting from such improper use or sale.

Customers are responsible for their products and applications using Skyworks products, which may deviate from published specifications as a result of design defects, errors, or operation of products outside of published parameters or design specifications. Customers should include design and operating safeguards to minimize these and other risks. Skyworks assumes no liability for applications assistance, customer product design, or damage to any equipment resulting from the use of Skyworks products outside of Skyworks' published specifications or parameters.

Skyworks, the Skyworks symbol, Sky5®, SkyOne®, SkyBlue™, Skyworks Green™, Clockbuilder®, DSPLL®, ISOmodem®, ProSLIC®, and SiPHY® are trademarks or registered trademarks of Skyworks Solutions, Inc. or its subsidiaries in the United States and other countries. Third-party brands and names are for identification purposes only and are the property of their respective owners. Additional information, including relevant terms and conditions, posted at www.skyworksinc.com, are incorporated by reference.

![](_page_51_Picture_14.jpeg)