# **MPM3509**

36V, 0.9A Module,



The Future of Analog IC Technology

# Synchronous, Step-Down Converter with an Integrated Inductor AEC-Q100 Qualified

#### DESCRIPTION

The MPM3509 is a synchronous, rectified, step-down converter with built-in power MOSFETs, inductors, and capacitors. The MPM3509 offers a very compact solution and requires only four external components to achieve 0.9A of continuous output current with excellent load and line regulation over a wide input supply range. The MPM3509 operates with a 2.2MHz switching frequency to achieve a fast load transient response.

Full protection features include over-current protection (OCP) and thermal shutdown.

The MPM3509 eliminates design and manufacturing risks while improving the time to market dramatically.

The MPM3509 is available in a space-saving QFN-17 (3mmx5mmx1.6mm) package.

#### **FEATURES**

- Complete Switch-Mode Power Supply
- Wide 4V to 36V Operating Input Range
- 0.9A Continuous Load Current
- $90m\Omega/50m\Omega$  Low  $R_{DS(ON)}$  Internal Power MOSFETs
- Fixed 2.2MHz Switching Frequency
- Frequency Foldback at a High Input Voltage
- 450kHz to 2.2MHz Frequency Sync
- Forced Continuous Conduction Mode (CCM)
- Power Good (PG) Indicator
- Over-Current Protection (OCP) with Valley-Current Detection and Hiccup
- Thermal Shutdown
- Output Adjustable from 0.8V
- Available in a QFN-17 (3mmx5mmx1.6mm) Package
- CISPR25 Class 5 Compliant
- Wettable Flank Package
- AEC-Q100 Grade 1

### **APPLICATIONS**

- Industrial Controls
- Automotive
- Medical and Imaging Equipment
- Telecom Applications
- Distributed Power Systems

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems. Inc.

#### TYPICAL APPLICATION







### **ORDERING INFORMATION**

| Part Number*     | Package                | Top Marking |
|------------------|------------------------|-------------|
| MPM3509GQVE-AEC1 | QFN-17 (3mmx5mmx1.6mm) | See Below   |

<sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MPM3509GQVE-AEC1-Z).

# **TOP MARKING**

MPYW 3509 LLL EM

MP: MPS prefix Y: Year code W: Week code

3509: First four digits of the part number

LLL: Lot number E: Wettable lead flank

M: Module

# **PACKAGE REFERENCE**





| <b>ABSOLUTE MAXIN</b>             | MUM RATINGS (1)                           |
|-----------------------------------|-------------------------------------------|
| $V_{\text{IN}}$                   | 0.3V to 40V                               |
| $V_{\text{SW}},V_{\text{OUT}}$    | 0.3V to $V_{IN} + 0.3V$                   |
| V <sub>BST</sub>                  |                                           |
| All other pins                    | 0.3V to 6V <sup>(2)</sup>                 |
| Continuous power dissipa          | ation $(T_A = +25^{\circ}C)^{(3)}$        |
|                                   | 2.7W                                      |
| Junction temperature              | 150°C                                     |
| Lead temperature                  | 260°C                                     |
| Storage temperature               | 65°C to 150°C                             |
| Recommended Opera                 | nting Conditions                          |
| Supply voltage (V <sub>IN</sub> ) | 4V to 36V                                 |
| Output voltage (Vout)             | 0.8V to V <sub>IN</sub> *D <sub>Max</sub> |
| Operating junction temp.          | (T <sub>J</sub> )40°C to +125°C           |

Thermal Resistance (4) θ<sub>JA</sub> θ<sub>JC</sub> QFN-17 (3mmx5mmx1.6mm)...46..... 10...°C/W

#### NOTES:

- 1) Exceeding these ratings may damage the device.
- For details on EN/SYNC's ABS MAX rating, please refer to the EN/SYNC section on page 13.
- 3) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_{\rm J}$  (MAX), the junction-to-ambient thermal resistance  $\theta_{\rm JA}$ , and the ambient temperature  $T_{\rm A}.$  The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_{\rm D}$  (MAX) =  $(T_{\rm J}$  (MAX)- $T_{\rm A}$ )/ $\theta_{\rm JA}$ . Exceeding the maximum allowable power dissipation produces an excessive die temperature, causing the device to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 4) Measured on JESD51-7, 4-layer PCB.



# **ELECTRICAL CHARACTERISTICS**

 $V_{IN} = 12V$ ,  $T_J = -40$ °C to +125°C, unless otherwise noted. Typical values are at  $T_J = +25$ °C.

| Parameter                                                  | Symbol                  | Condition                                                      | Min  | Тур  | Max  | Units           |
|------------------------------------------------------------|-------------------------|----------------------------------------------------------------|------|------|------|-----------------|
| Supply current (shutdown)                                  | lin                     | VEN/SYNC = 0V                                                  |      |      | 8    | μΑ              |
| Supply current (quiescent)                                 | Iq                      | V <sub>EN/SYNC</sub> = 2V , V <sub>FB</sub> = 1V, no switching |      | 0.6  | 0.8  | mA              |
| HS switch on resistance                                    | HS <sub>RDS(ON)</sub>   | $V_{BST-SW} = 5V$                                              |      | 90   | 155  | mΩ              |
| LS switch on resistance                                    | LS <sub>RDS(ON)</sub>   | $V_{CC} = 5V$                                                  |      | 50   | 105  | mΩ              |
| Inductor DC resistance                                     | L <sub>DCR</sub>        |                                                                |      | 75   |      | mΩ              |
| Switch leakage                                             | $SW_LKG$                | $V_{EN/SYNC} = 0V, V_{SW} = 12V$                               |      |      | 1    | μΑ              |
| Current limit (5)                                          | I <sub>LIMIT</sub>      | 20% duty cycle                                                 | 1.8  | 3    | 5.5  | Α               |
| Low-side valley current limit                              |                         |                                                                | 1.5  | 2.5  | 3.5  | Α               |
| Reverse current limit                                      |                         |                                                                |      | 1.2  |      | Α               |
| Oscillator frequency                                       | fsw                     | V <sub>FB</sub> = 700mV                                        | 1800 | 2200 | 2600 | kHz             |
| Foldback frequency during soft start (5)                   | $f_FB$                  | V <sub>FB</sub> = 200mV                                        |      | 0.2  |      | f <sub>SW</sub> |
| Maximum duty cycle                                         | D <sub>MAX</sub>        | $V_{FB} = 700 \text{mV}$                                       |      | 85   |      | %               |
| Minimum on time (5)                                        | T <sub>ON_MIN</sub>     |                                                                |      | 40   |      | ns              |
| Foodbook voltage                                           | \/                      | T <sub>A</sub> = 25°C                                          | 795  | 807  | 819  | mV              |
| Feedback voltage                                           | $V_FB$                  | T <sub>A</sub> = -40°C to 125°C                                | 790  | 807  | 824  | mV              |
| Feedback current                                           | I <sub>FB</sub>         | V <sub>FB</sub> = 820mV                                        |      | 10   | 50   | nA              |
| EN/SYNC rising threshold                                   | VEN_RISING              |                                                                | 1.2  | 1.45 | 1.7  | ٧               |
| EN/SYNC falling threshold                                  | VEN_FALLING             |                                                                | 0.8  | 1    | 1.3  | V               |
| EN/SYNC input current                                      | len                     | VEN/SYNC = 2V                                                  |      | 5    | 10   | μA              |
| EN/SYNC turn off delay                                     | EN <sub>Td_off</sub>    |                                                                |      | 3    |      | μs              |
| EN/SYNC frequency range                                    |                         |                                                                | 450  |      | 2200 | kHz             |
| V <sub>IN</sub> under-voltage lockout threshold rising     | $INUV_{Vth}$            |                                                                | 3    | 3.5  | 3.8  | V               |
| V <sub>IN</sub> under-voltage lockout threshold hysteresis | INUV <sub>HYS</sub>     |                                                                |      | 330  |      | mV              |
| PG rising threshold                                        | PGvth_Hi                |                                                                | 0.83 | 0.88 | 0.93 | $V_{FB}$        |
| PG falling threshold                                       | PG <sub>Vth_Lo</sub>    |                                                                | 0.78 | 0.83 | 0.88 | $V_{FB}$        |
| PG rising delay                                            | PG <sub>TD_RISING</sub> |                                                                | 40   | 90   | 160  | μs              |
| PG falling delay                                           | PGTD_FALLING            |                                                                | 30   | 55   | 95   | μs              |
| PG sink current capability                                 | $V_{PG}$                | Sink 4mA                                                       |      |      | 0.4  | V               |
| PG leakage current                                         | I <sub>PG_LEAK</sub>    |                                                                |      |      | 100  | nA              |
| VCC regulator                                              | Vcc                     |                                                                | 4.5  | 4.8  | 5.1  | V               |
| VCC load regulation                                        |                         | Icc = 5mA                                                      |      | 1.5  | 4    | %               |
| Soft-start time                                            | tss                     | V <sub>ОUТ</sub> from 10% to 90%                               | 0.5  | 1.7  | 3    | ms              |
| Thermal shutdown (5)                                       |                         |                                                                |      | 170  |      | °C              |
| Thermal hysteresis (5)                                     |                         |                                                                |      | 20   |      | °C              |

#### NOTE:

<sup>5)</sup> Derived from bench characterization. Not test in production..



#### TYPICAL PERFORMANCE CHARACTERISTICS



300

0.4

0.6

LOAD CURRENT (A)

0.8

20

**INPUT VOLTAGE (V)** 

10

-1 5

0.4

0.2

0.8

0.6

LOAD CURRENT (A)





20

40

60

**DUTY CYCLE(%)** 

80

100

10 15 20 25 30 35

INPUT VOLTAGE (V)

0

0.4

0.6

LOAD CURRENT (A)

0.4<u></u>

0

10 15 20 25 30 35 40

V<sub>IN</sub> (V)



# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

0 6

0.2

0.4

0.6

LOAD CURRENT (A)

8.0





 $V_{IN}$  = 12V,  $V_{out}$  = 3.3V,  $I_{OUT}$  = 0.9A, L = 2.2 $\mu$ H,  $F_{SW}$  = 2.2MHz, with EMI filters,  $T_A$  = +25°C, unless otherwise noted.<sup>(6)</sup>

# CISPR25 Class 5 Peak Radiated Emissions (150kHz - 30MHz)



# CISPR25 Class 5 Average Radiated Emissions (150kHz - 30MHz)



# CISPR25 Class 5 Peak Radiated Emissions (Vertical, 30MHz - 1GHz)



# CISPR25 Class 5 Average Radiated Emissions (Vertical, 30MHz - 1GHz)



#### CISPR25 Class 5 Peak Radiated Emissions (Horizontal, 30MHz - 1GHz)



# CISPR25 Class 5 Average Radiated Emissions (Horizontal, 30MHz - 1GHz)



#### NOTE:

6) The EMC test results are based on the application circuit with EMI filters (see Figure 12).



















# **PIN FUNCTIONS**

| Destroye         |         |                                                                                                                                                          |
|------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Package<br>Pin # | Name    | Description                                                                                                                                              |
| 1                | PG      | Power good indicator. PG is an open-drain structure.                                                                                                     |
| 2                | EN/SYNC | Enable/sync. Pull EN/SYNC high to enable the MPM3509. Float EN/SYNC or                                                                                   |
|                  |         | connect EN/SYNC to ground to disable the MPM3509. Apply an external clock to                                                                             |
|                  |         | EN/SYNC to change the switching frequency.                                                                                                               |
|                  | FB      | Feedback. Connect FB to the tap of an external resistor divider from the output to                                                                       |
|                  |         | AGND to set the output voltage. The frequency foldback comparator lowers the                                                                             |
| 3                |         | oscillator frequency when the FB voltage is below 400mV to prevent current-limit                                                                         |
|                  |         | runaway during a short-circuit fault. Place the resistor divider as close to FB as                                                                       |
|                  |         | possible. Avoid placing vias on the FB traces.                                                                                                           |
| 4                | VCC     | Internal 4.8V LDO output. Since an internal circuit integrates the LDO output                                                                            |
|                  |         | capacitor, there is no need to add an external capacitor.                                                                                                |
| 5 AGND           |         | <b>Analog ground.</b> Reference ground of the logic circuit. AGND is connected to PGND internally. There is no need to add external connections to PGND. |
| 6, 7, 8, 12 SW   |         | Switch output. There is no need to connect these SW pins, but a large copper                                                                             |
|                  |         | plane is recommended on pins 6, 7, and 8 for better heat sinking.                                                                                        |
| 9, 10, 11        | OUT     | <b>Power output.</b> Connect the load to OUT. An output capacitor is required.                                                                           |
|                  |         | <b>Bootstrap.</b> The bootstrap capacitor is integrated internally. There is no need for                                                                 |
| 13,              | BST     | external connections.                                                                                                                                    |
|                  | PGND    | Power ground. PGND is the reference ground of the power device and requires                                                                              |
| 14,15            |         | careful consideration during PCB layout. For best results, connect PGND with                                                                             |
|                  |         | copper pours and vias.                                                                                                                                   |
| 16               | IN      | Supply voltage. IN supplies power for the internal MOSFET and regulator. The                                                                             |
|                  |         | MPM3509 operates from a +4V to +36V input rail. A low-ESR and low-inductance                                                                             |
|                  |         | capacitor is required to decouple the input rail. Place the input capacitor very close                                                                   |
|                  |         | to IN and connect it with wide PCB traces and multiple vias.                                                                                             |
| 17               | NC      | Do not connect. NC must be left floating.                                                                                                                |



# **BLOCK DIAGRAM**



Figure 1: Functional Block Diagram



#### **OPERATION**

The MPM3509 is a high-frequency, synchronous, rectified, step-down, switch-mode converter with built-in power MOSFETs, an integrated inductor, and two capacitors. The MPM3509 offers a very compact solution that achieves 0.9A of continuous output current with excellent load and line regulation over a 4V to 36V input supply range.

The MPM3509 operates in a fixed-frequency, peak-current-control mode to regulate the output voltage. An internal clock initiates a PWM cycle. The integrated high-side power MOSFET (HS-FET) turns on and remains on until the current reaches the value set by the COMP voltage ( $V_{\text{COMP}}$ ). When the power switch is off, it remains off until the next clock cycle begins. If the current in the power MOSFET does not reach the value set by  $V_{\text{COMP}}$  within 85% of one PWM period, the power MOSFET is forced off.

#### **Internal Regulator**

A 4.8V internal regulator powers most of the internal circuitries. This regulator takes  $V_{\text{IN}}$  and operates in the full  $V_{\text{IN}}$  range. When  $V_{\text{IN}}$  is higher than 4.8V, the output of the regulator is in full regulation. When  $V_{\text{IN}}$  is lower than 4.8V, the output decreases. The MPM3509 integrates an internal decoupling capacitor, so there is no need to add an external VCC output capacitor.

#### **CCM Operation**

The MPM3509 uses continuous conduction mode (CCM) to ensure that the part works with a fixed frequency from a no-load to a full-load range. The advantage of CCM is the controllable frequency and lower output ripple at light load.

#### Frequency Foldback

The MPM3509 enters frequency foldback when the input voltage is higher than about 21V. The frequency decreases to half the nominal value and changes to 1.1MHz. Frequency foldback also occurs during soft start and short-circuit protection.

#### **Error Amplifier (EA)**

The error amplifier compares the FB voltage to the internal 0.807V reference (V<sub>REF</sub>) and outputs a current proportional to the difference between the two. This output current then discharges the charges or internal compensation network to form V<sub>COMP</sub>, which controls the power MOSFET current. The optimized internal compensation minimizes the external component count and simplifies the control loop design.

#### **Under-Voltage Lockout (UVLO)**

Under-voltage lockout (UVLO) protects the chip from operating at an insufficient supply voltage. The UVLO comparator monitors the output voltage of the internal regulator (VCC). The UVLO rising threshold is about 3.5V, while its falling threshold is 3.17V.

#### Enable/SYNC

EN/SYNC is a control pin that turns the regulator on and off. Drive EN/SYNC high to turn on the regulator; drive EN/SYNC low to turn off the regulator. An internal  $500k\Omega$  resistor from EN/SYNC to GND allows EN/SYNC to be floated to shut down the chip.

EN/SYNC is clamped internally using a 6.5V series Zener diode (see Figure 2). Connecting the EN/SYNC input through a pull-up resistor to the voltage on  $V_{IN}$  limits the EN/SYNC input current below 100μA. For example, with 12V connected to  $V_{IN}$ ,  $R_{PULLUP} \ge (12V - 6.5V) \div 100μA = 55kΩ$ .

Connecting EN/SYNC to a voltage source directly without a pull-up resistor requires limiting the amplitude of the voltage source to ≤6V to prevent damage to the Zener diode.



Figure 2: 6.5V Zener Diode Connection

Connect an external clock with a range of 450kHz to 2.2MHz to synchronize the internal clock rising edge to the external clock rising edge. The pulse wide of the external clock



signal should be below 350ns, and the off time of external clock signal should be below 1.9µs.

#### **Internal Soft Start (SS)**

The soft start (SS) prevents the converter output voltage from overshooting during start-up. When the chip starts up, the internal circuitry generates a soft-start (SS) voltage that ramps up from 0V to 4.8V. When SS is lower than REF, the error amplifier uses SS as the reference. When SS is higher than REF, the error amplifier uses REF as the reference. The SS time is set to 1.7ms internally.

#### Over-Current Protection (OCP) and Hiccup

The MPM3509 has cycle-by-cycle peak-currentlimit protection and valley-current detection protection. The inductor current is monitored during the HS-FET on-state. If the inductor current exceeds the current-limit value set by the COMP high-clamp voltage, the HS-FET turns off immediately. The low-side MOSFET (LS-FET) then turns on to discharge the energy, and the inductor current decreases. The HS-FET remains off unless the inductor valley current is lower than a certain current threshold (the valley current limit), even though the internal clock pulses high. If the inductor current does not drop below the valley current limit when the internal clock pulses high, the HS-FET misses the clock, and the switching frequency decreases to half the nominal value. Both the peak and valley current limits assist in keeping the inductor current from running away during an overload or short-circuit condition.

If the output voltage drops below the undervoltage (UV) threshold (typically 50% below the reference), the MPM3509 enters hiccup mode to restart the part periodically. Simultaneously, the peak-current limit is reached.

This protection mode is useful when the output is dead-shorted to ground and reduces the average short-circuit current greatly to alleviate thermal issues and protect the regulator. The MPM3509 exits hiccup mode once the over-current condition is removed.

#### **Thermal Shutdown**

Thermal shutdown prevents the chip from operating at exceedingly high temperatures. When the die temperatures exceed 170°C, the device stops switching. When the temperature

drops below its lower threshold (typically 150°C), the power supply resumes operation.

#### Floating Driver and Bootstrap Charging

An internal bootstrap capacitor powers the floating power MOSFET driver. A dedicated internal regulator charges and regulates the bootstrap capacitor voltage to ~4.8V (see Figure 3). When the voltage between the BST and SW nodes drops below the regulation voltage, a PMOS pass transistor connected from V<sub>IN</sub> to BST turns on. The charging current path is from V<sub>IN</sub> to BST to SW. The external should provide enough headroom to facilitate charging. As long as V<sub>IN</sub> is higher than SW significantly, the bootstrap capacitor remains charged. When the HS-FET is on,  $V_{IN} \approx V_{SW}$ , so the bootstrap capacitor cannot charge. When the LS-FET is on, V<sub>IN</sub> -V<sub>SW</sub> reaches its maximum for fast charging. When there is no inductor current, V<sub>SW</sub> is equal to  $V_{OUT}$ , so the difference between  $V_{IN}$  and  $V_{OUT}$ can charge the bootstrap capacitor. The floating driver has its own UVLO protection with a rising threshold of 2.2V and hysteresis of 150mV.



Figure 3: Internal Bootstrap Charging Circuit

#### Start-Up and Shutdown

If  $V_{\text{IN}}$  exceeds its thresholds, the MPM3509 starts up. The reference block starts first, generating a stable reference voltage and current. The internal regulator is then enabled. The regulator provides a stable supply for the remaining circuitries.

Three events can shut down the chip:  $V_{\rm IN}$  low, EN/SYNC low, and thermal shutdown. During the shutdown procedure, the signaling path is first blocked to avoid any fault triggering.  $V_{\rm COMP}$  and the internal supply rail are then pulled down. The floating driver is not subject to this shutdown command.



#### APPLICATION INFORMATION

#### **Setting the Output Voltage**

The external resistor divider sets the output voltage (see the Typical Application on page 1). The feedback resistor (R1) sets the feedback loop bandwidth with the internal compensation capacitor. Choose R1 to be around  $75k\Omega$  when  $V_{\text{OUT}} \geq 1V.$  R2 can then be calculated with Equation (1):

$$R2 = \frac{R1}{\frac{V_{OUT}}{0.807V} - 1}$$
 (1)

Figure 4 shows the feedback network.



Figure 4: Feedback Network

Table 1 lists recommended resistor values for common output voltages.

Table 1: Resistor Selection for Common Output Voltages

| V <sub>OUT</sub> (V) | R1 (kΩ) | R2 (kΩ) |
|----------------------|---------|---------|
| 1.5                  | 75      | 87      |
| 1.8                  | 75      | 61      |
| 2.5                  | 75      | 35.7    |
| 3.3                  | 75      | 24.3    |
| 5                    | 75      | 14.3    |

#### **Selecting the Input Capacitor**

The input current to the step-down converter is discontinuous and therefore requires a capacitor to supply AC current to the converter while maintaining the DC input voltage. For the best performance, use low ESR capacitors. Ceramic capacitors with X5R or X7R dielectrics are highly recommended because of their low ESR and small temperature coefficients. For most applications, use a 4.7µF capacitor.

Since C1 absorbs the input switching current, it requires an adequate ripple current rating. The RMS current in the input capacitor can be estimated with Equation (2):

$$I_{C1} = I_{LOAD} X \sqrt{\frac{V_{OUT}}{V_{IN}} x \left(1 - \frac{V_{OUT}}{V_{IN}}\right)}$$
 (2)

The worst-case condition occurs at  $V_{\text{IN}} = 2V_{\text{OUT}}$ , shown in Equation (3):

$$I_{C1} = \frac{I_{LOAD}}{2} \tag{3}$$

For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current.

The input capacitor can be electrolytic, tantalum, or ceramic. When using electrolytic or tantalum capacitors, add a small, high-quality ceramic capacitor (e.g.: 0.1µF) as close to the IC as possible. When using ceramic capacitors, ensure that they have enough capacitance to provide a sufficient charge to prevent excessive voltage ripple at the input. The input voltage ripple caused by the capacitance can be estimated with Equation (4):

$$\Delta V_{IN} = \frac{I_{LOAD}}{f_S x C1} x \frac{V_{OUT}}{V_{IN}} x \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$
(4)

#### Selecting the Output Capacitor

The output capacitor (C2) maintains the DC output voltage. Use ceramic, tantalum, or low-ESR electrolytic capacitors. For best results, use low ESR capacitors to keep the output voltage ripple low. The output voltage ripple can be estimated with Equation (5):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{S}}xL_{1}} x \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) x \left(R_{\text{ESR}} + \frac{1}{8xf_{\text{S}}xC2}\right) \quad (5)$$

Where  $L_1$  is the inductor value and  $R_{\text{ESR}}$  is the equivalent series resistance (ESR) value of the output capacitor.

For ceramic capacitors, the capacitance dominates the impedance at the switching frequency, and the capacitance causes the majority of the output voltage ripple.



For simplification, the output voltage ripple can be estimated with Equation (6):

$$\Delta V_{OUT} = \frac{1}{8xf_{s}^{2}xL_{1}xC2}x\left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$
 (6)

For tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be approximated with Equation (7):

$$\Delta V_{OUT} = \frac{V_{OUT}}{f_S x L_1} x \left( 1 - \frac{V_{OUT}}{V_{IN}} \right) x R_{ESR}$$
 (7)

The characteristics of the output capacitor also affect the stability of the regulation system. The MPM3509 can be optimized for a wide range of capacitance and ESR values.

#### **External Bootstrap Diode**

An external bootstrap diode can enhance the efficiency of the regulator given the following conditions:

- V<sub>OUT</sub> is 5V or 3.3V
- Duty cycle is high: D =  $\frac{V_{OUT}}{V_{IN}}$  > 65%

In these cases, add an external BST diode from VCC to BST (see Figure 5).



Figure 5: Optional External Bootstrap Diode Added to Enhance Efficiency

The recommended external BST diode is IN4148.

### PCB Layout Guidelines (7)

Efficient PCB layout, especially of the input capacitor placement, is critical for stable operation. For best results, refer to Figure 6 and follow the guidelines below.

- 1. Connect a large ground plane to PGND directly. If the bottom layer is a ground plane, add vias near PGND.
- Ensure that the high-current paths at GND and IN have short, direct, and wide traces.
- 3. Place the ceramic input capacitor close to IN and PGND.
- Keep the connection of the input capacitor and IN as short and wide as possible.
- 5. Place the external feedback resistors next to FB.
- Keep the feedback network away from the switching node.

#### NOTE

7) The recommended layout is based on Figure 8.



**Top Layer** 



Bottom Layer Figure 6: Recommended PCB Layout



#### **Design Example**

Table 2 is a design example following the application guidelines for the specifications below.

Table 2: Design Example

| V <sub>IN</sub>  | 12V  |
|------------------|------|
| V <sub>OUT</sub> | 3.3V |
| l <sub>out</sub> | 0.9A |

The typical performance and circuit waveforms are shown in the Typical Performance Characteristics section. For more device applications, please refer to the related evaluation board datasheet.



### TYPICAL APPLICATION CIRCUITS



Figure 7:  $V_{OUT} = 5V$ ,  $I_{OUT} = 0.9A$ 



**Figure 8:**  $V_{OUT} = 3.3V$ ,  $I_{OUT} = 0.9A$ 



# TYPICAL APPLICATION CIRCUITS (continued)



**Figure 9:**  $V_{OUT} = 2.5V$ ,  $I_{OUT} = 0.9A$ 



Figure 10:  $V_{OUT} = 1.8V$ ,  $I_{OUT} = 0.9A$ 



# **TYPICAL APPLICATION CIRCUITS (continued)**



Figure 11:  $V_{OUT} = 1.5V$ ,  $I_{OUT} = 0.9A$ 



Figure 12: V<sub>OUT</sub> = 3.3V, I<sub>OUT</sub> = 0.9A with EMI Filter



#### PACKAGE INFORMATION

# QFN-17 (3mmx5mmx1.6mm) Wettable Flank



**TOP VIEW** 

**BOTTOM VIEW** 





**SIDE VIEW** 

**SECTION A-A** 



#### NOTE:

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
- 2) SHADED AREA IS THE KEEP-OUT ZONE. ANY PCB METAL TRACE AND VIA ARE NOT ALLOWED TO CONNECT TO THIS AREA ELECTRICALLY OR MECHANICALLY.
- 3) THE LEAD SIDE IS WETTABLE.
- 4) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX.
- 5) JEDEC REFERENCE IS MO-220.
- 6) DRAWING IS NOT TO SCALE.

**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.