

### <span id="page-0-0"></span>**FEATURES**

**2.5 kV fully isolated (power and data) RS-232 transceiver**  *iso***Power integrated, isolated dc-to-dc converter 460 kbps data rate 1 Tx and 1 Rx Meets EIA/TIA-232E specifications ESD protection on R<sub>IN</sub> and T<sub>OUT</sub> pins ±8 kV: contact discharge ±15 kV: air gap discharge 0.1 μF charge pump capacitors High common-mode transient immunity: >25 kV/μs [Safety and regulatory approvals](http://www.analog.com/icouplersafety?doc=ADM3251E.pdf)  UL recognition 2500 V rms for 1 minute per UL 1577 VDE Certificate of Conformity DIN EN 60747-5-2 (VDE 0884 Teil 2): 2003-01 CSA Component Acceptance Notice #5A Operating temperature range: −40°C to +85°C Wide body, 20-lead SOIC package** 

#### <span id="page-0-1"></span>**APPLICATIONS**

**High noise data communications Industrial communications General-purpose RS232 data links Industrial/telecommunications diagnostic ports Medical equipment**

### <span id="page-0-3"></span>**GENERAL DESCRIPTION**

The  $\text{ADM3251E}^1$  is a high speed, 2.5 kV fully isolated, singlechannel RS-232/V.28 transceiver device that operates from a single 5 V power supply. Due to the high ESD protection on the R<sub>IN</sub> and T<sub>OUT</sub> pins, the device is ideally suited for operation in electrically harsh environments or where RS-232 cables are frequently being plugged and unplugged.

The [ADM3251E](http://www.analog.com/ADM3251E?doc=ADM3251E.pdf) incorporates dual-channel digital isolators with *isoPower™* integrated, isolated power. There is no requirement to use a separate isolated dc-to-dc converter. Chip-scale transformer iCoupler® technology from Analog Devices, Inc., is used both for the isolation of the logic signals as well as for the integrated dc-to-dc converter. The result is a total isolation solution.

The [ADM3251E](http://www.analog.com/ADM3251E?doc=ADM3251E.pdf) contains isoPower technology that uses high frequency switching elements to transfer power through the

# Isolated, Single-Channel RS-232 Line Driver/Receiver

## Data Sheet **[ADM3251E](http://www.analog.com/ADM3251E?doc=ADM3251E.pdf)**

### **FUNCTIONAL BLOCK DIAGRAM**

<span id="page-0-2"></span>

Figure 1.

transformer. Special care must be taken during printed circuit board (PCB) layout to meet emissions standards. Refer to [Application Note AN-0971,](http://www.analog.com/AN-0971?doc=ADM3251E) Control of Radiated Emissions with isoPower Devices, for details on board layout considerations.

The [ADM3251E](http://www.analog.com/ADM3251E?doc=ADM3251E.pdf) conforms to the EIA/TIA-232E and ITU-T V. 28 specifications and operates at data rates up to 460 kbps.

Four external 0.1 μF charge pump capacitors are used for the voltage doubler/inverter, permitting operation from a single 5 V supply.

The [ADM3251E](http://www.analog.com/ADM3251E?doc=ADM3251E.pdf) is available in a 20-lead, wide body SOIC package and is specified over the −40°C to +85°C temperature range.

<sup>1</sup>Protected by U.S. Patents 5,952,849; 6,873,065; and 7,075,329.

**Rev. G [Document Feedback](https://form.analog.com/Form_Pages/feedback/documentfeedback.aspx?doc=ADM3251E.pdf&product=ADM3251E&rev=G)**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.**

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2008–2013 Analog Devices, Inc. All rights reserved. [Technical Support](http://www.analog.com/en/content/technical_support_page/fca.html) [www.analog.com](http://www.analog.com/)** 

## TABLE OF CONTENTS



### <span id="page-1-0"></span>**REVISION HISTORY**

### **10/13—Rev. F to Rev. G**



#### **6/12—Rev. E to Rev. F**



### **5/10—Rev. D to Rev. E**



#### **3/10—Rev. C to Rev. D**









### **1/10—Rev. B to Rev. C**



### **9/08—Rev. 0 to Rev. A**



### **7/08—Revision 0: Initial Version**

### <span id="page-2-4"></span><span id="page-2-0"></span>**SPECIFICATIONS**

All voltages are relative to their respective ground; all minimum/maximum specifications apply over the entire recommended operating range;  $T_A = 25^{\circ}$ C and  $V_{CC} = 5.0$  V (dc-to-dc converter enabled), unless otherwise noted.

<span id="page-2-2"></span><span id="page-2-1"></span>

<span id="page-2-3"></span><sup>1</sup> Enable/disable threshold is the V<sub>cc</sub> voltage at which the internal dc-to-dc converter is enabled/disabled.

 $2$  To maintain data sheet specifications, do not draw current from  $V_{\text{ISO}}$ .

<sup>3</sup> Guaranteed by design.

 $4$  V<sub>CM</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining specification-compliant operation. V<sub>CM</sub> is the common-mode potential difference between the logic and bus sides. The transient magnitude is the range over which the common mode is slewed. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges.

<span id="page-3-2"></span>All voltages are relative to their respective ground; all minimum/maximum specifications apply over the entire recommended operating range;  $T_A = 25^{\circ}$ C, V<sub>CC</sub> = 3.3 V (dc-to-dc converter disabled), and the secondary side is powered externally by V<sub>ISO</sub> = 3.3 V, unless otherwise noted.

<span id="page-3-0"></span>

<span id="page-3-1"></span><sup>1</sup> Enable/disable threshold is the V<sub>cc</sub> voltage at which the internal dc-to-dc converter is enabled/disabled.

 $2$  To maintain data sheet specifications, do not draw current from  $V_{\text{ISO}}$ .

<sup>3</sup> Guaranteed by design.

 $^4$  V<sub>CM</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining specification-compliant operation. V $_{\rm CM}$  is the common-mode potential difference between the logic and bus sides. The transient magnitude is the range over which the common mode is slewed. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges.

V peak) maximum

### <span id="page-4-3"></span><span id="page-4-0"></span>**PACKAGE CHARACTERISTICS**

### **Table 3.**



### <span id="page-4-1"></span>**REGULATORY INFORMATION**



1 In accordance with UL 1577, each ADM3251E is proof tested by applying an insulation test voltage ≥3000 V rms for 1 sec (current leakage detection limit = 6 μA). <sup>2</sup> Each ADM3251E is proof tested by applying an insulation test voltage ≥4000 V peak for 1 sec (partial discharge detection limit = 5 pC).

### <span id="page-4-2"></span>**INSULATION AND SAFETY-RELATED SPECIFICATIONS**

#### **Table 5.**



### <span id="page-5-0"></span>**DIN EN 60747-5-2 (VDE 0884 TEIL 2): 2003-01 INSULATION CHARACTERISTICS**

This isolator is suitable for reinforced isolation only within the safety limit data. Maintenance of the safety data is ensured by protective circuits.

### **Table 6.**



### <span id="page-6-0"></span>ABSOLUTE MAXIMUM RATINGS

#### <span id="page-6-2"></span>**Table 7.**



Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### <span id="page-6-1"></span>**ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge<br>without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

### <span id="page-7-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



#### **Table 8. Pin Function Descriptions**



### <span id="page-8-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS



Figure 3. Transmitter Output Voltage High/Low vs. Load Capacitance at 460 kbps



Figure 4. Transmitter Output Voltage High/Low vs. Vcc,  $R_L = 3 k\Omega$ 



Figure 5. Transmitter Output Voltage High/Low vs.  $V_{ISO}$ ,  $R_L = 3$  k $\Omega$ 



Figure 6. Transmitter Output Voltage High/Low vs. Load Current



Figure 7. Charge Pump V+, V− vs. Load Current



Figure 8. Charge Pump Impedance vs. Vcc



Figure 10. Primary Supply Current vs. Data Rate

Figure 12.  $T_{IN}$  Voltage Threshold vs.  $V_{CC}$ 

### <span id="page-10-0"></span>THEORY OF OPERATION

The [ADM3251E](http://www.analog.com/ADM3251E?doc=ADM3251E.pdf) is a high speed, 2.5 kV fully isolated, singlechannel RS-232 transceiver device that operates from a single power supply.

The internal circuitry consists of the following main sections:

- Isolation of power and data
- A charge pump voltage converter
- A 5.0 V logic to EIA/TIA-232E transmitter
- A EIA/TIA-232E to 5.0 V logic receiver



Figure 13. Functional Block Diagram

### <span id="page-10-1"></span>**ISOLATION OF POWER AND DATA**

The [ADM3251E](http://www.analog.com/ADM3251E?doc=ADM3251E.pdf) incorporates a dc-to-dc converter section, which works on principles that are common to most modern power supply designs. V<sub>CC</sub> power is supplied to an oscillating circuit that switches current into a chip-scale air core transformer. Power is transferred to the secondary side, where it is rectified to a high dc voltage. The power is then linearly regulated to about 5.0 V and supplied to the secondary side data section and to the V<sub>ISO</sub> pin. The V<sub>ISO</sub> pin should not be used to power external circuitry.

Because the oscillator runs at a constant high frequency independent of the load, excess power is internally dissipated in the output voltage regulation process. Limited space for transformer coils and components also adds to internal power dissipation. This results in low power conversion efficiency.

The [ADM3251E](http://www.analog.com/ADM3251E?doc=ADM3251E.pdf) can be operated with the dc-to-dc converter enabled or disabled. The internal dc-to-dc converter state of the [ADM3251E](http://www.analog.com/ADM3251E?doc=ADM3251E.pdf) is controlled by the input  $V_{CC}$  voltage. In normal operating mode,  $V_{CC}$  is set between 4.5 V and 5.5 V and the internal dc-to-dc converter is enabled. To disable the dc-to-dc converter, lower  $V_{CC}$  to a value between 3.0 V and 3.7 V. In this mode, the user must externally supply isolated power to the VISO pin. An isolated secondary side voltage of between 3.0 V and 5.5 V and a secondary side input current, IISO, of 12 mA (maximum) is required on the  $V_{ISO}$  pin. The signal channels of the [ADM3251E](http://www.analog.com/ADM3251E?doc=ADM3251E.pdf) then continue to operate normally.

The  $T_{IN}$  pin accepts CMOS input levels (and TTL levels at  $V_{\text{CC}}$  = 3.3 V). The driver input signal that is applied to the T<sub>IN</sub> pin is referenced to logic ground (GND). It is coupled across the isolation barrier, inverted, and then appears at the transceiver section, referenced to isolated ground (GNDISO). Similarly, the receiver input (R<sub>IN</sub>) accepts RS-232 signal levels that are referenced to isolated ground. The RIN input is inverted and coupled across the isolation barrier to appear at the Rout pin, referenced to logic ground.

The digital signals are transmitted across the isolation barrier using iCoupler technology. Chip-scale transformer windings couple the digital signals magnetically from one side of the barrier to the other. Digital inputs are encoded into waveforms that are capable of exciting the primary transformer of the winding. At the secondary winding, the induced waveforms are decoded into the binary value that was originally transmitted.

There is hysteresis in the  $V_{CC}$  input voltage detect circuit. Once the dc-to-dc converter is active, the input voltage must be decreased below the turn-on threshold to disable the converter. This feature ensures that the converter does not go into oscillation due to noisy input power.



Figure 14. Typical Operating Circuit with the DC-to-DC Converter Enabled  $(V_{CC} = 4.5 V$  to 5.5 V)



Figure 15. Typical Operating Circuit with the DC-to-DC Converter Disabled  $(V_{CC} = 3.0 V$  to 3.7 V)

### <span id="page-11-8"></span><span id="page-11-0"></span>**CHARGE PUMP VOLTAGE CONVERTER**

The charge pump voltage converter consists of a 200 kHz oscillator and a switching matrix. The converter generates a ±10.0 V supply from the input 5.0 V level. This is done in two stages by using a switched capacitor technique as illustrated in [Figure 16](#page-11-6) an[d Figure 17.](#page-11-7) First, the 5.0 V input supply is doubled to 10.0 V by using C1 as the charge storage element. The +10.0 V level is then inverted to generate −10.0 V using C2 as the storage element. C3 is shown connected between V+ and VISO, but is equally effective if connected between V+ and GND<sub>ISO</sub>.

Capacitor C3 and Capacitor C4 are used to reduce the output ripple. Their values are not critical and can be increased, if desired. Larger capacitors (up to 10 μF) can be used in place of C1, C2, C3, and C4.

### <span id="page-11-1"></span>**5.0 V LOGIC TO EIA/TIA-232E TRANSMITTER**

The transmitter driver converts the 5.0 V logic input levels into RS-232 output levels. When driving an RS-232 load with  $V_{CC}$  = 5.0 V, the output voltage swing is typically  $\pm 10$  V.

<span id="page-11-6"></span>

Figure 17. Charge Pump Voltage Inverter

### <span id="page-11-7"></span><span id="page-11-2"></span>**EIA/TIA-232E TO 5 V LOGIC RECEIVER**

The receiver is an inverting level-shifter that accepts the RS-232 input level and translates it into a 5.0 V logic output level. The input has an internal 5 kΩ pull-down resistor to ground and is also protected against overvoltages of up to ±30 V. An unconnected input is pulled to 0 V by the internal 5 kΩ pull-down resistor. This, therefore, results in a Logic 1 output level for an unconnected input or for an input connected to GND. The receiver has a Schmitt-trigger input with a hysteresis level of 0.1 V. This ensures error-free reception for both a noisy input and for an input with slow transition times.

### <span id="page-11-3"></span>**HIGH BAUD RATE**

The [ADM3251E](http://www.analog.com/ADM3251E?doc=ADM3251E.pdf) offers high slew rates, permitting data transmission at rates well in excess of the EIA/TIA-232E specifications. The RS-232 voltage levels are maintained at data rates up to 460 kbps.

### <span id="page-11-4"></span>**THERMAL ANALYSIS**

Each [ADM3251E](http://www.analog.com/ADM3251E?doc=ADM3251E.pdf) device consists of three internal die, attached to a split-paddle lead frame. For the purposes of thermal analysis, it is treated as a thermal unit with the highest junction temperature reflected in the  $\theta_{IA}$  value from [Table 7.](#page-6-2) The value of  $\theta_{IA}$  is based on measurements taken with the part mounted on a JEDEC standard 4-layer PCB with fine-width traces in still air. Following the recommendations in the [PCB Layout](#page-12-1) section decreases the thermal resistance to the PCB, allowing increased thermal margin at high ambient temperatures.

### <span id="page-11-5"></span>**INSULATION LIFETIME**

All insulation structures eventually break down when subjected to voltage stress over a sufficiently long period. The rate of insulation degradation is dependent on the characteristics of the voltage waveform applied across the insulation. In addition to the testing performed by the regulatory agencies, Analog Devices carries out an extensive set of evaluations to determine the lifetime of the insulation structure within the [ADM3251E.](http://www.analog.com/ADM3251E?doc=ADM3251E.pdf) 

The insulation lifetime of the [ADM3251E](http://www.analog.com/ADM3251E?doc=ADM3251E.pdf) depends on the voltage waveform type imposed across the isolation barrier. The iCoupler insulation structure degrades at different rates depending on whether the waveform is bipolar ac, unipolar ac, or dc. [Figure 18,](#page-11-8) [Figure 19,](#page-11-9) and [Figure 20](#page-11-10) illustrate these different isolation voltage waveforms.

Bipolar ac voltage is the most stringent environment. In the case of unipolar ac or dc voltage, the stress on the insulation is significantly lower.



<span id="page-11-10"></span><span id="page-11-9"></span>Figure 20. DC Waveform Outline Dimensions

### <span id="page-12-0"></span>APPLICATIONS INFORMATION **PCB LAYOUT**

<span id="page-12-1"></span>The [ADM3251E](http://www.analog.com/ADM3251E?doc=ADM3251E.pdf) requires no external circuitry for its logic interfaces. Power supply bypassing is required at the input and output supply pins (se[e Figure 21\)](#page-12-4). Bypass capacitors are conveniently connected between Pin 3 and Pin 4 for  $V_{CC}$  and between Pin 19 and Pin 20 for V<sub>ISO</sub>. The capacitor value should be between 0.01 μF and 0.1 μF. The total lead length between both ends of the capacitor and the input power supply pin should not exceed 20 mm.

Because it is not possible to apply a heat sink to an isolation device, the device primarily depends on heat dissipating into the PCB through the ground pins. If the device is used at high ambient temperatures, care should be taken to provide a thermal path from the ground pins to the PCB ground plane. The board layout in [Figure 21](#page-12-4) shows enlarged pads for Pin 4, Pin5, Pin 6, Pin 7, Pin 10, and Pin 11. Multiple vias should be implemented from each of the pads to the ground plane, which significantly reduce the temperatures inside the chip. The dimensions of the expanded pads are left to the discretion of the designer and the available board space.



Figure 21. Recommended Printed Circuit Board Layout

<span id="page-12-4"></span>In applications involving high common-mode transients, care should be taken to ensure that board coupling across the isolation barrier is minimized. Furthermore, the board layout should be designed such that any coupling that does occur equally affects all pins on a given component side.

The power supply section of the [ADM3251E u](http://www.analog.com/ADM3251E?doc=ADM3251E.pdf)ses a 300 MHz oscillator frequency to pass power through its chip-scale transformers. Operation at these high frequencies may raise concerns about radiated emissions and conducted noise. PCB layout and construction is a very important tool for controlling radiated emissions. Refer t[o Application Note AN-0971,](http://www.analog.com/AN-0971?doc=ADM3251E) Control of Radiated Emissions with isoPower Devices, for extensive guidance on radiation mechanisms and board layout considerations.

### <span id="page-12-2"></span>**EXAMPLE PCB FOR REDUCED EMI**

The choice of how aggressively EMI must be addressed for a design to pass emissions levels depends on the requirements of the design as well as cost and performance trade-offs.

The starting point for this example is a 2-layer PCB. EMI reductions are relative to the emissions and noise from this board. To conform to FCC Class B levels, the emissions at these two frequencies must be less than 46 dBμV/m, normalized to 3 m antenna distance. As expected, EMI testing confirmed that the largest emissions peaks occur at the tank frequency and rectifier frequency.

A 6-layer PCB that employs edge guarding and buried capacitive bypassing, which are EMI mitigation techniques described in detail in Application [Note AN-0971,](http://www.analog.com/AN-0971?doc=ADM3251E) was manufactured. The stackup of the 6-layer test PCB is shown i[n Table 9.](#page-12-5) PCB layout Gerber files are available upon request.

#### <span id="page-12-5"></span>**Table 9. PCB Layers**



EMI testing was repeated on the optimized board. The resulting reduction in radiated emissions is shown i[n Table 10.](#page-12-6) This board meets FCC Class B standards with no external shielding by utilizing buried stitching capacitors and edge fencing.

#### <span id="page-12-6"></span>**Table 10. EMI Test Results**



### <span id="page-12-3"></span>**DC CORRECTNESS AND MAGNETIC FIELD IMMUNITY**

Positive and negative logic transitions at the isolator input cause narrow  $(-1 \text{ ns})$  pulses to be sent to the decoder via the transformer. The decoder is bistable and is, therefore, either set or reset by the pulses, indicating input logic transitions.

In the absence of logic transitions at the input for more than 1 μs, periodic sets of refresh pulses (indicative of the correct input state) are sent to ensure dc correctness at the output. If the decoder receives no internal pulses for more than approximately 5 μs, the input side is assumed to be unpowered or nonfunctional, in which case the isolator output is forced to a default state by the watchdog timer circuit. This situation should occur in the [ADM3251E](http://www.analog.com/ADM3251E?doc=ADM3251E.pdf) during power-up and power-down operations only.

The limitation on the [ADM3251E](http://www.analog.com/ADM3251E?doc=ADM3251E.pdf) magnetic field immunity is set by the condition in which induced voltage in the receiving coil of the transformer is sufficiently large to falsely set or reset the decoder. The following analysis defines the conditions under which this can occur.

The pulses at the transformer output have an amplitude of >1.0 V. The decoder has a sensing threshold of about 0.5 V, thus establishing a 0.5 V margin in which induced voltages can be tolerated. The voltage induced across the receiving coil is given by

$$
V = (-d\beta/dt)\Sigma \pi r_n^2
$$
; n = 1, 2, ..., N

where:

 $\beta$  is the magnetic flux density (gauss).

N is the number of turns in the receiving coil.

 $r_n$  is the radius of the n<sup>th</sup> turn in the receiving coil (cm).

Given the geometry of the receiving coil internally and an imposed requirement that the induced voltage be, at most, 50% of the 0.5 V margin at the decoder, a maximum allowable magnetic field is calculated, as shown i[n Figure 22.](#page-13-1)





<span id="page-13-1"></span>For example, at a magnetic field frequency of 1 MHz, the maximum allowable magnetic field of 0.2 kgauss induces a voltage of 0.25 V at the receiving coil. This is approximately 50% of the sensing threshold and does not cause a faulty output transition. Similarly, if such an event occurs during a transmitted pulse (and is of the worst-case polarity), the received pulse is reduced from >1.0 V to 0.75 V, which is still well above the 0.5 V sensing threshold of the decoder.

The preceding magnetic flux density values correspond to specific current magnitudes at given distances from the transformers. [Figure 23](#page-13-2) expresses these allowable current magnitudes as a function of frequency for selected distances. As shown in [Figure 23,](#page-13-2) the [ADM3251E](http://www.analog.com/ADM3251E?doc=ADM3251E.pdf) is extremely immune and can be affected only by extremely large currents operated at high frequency very close to the component. For example, at a magnetic field frequency of 1 MHz, a 0.5 kA current placed 5 mm away from th[e ADM3251E](http://www.analog.com/ADM3251E?doc=ADM3251E.pdf) is required to affect the operation of the component.



<span id="page-13-2"></span>Figure 23. Maximum Allowable Current for Various Current-t[o-ADM3251E](http://www.analog.com/ADM3251E?doc=ADM3251E.pdf) **Spacings** 

In the presence of strong magnetic fields and high frequencies, any loops formed by PCB traces may induce error voltages sufficiently large to trigger the thresholds of succeeding circuitry. Exercise care in the layout of such traces to avoid this possibility.

#### <span id="page-13-0"></span>**ISOLATED POWER SUPPLY CIRCUIT**

To operate th[e ADM3251E](http://www.analog.com/ADM3251E?doc=ADM3251E.pdf) with its internal dc-to-dc converter disabled, connect a voltage of between 3.0 V and 3.7 V to the  $V_{CC}$  pin and apply an isolated power of between 3.0 V and 5.5 V to the V<sub>ISO</sub> pin, referenced to GND<sub>ISO</sub>.

A transformer driver circuit with a center-tapped transformer and LDO can be used to generate the isolated supply, as shown in [Figure 24.](#page-13-3) The center-tapped transformer provides electrical isolation of the 5 V power supply. The primary winding of the transformer is excited with a pair of square waveforms that are 180° out of phase with each other. A pair of Schottky diodes and a smoothing capacitor are used to create a rectified signal from the secondary winding. The [ADP3330](http://www.analog.com/ADP3330?doc=ADM3251E) linear voltage regulator provides a regulated power supply to the bus side circuitry (V<sub>ISO</sub>) of the ADM3251E.



<span id="page-13-3"></span>Figure 24. Isolated Power Supply Circuit

### <span id="page-14-2"></span><span id="page-14-0"></span>OUTLINE DIMENSIONS



Wide Body (RW-20) Dimensions shown in millimeters and (inches)

### <span id="page-14-1"></span>**ORDERING GUIDE**



 $1 Z =$  RoHS Compliant Part.

### **NOTES**

**©2008–2013 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D07388-0-10/13(G)** 



www.analog.com

Rev. G | Page 16 of 16