Vectron's VC-709 Crystal Oscillator is a quartz stabilized, differential output oscillator, operating off a 2.5 or 3.3 volt supply in a hermetically sealed 5x7 ceramic package. #### **Features** - Ultra Low Jitter Performance, 3rd OT or Fundamental Crystal Design - 13.500-220.0000MHz Output Frequencies - · Low Power - · 400ps max Rise and Fall Time - Excellent Power Supply Rejection Ratio - · Enable/Disable - 3.3 or 2.5V operation - -10/70°C or -40/85°C Operation - Hermetically Sealed 5x7 Ceramic Package - Product is compliant to RoHS directive and fully compatible with lead free assembly ### **Applications** - PCI Express - Ethernet, GbE, Synchronous Ethernet - Fiber Channel - Enterprise Servers - Telecom - Clock source for A/D's, D/A's - Driving FPGA's - Test and Measurement - PON - Medical - COTS ## **Block Diagram** #### **Phase Noise** # **Performance Specifications** | Table 1. Electrical Performance, LVPECL Option | | | | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--------------------------------------------------|----------------------------------------|--------------------------------------------------|----------------------------------|--|--| | Parameter | Symbol | Min | Typical | Maximum | Units | | | | Voltage <sup>1</sup> V <sub>DD</sub> | | 3.135<br>2.375 | 3.3<br>2.5 | 3.465<br>2.625 | V<br>V | | | | Current <sup>2</sup> , 3.3V<br>2.5V | l <sub>DD</sub> | | | 45<br>42 | mA | | | | | | Frequency | | | | | | | Nominal Frequency: 3.3V Supply<br>2.5V Supply | f <sub>N</sub> | 13.5<br>125.0 | | | MHz | | | | Stability <sup>3</sup> (Ordering Option) | | ±20 | , ±25, ±50 or ± | 100 | ppm | | | | | | Outputs | | | | | | | Output Logic Levels <sup>2</sup><br>Output Logic High<br>Output Logic Low | $oldsymbol{V}_{OH} \ oldsymbol{V}_{OL}$ | V <sub>DD</sub> -1.025<br>V <sub>DD</sub> -1.810 | | V <sub>DD</sub> -0.880<br>V <sub>DD</sub> -1.650 | V<br>V | | | | Output Rise and Fall Time <sup>2</sup> | t <sub>R</sub> /t <sub>F</sub> | | | 400 | ps | | | | Load | | | | | | | | | Duty Cycle⁴ | | 45 | | 55 | % | | | | Jitter <sup>5</sup> , 156.250MHz<br>12kHz-50MHz<br>12kHz -20MHz<br>10kHz-1MHz | фЛ | | | 200<br>150<br>100 | fs<br>fs<br>fs | | | | Period Jitter <sup>6</sup> , 156.250MHz,<br>RMS<br>P/P<br>Cycle-Cycle <sup>6</sup><br>RMS<br>P/P<br>Random Jitter <sup>7</sup><br>Deterministic Jitter <sup>7</sup> | фЛ | | 1.1<br>10.5<br>1.9<br>17.7<br>2.2<br>0 | 2.2<br>21.0<br>3.8<br>35.4<br>4.4 | ps<br>ps<br>ps<br>ps<br>ps<br>ps | | | | | Ena | ble/Disable | | | _ | | | | Outputs Enabled <sup>8</sup><br>Outputs Disabled | $oldsymbol{V}_{IH} \ oldsymbol{V}_{IL}$ | 0.7*V <sub>DD</sub> | | 0.3*V <sub>DD</sub> | V<br>V | | | | Disable Time | t <sub>D</sub> | | | 200 | ns | | | | Enable/Disable Leakage Current | | | | ±200 | uA | | | | Start-Up Time | t <sub>su</sub> | | | 10 | ms | | | | Operating Temp. (Ordering Option) | T <sub>OP</sub> | - | -10/70 or -40/85 | | °C | | | | Package Size | | 5.0 x 7.0 x 1.5 mm | | | | | | - 1. The VC-709 power supply pin should be filtered, eg, a 10uf, 0.1uf and 0.01uf capacitor. - 2. Figure 1 defines the test circuit and Figure 2 defines these parameters. - 3. Includes calibration tolerance, operating temperature, supply voltage variations, aging and IR reflow. - 4. Duty Cycle is defined as the On/Time Period. - 5. Measured using an Agilent E5052. - 6. Measured using a LeCroy Wavemaster 8600A, 90K samples - 7. Measured using a Wavecrest SIA3300C, 90K samples. - $V_{DD}$ -1.3V # **Performance Specifications** | Parameter | Symbol | Min | Typical | Maximum | Units | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-----------------------|----------------------------------------|-----------------------------------|----------------------------------------|--| | | Sı | ıpply | | | | | | Voltage <sup>1</sup> | V <sub>DD</sub> | 3.135<br>2.375 | 3.3<br>2.5 | 3.465<br>2.625 | V<br>V | | | Current <sup>2</sup> , 3.3V<br>2.5V | l <sub>dd</sub> | | | 17<br>14 | mA | | | | Fre | equency | | | | | | Nominal Frequency | f <sub>N</sub> | 13.5 | | 220.000 | MHz | | | Stability <sup>3</sup> (Ordering Option) | | ±20 | , ±25, ±50 or ± | :100 | ppm | | | | Ou | itputs | | | | | | Output Logic Levels²<br>Output Logic High<br>Output Logic Low | V <sub>OH</sub><br>V <sub>OL</sub> | 0.9 | 1.43<br>1.10 | 1.6 | V<br>V | | | Output Amplitude | | 250 | 350 | 450 | mV | | | Differential Output Error | | | | 50 | mV | | | Offset Voltage | | 1.125 | 1.25 | 1.375 | V | | | Offset Voltage Error | | | | 50 | mV | | | Output Leakage Current, Outputs Disabled | | | | 10 | uA | | | Output Rise and Fall Time <sup>3</sup> | t <sub>R</sub> /t <sub>F</sub> | | | 400 | ps | | | Load | | 100 ohms differential | | | | | | Duty Cycle⁴ | | 45 | | 55 | % | | | Jitter <sup>s</sup> , 156.250MHz<br>12kHz - 50MHz<br>12kHz - 20MHz<br>10kHz - 1MHz | фЈ | | | 200<br>150<br>100 | fs<br>fs<br>fs | | | Period Jitter <sup>6</sup> , 156.250MHz<br>RMS<br>P/P<br>Cycle-Cycle Jitter <sup>6</sup><br>RMS<br>P/P<br>Random Jitter <sup>7</sup><br>Deterministic Jitter <sup>7</sup> | фΊ | | 1.1<br>10.5<br>1.9<br>17.7<br>2.2<br>0 | 2.2<br>21.0<br>3.8<br>35.4<br>4.4 | ps<br>ps<br>ps<br>ps<br>ps<br>ps<br>ps | | | | | e/Disable | | | | | | Outputs Enabled <sup>s</sup><br>Outputs Disabled | V <sub>IH</sub><br>V <sub>IL</sub> | 0.7*V <sub>DD</sub> | | 0.3*V <sub>DD</sub> | V<br>V | | | Disable Time | t <sub>D</sub> | | | 200 | ns | | | Enable/Disable Leakage Current | l <sub>E/D</sub> | | | ±200 | uA | | | Start-Up Time | t <sub>su</sub> | | | 10 | ms | | | Operating Temp. (Ordering Option) | T <sub>OP</sub> | - | 10/70 or -40/85 | 5 | °C | | | Package Size | | | 5.0 x 7.0 x 1.5 | | mm | | - $1. The \, VC\text{-}709 \ power \, supply \, pin \, should \, be \, filtered, \, eg, \, a \, 10uf, \, 0.1uf \, and \, 0.01uf \, capacitor.$ - 2. Figure 2 defines these parameters and Figure 3 defines the test circuit. - 3. Includes calibration tolerance, operating temperature, supply voltage variations, aging and IR reflow. - 4. Duty Cycle is defined as the On/Time Period. - 5. Measured using an Agilent E5052. - ${\it 6. Measured using a LeCroy Wave master 8600A, 90K samples.}\\$ - 7. Measured using a Wavecrest SIA3300C, 90K samples. - 8. Outputs will be Enabled if Enable/Disable is left open. # **Performance Specifications** | Table 3. Electrical Performance, HCSL Output | | | | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|---------------------|---------------------------------------|-----------------------------------|----------------------------------|--|--| | Parameter | Symbol | Min | Typical | Maximum | Units | | | | | | Supply | | | | | | | Voltage <sup>1</sup> | $V_{_{\mathrm{DD}}}$ | 2.375<br>3.165 | 2.5<br>3.3 | 2.625<br>3.465 | V<br>V | | | | Current <sup>2</sup> | l <sub>DD</sub> | | | 39 | mA | | | | Frequency | | | | | | | | | Nominal Frequency | $f_{_{\rm N}}$ | 13.5 | | 170 | MHz | | | | Stability <sup>3</sup> (Ordering Options) | | | ±25, ±50 or ±10 | 00 | ppm | | | | | | Outputs | | | | | | | Output High, 3.3V<br>Output High, 2.5V | V <sub>OH</sub> | 600<br>580 | | 850<br>850 | mV<br>mV | | | | Output Low | $V_{OL}$ | -150 | | 150 | mV | | | | Output Logic Swing, 3.3V<br>Output Logic Swing, 2.5V | $V_{OPP}$ | 0.65<br>0.60 | | | V<br>V | | | | Output Rise and Fall Time <sup>3</sup> | $t_{_{ m R}}/t_{_{ m F}}$ | | | 500 | ps | | | | Load | | 50 | | | | | | | Duty Cycle⁴ | | 45 | | 55 | % | | | | Jitter⁵ (12 kHz - 20 MHz ) 100.000MHz | φЈ | | | 300 | fs | | | | Period Jitter <sup>6</sup> , 100.000MHz<br>RMS<br>P/P<br>Cycle-Cycle Jitter <sup>6</sup><br>RMS<br>P/P<br>Random Jitter <sup>7</sup><br>Deterministic Jitter <sup>7</sup> | фЈ | | 1.0<br>9.7<br>1.8<br>18.3<br>2.2<br>0 | 2.0<br>19.4<br>3.6<br>36.6<br>4.4 | ps<br>ps<br>ps<br>ps<br>ps<br>ps | | | | | Ena | able/Disable | | | | | | | Outputs Enabled <sup>8</sup><br>Outputs Disabled | $oldsymbol{V}_{IH} \ oldsymbol{V}_{IL}$ | 0.7*V <sub>DD</sub> | | 0.3*V <sub>DD</sub> | V<br>V | | | | Disable Time | t <sub>D</sub> | | | 200 | ns | | | | Enable/Disable Leakage Current | I <sub>E/D</sub> | | | ±200 | uA | | | | Start-Up Time | t <sub>su</sub> | | | 10 | ms | | | | Operating Temp. (Ordering Option) | T <sub>OP</sub> | - | -10/70 or -40/85 | · | °C | | | | Package Size | | | 5.0 x 7.0 x 1.5 | | mm | | | - 1. The VC-709 power supply pin should be filtered, e.g., a 10uf, 0.1uf and 0.01uf capacitor. - 2. Figure 4 defines the test circuit and Figure 5 defines these parameters. - 3. Includes calibration tolerance, operating temperature, supply voltage variations, aging and IR reflow. - 4. Duty Cycle is defined as the On Time/Period. - 5. Measured using an Agilent E5052. - 6. Measured using a LeCroy Wavemaster 8600A, 90K samples. - 7. Measured using a Wavecrest SIA3300C, 90K samples. - 8. Outputs will be Enabled if the Enable/Disable pad is left open. 1 6 0.8\*Vopp. Cross Point 0.2\*Vopp. On Time Period Figure 4. # **Package and Pinout** | Table 4. Pinout | | | | | | | | |-----------------|-----------------|---------------------------------|--|--|--|--|--| | Pin# | Symbol | Function | | | | | | | 1 | E/D or NC | Enable/Disable or No Connection | | | | | | | 2 | E/D or NC | Enable/Disable or No Connection | | | | | | | 3 | GND | Electrical and Lid Ground | | | | | | | 4 | $f_{o}$ | Output Frequency | | | | | | | 5 | Cf <sub>o</sub> | Complementary Output Frequency | | | | | | | 6 | V <sub>DD</sub> | Supply Voltage | | | | | | Marking Information XXXMXX - Frequency (Example: 100M00) YY - Year of Manufacture WW - Week of the Year C - Manufacturing Location - Pin 1 Indicator 7.0±0.15 6 5 4 Figure 6. Pad Layout ## **HCSL Application Diagrams** The VC-709 incorporates a standard High Speed Current Logic, HCSL, output scheme which is a 15mA current source switched between Out and Complementary Out. Being un-terminated drains, as shown in Figure 8, they require external 50 ohm resistors to ground as shown in Figure 9. HCSL is a high impedance output with quick switching times, in can be advantageous to use a 10 to 30 ohm series resistor as shown in Figure 10, to help reduce overshoot/ringing. One of the most important considerations is terminating the Output and Complementary Outputs equally. An unused output should not be left un-terminated, and if it one of the two outputs is left open it will result in excessive jitter on both. PC board layout must take this and 50 ohm impedance matching into account. Load matching and power supply noise are the main contributors to jitter related problems. ## **LVPECL Application Diagrams** Figure 11. Single Resistor Termination Scheme Resistor values are typically 140 ohms for 3.3V operation and 84 ohms for 2.5V operation. Figure 12. Pull-Up Pull Down Termination Resistor values shown are typical for 3.3 V operation. For 2.5V operation, the resistor to ground is 62 ohms and the resistor to supply is 250 ohms The VC-709 incorporates a standard PECL output scheme, which are un-terminated FET drains. There are numerous application notes on terminating and interfacing PECL logic and the two most common methods are a single resistor to ground, Figure 11, or for best 50 ohm matching a pull-up/pull-down scheme as shown in Figure 12 should be used. AC coupling capacitors are optional, depending on the application and the input logic requirements of the next stage. One of the most important considerations is terminating the Output and Complementary Outputs equally. An unused output should not be left un-terminated, and if it one of the two outputs is left open it will result in excessive jitter on both. PC board layout must take this and 50 ohm impedance matching into account. Load matching and power supply noise are the main contributors to jitter related problems. ## **LVDS Application Diagrams** Figure 13. LVDS to LVDS Connection, Internal 100ohm Resistor Some LVDS structures have an internal 100 ohm resistor on the input and do not need additional components. AC blocking capacitors can be used if the DC levels are incompatible. Figure 14. LVDS to LVDS Connection Some input structures may not have an internal 100 ohm resistor on the input and will need an external 100ohm resistor for impedance matching. Also, the input may have an internal DC bias which may not be compatible with LVDS levels, AC blocking capacitors can be used. One of the most important considerations is terminating the Output and Complementary Outputs equally. An unused output should not be left un-terminated, and if it one of the two outputs is left open it will result in excessive jitter on both. PC board layout must take this and 50 ohm impedance matching into account. Load matching and power supply noise are the main contributors to jitter related problems. ## **Environmental and IR Compliance** | Table 5. Environmental Compliance | | | | | | | |-----------------------------------|------------------------------|--|--|--|--|--| | Parameter | Condition | | | | | | | Mechanical Shock | MIL-STD-883 Method 2002 | | | | | | | Mechanical Vibration | MIL-STD-883 Method 2007 | | | | | | | Temperature Cycle | MIL-STD-883 Method 1010 | | | | | | | Solderability | MIL-STD-883 Method 2003 | | | | | | | Fine and Gross Leak | MIL-STD-883 Method 1014 | | | | | | | Resistance to Solvents | MIL-STD-202 Method 215 | | | | | | | Moisture Sensitivity Level | MSL1 | | | | | | | Contact Pads | Gold (0.3-1.0um) over Nickel | | | | | | | ThetaJC (bottom of case) | 31 °C/W | | | | | | | Wieght | 167 mg | | | | | | ## **IR Compliance** #### **Suggested IR Profile** Devices are built using lead free epoxy and can be subjected to standard lead free IR reflow conditions shown in Table 6. Contact pads are gold over nickel and lower maximum temperatures can also be used, such as 220C. | Table 6. Reflow Profile | | | |--------------------------|-----------------|-------------| | Parameter | Symbol | Value | | PreHeat Time | ts | 200 sec Max | | Ramp Up | $R_{UP}$ | 3°C/sec Max | | Time above 217°C | tL | 150 sec Max | | Time to Peak Temperature | tAMB-P | 480 sec Max | | Time at 260°C | tP | 30 sec Max | | Time at 240°C | tP2 | 60 sec Max | | Ramp down | R <sub>DN</sub> | 6°C/sec Max | #### Solderprofile: ## **Maximum Ratings, Tape & Reel** #### **Absolute Maximum Ratings and Handling Precautions** Stresses in excess of the absolute maximum ratings can permanently damage the device. Functional operation is not implied or any other excess of conditions represented in the operational sections of this data sheet. Exposure to absolute maximum ratings for extended periods may adversely affect device reliability. Although ESD protection circuitry has been designed into the VC-709, proper precautions should be taken when handling and mounting, VI employs a Human Body Model and Charged Device Model for ESD susceptibility testing and design evaluation. ESD thresholds are dependent on the circuit parameters used to define the model. Although no industry standard has been adopted for the CDM a standard resistance of 1.5kOhms and capacitance of 100pF is widely used and therefor can be used for comparison purposes. | Table 7. Maximum Ratings | | | |---------------------------|------------------------------|------| | Parameter | | Unit | | Storage Temperature | -55 to 125 | °C | | Junction Temperature | 150 | С | | Supply Voltage | -0.5 to 5.0 | V | | Enable Disable Voltage | -0.5 to V <sub>DD</sub> +0.5 | V | | ESD, Human Body Model | 1500 | V | | ESD, Charged Device Model | 1500 | V | | Table 8. Tape and Reel Information | | | | | | | | | | | | | |------------------------------------|----------------------|-----|----|----------------------|-----|---|----|----|----|----|----|--------| | | Tape Dimensions (mm) | | | Reel Dimensions (mm) | | | | | | | | | | W | F | Do | Ро | P1 | Α | В | С | D | N | W1 | W2 | #/Reel | | 16 | 7.5 | 1.5 | 4 | 8 | 180 | 2 | 13 | 21 | 50 | 17 | 21 | 250 | ## **Ordering Information** Example: VC-709-ECE-KAAN-156M250000 ### ±20ppm Options VC-709-107-frequency= LVPECL, +3.3V, ±20ppm over -10/70°C, E/D on Pin1 VC-709-109-frequency= LVDS, +3.3V, ±20ppm over -10/70°C, E/D on Pin1 VC-709-110-frequency= LVPECL, +2.5V, ±20ppm over -10/70°C, E/D on Pin1 VC-709-111-frequency= LVPECL, +3.3V, ±20ppm over -10/70°C, E/D on Pin1 VC-709-120-frequency= LVPECL, +3.3V, ±20ppm over -40/85°C, E/D on Pin1 VC-709-121-frequency= LVDS, +3.3V, ±20ppm over -40/85°C, E/D on Pin1 VC-709-122-frequency= LVDS, +3.3V, ±20ppm over -40/85°C, E/D on Pin1 VC-709-122-frequency= LVDS, +2.5V, ±20ppm over -40/85°C, E/D on Pin1 # **PCI Express Ordering Information** \* Add **\_SNPBDIP** for tin lead solder dip Example: VC-709-ECE-KAAN-156M250000\_SNPBDIP ## **Revision History** | Revision Date | Approved | Description | |---------------|----------|-------------------------------------------------------------------------------------------------------| | Sep 05, 2014 | VN | VC-709 Product Initial Release. | | Dec 12, 2014 | VN | Added min and max values for LVDS output amplitude. | | Apr 27, 2016 | VN | Updated LVDS 100MHz noise information and added maximum jitter numbers. | | Aug 10, 2018 | FB | Update logo and contact information, add SNPBDIP ordering option, marking detials, thetaJC and wieght | Microsemi Headquarters One Enterprise, Aliso Viejo, CA 92656 USA Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996 email: sales.support@microsemi.com www.microsemi.com Microsemi, a wholly owned subsidiary of Microchip Technology Inc. (Nasdaq: MCHP), offers a comprehensive portfolio of semiconductor and system solutions for aerospace & defense, communications, data center and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and procise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; enterprise storage and communication solutions, security technologies and scalable anti-lamper products, Ethernet solutions, Power-over-Ethernet ICs and midspans, as well as custom design capabilities and services. Learn more at www.microsemi.com. Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the authability of its products and services for any particular purpose, nor does Microsemi assume any liability whistseever erising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specified of the reliable to the reliable to the reliable to the and the view and and performance specified and Buyer must conduct and complete all performance specified and buyer must conduct and complete all performances and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performances specifications or perameters provided by Microsemi. It is the Buyer's responsibility to independently determines valuability of any other of the and verify the same. The information provided by Microsemi hereunder is provided its is, where it is and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any potent engines, licensee, or any other iP register, whether with regard to such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any potent engine. \$2018 Microsemi, a whelly owned subsidiary of Microsemi Technology Inc. All rights reserved. Microsemi and the Microsemi logo are registered trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.