

[Sample &](http://www.ti.com/product/VCA810?dcmp=dsproject&hqs=sandbuy&#samplebuy)  $\frac{1}{2}$  Buy



Texas **INSTRUMENTS** 



SBOS275G –JUNE 2003–REVISED DECEMBER 2015

# **VCA810 High Gain Adjust Range, Wideband and Variable Gain Amplifier**

**Technical** [Documents](http://www.ti.com/product/VCA810?dcmp=dsproject&hqs=td&#doctype2)

Tools & [Software](http://www.ti.com/product/VCA810?dcmp=dsproject&hqs=sw&#desKit)

- <span id="page-0-3"></span>
- 
- 
- 
- 
- 
- 
- 
- 

- <span id="page-0-1"></span>
- 
- 
- 
- 
- AGC receivers With RSSI information.
- 

<span id="page-0-2"></span>continuously variable, voltage-controlled gain  $±60$ -mA output current easily drives doubly-<br>
emplifier The device provides a differential input to terminated 50-Ω lines or a passive post-filter stage amplifier. The device provides a differential input to terminated 50-Ω lines or a passive single-ended output conversion with a high- over the ±1.7-V output voltage range. single-ended output conversion with a highimpedance gain control input used to vary the gain over a –40-dB to 40-dB range linear in dB/V. **Device Information**

<span id="page-0-0"></span>**1 Features 1 Features Operating from ±5-V** supplies, the device gain control voltage adjusts the gain from –40 dB at a 0-V input to High Gain Adjust Range: ±40 dB<br>40 dB at a –2-V input. Increasing the control voltage<br>above ground attenuates the signal path to greater above ground attenuates the signal path to greater Low Input Noise Voltage: 2.4 nV/ $\sqrt{Hz}$  than 80 dB. Signal bandwidth and slew rate remain<br>Constant Bandwidth vs Gain: 35 MHz constant over the entire gain adjust range. This 40constant Bandwidth vs Gain: 35 MHz<br>dB/V gain control is accurate within ±1.5 dB (±0.9 dB<br>for bigh dB/V gain control is accurate within ±1.5 dB (±0.9 dB<br>for bigh grade) allowing the gain control voltage in an for high grade), allowing the gain control voltage in an • Gain Control Bandwidth: 25 MHz AGC application to be used as a received signal Low Output DC Error: < ±40 mV strength indicator (RSSI) with ±1.5-dB accuracy.

Support & [Community](http://www.ti.com/product/VCA810?dcmp=dsproject&hqs=support&#community)

으리

• High Output Current: ±60 mA Excellent common-mode rejection and common-Low Supply Current: 24.8 mA<br>(Maximum for –40°C to 85°C Temperature Range)<br>(Maximum for –40°C to 85°C Temperature Range)<br>(Maximum for –40°C to 85°C Temperature Range)<br>referenced to ground. Zero differential input voltage referenced to ground. Zero differential input voltage **2 Applications** gives a 0-V output with a small DC offset error. Low Optical Receiver Time Gain Control input noise voltage ensures good output SNR at the **highest gain settings.** • Sonar Systems **by Sonar Systems** 

Voltage-Tunable Active Filters<br>
I as Amplifiers in applications where pulse edge information is<br>
I as Amplifiers in a critical, and the device is being used to equalize Log Amplifiers<br>
Pulse Amplitude Compensation<br>
Pulse Amplitude Compensation<br>
Over dain setting retains excellent pulse edge over gain setting retains excellent pulse edge

Improved Replacement for [VCA610](http://www.ti.com/product/vca610) An improved output stage provides adequate output current to drive the most demanding loads. Although **3 Description principally** intended to drive analog-to-digital The VCA810 is a DC-coupled, wideband, converters (ADCs) or second-stage amplifiers, the continuously variable, voltage-controlled gain  $\pm 60$ -mA output current easily drives doubly-



### **Functional Block Diagram**



# **Table of Contents**



# <span id="page-1-0"></span>**4 Revision History**



### **EXAS STRUMENTS**

**1 Features**.................................................................. [1](#page-0-0) 8.3 Feature Description................................................. [16](#page-15-0) **2 Applications** ........................................................... [1](#page-0-1) 8.4 Device Functional Modes........................................ [20](#page-19-0) **3 Description** ............................................................. [1](#page-0-2) **9 Applications and Implementation** ...................... [21](#page-20-0) 9.1 Application Information............................................ [21](#page-20-1) **4 Revision History**..................................................... [2](#page-1-0) 9.2 Typical Application .................................................. [30](#page-29-0) **5 Device Comparison Table**..................................... [3](#page-2-0) **10 Power Supply Recommendations** ..................... [31](#page-30-0) **6 Pin Configuration and Functions**......................... [3](#page-2-1) **11 Layout**................................................................... [31](#page-30-1) **7 Specifications**......................................................... [4](#page-3-0) 11.1 Layout Guidelines ................................................. [31](#page-30-2) 7.1 Absolute Maximum Ratings ..................................... [4](#page-3-1) 11.2 Layout Example .................................................... [32](#page-31-0) 7.2 ESD Ratings.............................................................. [4](#page-3-2) **12 Device and Documentation Support ................. [33](#page-32-0)** 12.1 Device Support...................................................... [33](#page-32-1) 7.4 Thermal Information.................................................. [4](#page-3-4) 12.2 Documentation Support ........................................ [33](#page-32-2) 7.5 Electrical Characteristics........................................... [5](#page-4-0) 12.3 Community Resources.......................................... [33](#page-32-3) 7.6 High Grade DC Characteristics: V<sup>S</sup> = ±5 V (VCA810AID) ............................................................. [9](#page-8-0) 12.4 Trademarks........................................................... [33](#page-32-4) 7.7 Typical Characteristics............................................ [11](#page-10-0) 12.5 Electrostatic Discharge Caution............................ [33](#page-32-5) **8 Detailed Description** ............................................ [16](#page-15-1) 12.6 Glossary................................................................ [33](#page-32-6)

13 Mechanical, Packaging, and Orderable

# 8.2 Functional Block Diagram ....................................... [16](#page-15-3) **Information** ........................................................... [33](#page-32-7)

# <span id="page-2-0"></span>**5 Device Comparison Table**



# <span id="page-2-1"></span>**6 Pin Configuration and Functions**



(1) High grade version indicator.

(2) NC = Not connected.

#### **Pin Functions**



# <span id="page-3-0"></span>**7 Specifications**

# <span id="page-3-1"></span>**7.1 Absolute Maximum Ratings**

Over operating free-air temperature range, unless otherwise noted.<sup>(1)</sup>

<span id="page-3-6"></span><span id="page-3-5"></span>

(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *[Recommended](#page-3-3) [Operating Conditions](#page-3-3)*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### <span id="page-3-2"></span>**7.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## <span id="page-3-3"></span>**7.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



### <span id="page-3-4"></span>**7.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, [SPRA953.](http://www.ti.com/lit/pdf/spra953)



## <span id="page-4-0"></span>**7.5 Electrical Characteristics**

At R<sub>L</sub> = 500  $\Omega$  and V<sub>IN</sub> = single-ended input on V+ with V− at ground, V<sub>S</sub> = ±5 V, unless otherwise noted.



(1) Test levels: **(A)** 100% tested at 25°C. Over temperature limits set by characterization and simulation. **(B)** Limits set by characterization and simulation. **(C)** Typical value; only for information.

(2) Junction temperature = ambient for 25°C tested specifications.

(3) Junction temperature = ambient at low temperature limit; junction temperature = ambient 30°C at high temperature limit for over temperature specifications.



# **Electrical Characteristics (continued)**

At R<sub>L</sub> = 500  $\Omega$  and V<sub>IN</sub> = single-ended input on V+ with V− at ground, V<sub>S</sub> = ±5 V, unless otherwise noted.



(4) Total output offset is: (Output Offset Voltage ± Input Offset Voltage x Gain).<br>(5) Maximum input at minimum gain for < 1-dB gain compression.

Maximum input at minimum gain for < 1-dB gain compression.



## **Electrical Characteristics (continued)**

At R<sub>L</sub> = 500  $\Omega$  and V<sub>IN</sub> = single-ended input on V+ with V− at ground, V<sub>S</sub> = ±5 V, unless otherwise noted.

| <b>PARAMETER</b>                                                          | <b>TEST CONDITIONS</b>                                         |                                                                                             | <b>TEST LEVEL<sup>(1)</sup></b> | <b>MIN</b> | <b>TYP</b>  | <b>MAX</b>              | <b>UNIT</b>    |
|---------------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------|------------|-------------|-------------------------|----------------|
| GAIN CONTROL (V <sub>C</sub> , Pin 3, Single-Ended or Differential Input) |                                                                |                                                                                             |                                 |            |             |                         |                |
| Specified gain range                                                      | $\Delta V_C$ / $\Delta dB = 25$ mV/dB                          | $T_J = 25$ °C                                                                               | C                               |            | ±40         |                         | dB             |
| Maximum control voltage                                                   | $G = -40 dB$                                                   | $T_1 = 25^{\circ}C$                                                                         | C                               |            | $\mathbf 0$ |                         | $\vee$         |
| Minimum control voltage                                                   | $G = 40 dB$                                                    | $T_{\rm d} = 25^{\circ}$ C                                                                  | С                               |            | $-2$        |                         | $\vee$         |
| Gain accuracy                                                             | $-1.8 V \le V_c \le -0.2 V$                                    | $T_1 = 25^{\circ}C$                                                                         |                                 |            | ±0.4        |                         | dB             |
|                                                                           |                                                                | $T_{d} = 25^{\circ}C^{(2)}$                                                                 |                                 |            |             | ±1.5                    |                |
|                                                                           |                                                                | $T_J = 0$ °C to 70°C <sup>(3)</sup>                                                         | Α                               |            |             | ±2.5                    |                |
|                                                                           |                                                                | $T_{d} = -40^{\circ}$ C to 85°C <sup>(3)</sup>                                              |                                 |            |             | ±3.5                    |                |
|                                                                           | $V_C$ < -1.8 V, $V_C$ > -0.2 V                                 | $T_{\rm d} = 25^{\circ}$ C                                                                  |                                 |            | ±0.5        |                         | dB             |
|                                                                           |                                                                | $T_{\rm J} = 25^{\circ}C^{(2)}$                                                             |                                 |            |             | ±2.2                    |                |
|                                                                           |                                                                | $T_{J} = 0$ °C to 70°C <sup>(3)</sup>                                                       | Α                               |            |             | ±3.7                    |                |
|                                                                           |                                                                | $T_J = -40$ °C to 85°C <sup>(3)</sup>                                                       |                                 |            |             | ±4.7                    |                |
| Gain drift                                                                | $-1.8 V \le V_c \le -0.2 V$                                    | $T_{J} = 0$ °C to 70°C <sup>(3)</sup>                                                       |                                 |            |             | ±0.02                   | dB/°C<br>dB/°C |
|                                                                           |                                                                | $T_J = -40$ °C to 85°C <sup>(3)</sup>                                                       | В                               |            |             | ±0.03                   |                |
|                                                                           | $V_C < -1.8 V$ , $V_C > -0.2 V$                                | $T_{d} = 0$ °C to 70°C <sup>(3)</sup>                                                       | В                               |            |             | ±0.03                   |                |
|                                                                           |                                                                | $T_{d} = -40^{\circ}$ C to 85°C <sup>(3)</sup>                                              |                                 |            |             | ±0.04                   |                |
| Gain control slope                                                        | $25^{\circ}$ C                                                 |                                                                                             | С                               |            | $-40$       |                         | dB/V           |
| Gain control linearity <sup>(6)</sup>                                     | $-1.8 V \leq V_C \leq 0 V$                                     | $T_{\rm d} = 25^{\circ}$ C                                                                  |                                 |            | ±0.3        |                         |                |
|                                                                           |                                                                | $T_1 = 25^{\circ}C^{(2)}$                                                                   |                                 |            |             | ±1                      |                |
|                                                                           |                                                                | $T_{J} = 0$ °C to 70°C <sup>(3)</sup>                                                       | Α                               |            |             | ±1.1                    | dB             |
|                                                                           |                                                                | $T_{\rm J} = -40^{\circ}$ C to 85°C <sup>(3)</sup>                                          |                                 |            |             | $\pm 1.2$               |                |
|                                                                           | $V_C < -1.8 V$                                                 | $T_{\rm d} = 25^{\circ}$ C                                                                  |                                 |            | ±0.7        |                         | dB             |
|                                                                           |                                                                | $T_J = 25^{\circ}C^{(2)}$                                                                   |                                 |            |             | ±1.6                    |                |
|                                                                           |                                                                | $T_J = 0$ °C to 70°C <sup>(3)</sup>                                                         | Α                               |            |             | ±2.5                    |                |
|                                                                           |                                                                | $T_{d} = -40^{\circ}$ C to 85°C <sup>(3)</sup>                                              |                                 |            |             | ±3.2                    |                |
| Gain control bandwidth                                                    | $T_{\rm J} = 25^{\circ}$ C                                     |                                                                                             | В                               |            | 25          |                         | MHz            |
|                                                                           | $T_{d} = 25^{\circ}C^{(2)}$                                    |                                                                                             |                                 | 20         |             |                         |                |
|                                                                           | $T_J = 0$ °C to 70°C <sup>(3)</sup>                            |                                                                                             |                                 | 19         |             |                         |                |
|                                                                           | $T_J = -40$ °C to 85°C <sup>(3)</sup>                          |                                                                                             |                                 | 19         |             |                         |                |
| Gain control slew rate                                                    | 80-dB gain step                                                | $T_{\rm J} = 25^{\circ}$ C                                                                  | C                               |            | 900         |                         | dB/ns          |
| Gain settling time                                                        | 1%, 80-dB step                                                 | $T_J = 25$ °C                                                                               | C                               |            | 0.8         |                         | $\mu s$        |
| Input bias current                                                        | $V_c = -1 V$                                                   | $T_J = 25^{\circ}C$                                                                         | Α                               |            | $-1.5$      |                         | μA             |
|                                                                           |                                                                | $T_{\rm J} = 25^{\circ} \text{C}^{(2)}$                                                     |                                 |            |             | $-3.5$                  |                |
|                                                                           |                                                                | $T_J = 0$ °C to 70°C <sup>(3)</sup>                                                         |                                 |            |             | $-4.5$                  |                |
|                                                                           |                                                                | $T_{\rm d} = -40^{\circ}$ C to 85°C <sup>(3)</sup>                                          |                                 |            |             | $-8$                    |                |
| Gain + power-supply rejection<br>ratio                                    | $\rm V_C$ = –2 V, G = 40 dB, +V <sub>S</sub> = 5 V $\pm$ 0.5 V | $T_d = 25^{\circ}C$                                                                         |                                 |            | 0.5         |                         | dB/V           |
|                                                                           |                                                                | $T_{\rm J}=25^{\rm o}C^{(2)}$                                                               |                                 |            |             | 1.5                     |                |
|                                                                           |                                                                | $T_J = 0$ °C to 70°C <sup>(3)</sup>                                                         | Α                               |            |             | 1.8                     |                |
|                                                                           |                                                                | $T_J = -40$ °C to 85°C <sup>(3)</sup>                                                       |                                 |            |             | $\overline{\mathbf{c}}$ |                |
| Gain - power-supply rejection<br>ratio                                    | $V_C = -2 V$ , G = 40 dB,<br>$-V$ <sub>S</sub> = -5 V ± 0.5 V  | $T_J = 25$ °C                                                                               | Α                               |            | 0.7         |                         | dB/V           |
|                                                                           |                                                                | $T_1 = 25^{\circ}C^{(2)}$                                                                   |                                 |            |             | 1.5                     |                |
|                                                                           |                                                                | $\mathsf{T}_\mathsf{J} = \mathsf{0}^\circ\mathsf{C}$ to $\mathsf{70}^\circ\mathsf{C}^{(3)}$ |                                 |            |             | 1.8                     |                |
|                                                                           |                                                                | $T_{\rm d} = -40$ °C to 85°C <sup>(3)</sup>                                                 |                                 |            |             | $\mathbf 2$             |                |
| POWER SUPPLY                                                              |                                                                |                                                                                             |                                 |            |             |                         |                |
| Specified operating voltage                                               | $T_J = 25^{\circ}C^{(2)}$                                      | С                                                                                           |                                 | ±5         |             | $\vee$                  |                |
| Minimum operating voltage                                                 | $T_{\rm J} = 25^{\circ}C^{(2)}$                                |                                                                                             | Α                               | ±4         |             |                         |                |
|                                                                           | $T_{d} = 0$ °C to 70°C <sup>(3)</sup>                          |                                                                                             |                                 | ±4         |             |                         | $\vee$         |
|                                                                           | $T_{\perp} = -40^{\circ}C$ to 85°C <sup>(3)</sup>              |                                                                                             |                                 | ±4         |             |                         |                |
| Maximum operating voltage                                                 | $T_J = 25^{\circ}C^{(2)}$                                      |                                                                                             | Α                               |            |             | ±6                      |                |
|                                                                           | $T_{d} = 0$ °C to 70°C <sup>(3)</sup>                          |                                                                                             |                                 |            |             | $\pm 6$                 | $\vee$         |
|                                                                           | $T_{\rm J} = -40^{\circ}$ C to 85°C <sup>(3)</sup>             |                                                                                             |                                 |            |             | ±6                      |                |

(6) Maximum deviation from best line fit.



# **Electrical Characteristics (continued)**

At R<sub>L</sub> = 500  $\Omega$  and V<sub>IN</sub> = single-ended input on V+ with V− at ground, V<sub>S</sub> = ±5 V, unless otherwise noted.



(7) Magnitude.



# <span id="page-8-0"></span>7.6 High Grade DC Characteristics:  $V_s = \pm 5$  V (VCA810AID)

At  $R_L$  = 500  $\Omega$  and V<sub>IN</sub> = single-ended input on V+ with V- at ground, unless otherwise noted.

<span id="page-8-1"></span>

(1) Test levels: **(A)** 100% tested at 25°C. Over temperature limits set by characterization and simulation. **(B)** Limits set by characterization and simulation. **(C)** Typical value; only for information.

(2) Junction temperature = ambient for  $25^{\circ}$ C tested specifications.

- $(3)$  Junction temperature = ambient at low temperature limit; junction temperature = ambient 30°C at high temperature limit for over temperature specifications.
- (4) Maximum deviation from best line fit.

# High Grade DC Characteristics:  $V_s = \pm 5$  V (VCA810AID) (continued)

At R<sub>L</sub> = 500  $\Omega$  and V<sub>IN</sub> = single-ended input on V+ with V− at ground, unless otherwise noted.



(5) Magnitude.



# **7.7 Typical Characteristics**

At R<sub>L</sub> = 500  $\Omega$  and V<sub>IN</sub> = single-ended input on V+ with V− at ground, V<sub>S</sub> = ±5 V, unless otherwise noted.

<span id="page-10-0"></span>

**[VCA810](http://www.ti.com/product/vca810?qgpn=vca810)** SBOS275G –JUNE 2003–REVISED DECEMBER 2015 **[www.ti.com](http://www.ti.com)**

![](_page_11_Picture_1.jpeg)

# **Typical Characteristics (continued)**

At R<sub>L</sub> = 500  $\Omega$  and V<sub>IN</sub> = single-ended input on V+ with V− at ground, V<sub>S</sub> = ±5 V, unless otherwise noted.

<span id="page-11-0"></span>![](_page_11_Figure_5.jpeg)

![](_page_12_Picture_0.jpeg)

## **Typical Characteristics (continued)**

At R<sub>L</sub> = 500 Ω and V<sub>IN</sub> = single-ended input on V+ with V− at ground, V<sub>S</sub> = ±5 V, unless otherwise noted.

<span id="page-12-1"></span><span id="page-12-0"></span>![](_page_12_Figure_5.jpeg)

**[VCA810](http://www.ti.com/product/vca810?qgpn=vca810)** SBOS275G –JUNE 2003–REVISED DECEMBER 2015 **[www.ti.com](http://www.ti.com)**

**NSTRUMENTS** 

**EXAS** 

# **Typical Characteristics (continued)**

At R<sub>L</sub> = 500  $\Omega$  and V<sub>IN</sub> = single-ended input on V+ with V− at ground, V<sub>S</sub> = ±5 V, unless otherwise noted.

![](_page_13_Figure_4.jpeg)

![](_page_14_Picture_0.jpeg)

## **Typical Characteristics (continued)**

![](_page_14_Figure_4.jpeg)

# <span id="page-15-1"></span>**8 Detailed Description**

## <span id="page-15-2"></span>**8.1 Overview**

The VCA810 is a high gain adjust range, wideband, voltage amplifier with a voltage-controlled gain, as shown in *[Functional Block Diagram](#page-15-3)*. The circuit's basic voltage amplifier responds to the control of an internal gain-control amplifier. At its input, the voltage amplifier presents the high impedance of a differential stage, permitting flexible input impedance matching. To preserve termination options, no internal circuitry connects to the input bases of this differential stage. For this reason, the user must provide DC paths for the input base currents from a signal source, either through a grounded termination resistor or by a direct connection to ground. The differential input stage also permits rejection of common-mode signals. At its output, the voltage amplifier presents a low impedance, simplifying impedance matching. An open-loop design produces wide bandwidth at all gain settings. A ground-referenced differential to single-ended conversion at the output retains the low output offset voltage.

A gain control voltage,  $V_c$ , controls the amplifier gain magnitude through a high-speed control circuit. Gain polarity can be either inverting or noninverting, depending upon the amplifier input driven by the input signal. The gain control circuit presents the high-input impedance of a noninverting operational amplifier connection. The control voltage pin is referred to ground as shown in *[Functional Block Diagram](#page-15-3)*. The control voltage V<sub>C</sub> varies the amplifier gain according to the exponential relationship:

$$
G_{(V/V)} = 10^{-2(V_c + 1)}\tag{1}
$$

This translates to the log gain relationship:

$$
G_{(dB)} = -40 \times (V_C + 1)dB \tag{2}
$$

Thus, G<sub>(dB)</sub> varies linearly over the specified −40 dB to 40 dB range as V<sub>C</sub> varies from 0 V to −2 V. Optionally, making  $V_c$  slightly positive (≥ 0.15 V) effectively disables the amplifier, giving greater than 80 dB of signal path attenuation at low frequencies.

Internally, the gain-control circuit varies the amplifier gain by varying the transconductance,  $g_m$ , of a bipolar transistor using the transistor bias current. Varying the bias currents of differential stages varies  $g_m$  to control the voltage gain of the VCA810. A  $g_m$ -based gain adjust normally suffers poor thermal stability. The VCA810 includes circuitry to minimize this effect.

### <span id="page-15-3"></span>**8.2 Functional Block Diagram**

![](_page_15_Figure_12.jpeg)

# <span id="page-15-0"></span>**8.3 Feature Description**

### **8.3.1 Input and Output Range**

The VCA810's 80 dB gain range allows the user to handle an exceptionally wide range of input signal levels. If the input and output voltage range specifications are exceeded, however, signal distortion and amplifier overdrive will occur. [Figure 11](#page-11-0) shows the maximum input and output voltage range. This chart plots input and output voltages versus gain in dB.

![](_page_16_Picture_0.jpeg)

### **Feature Description (continued)**

The maximum input voltage range is the largest at full attenuation (−40 dB) and decreases as the gain increases. Similarly, the maximum useful output voltage range increases as the input decreases. We can distinguish three overloading issues as a result of the operating mode: high attenuation, mid-range gain-attenuation, and high gain.

From –40 dB to –10 dB, gain overdriving the input stage is the only method to overdrive the VCA810. Preventing this type of overdrive is achieved by limiting the input voltage range.

From –10 dB to 40 dB, overdriving can be prevented by limiting the output voltage range. There are two limiting mechanisms operating in this situation. From –10 dB to 10 dB, an internal stage is the limiting factor; from 10 dB to 40 dB, the output stage is the limiting factor.

Output overdriving occurs when either the maximum output voltage swing or output current is exceeded. The VCA810 high output current of ±60 mA ensures that virtually all output overdrives will be limited by voltage swing rather than by current limiting. [Table 1](#page-16-0) summarizes these overdrive conditions.

<span id="page-16-0"></span>![](_page_16_Picture_232.jpeg)

#### **Table 1. Output Signal Compression**

#### **8.3.2 Overdrive Recovery**

As shown in [Figure 11](#page-11-0), the onset of overdrive occurs whenever the actual output begins to deviate from the ideal expected output. If possible, the user should operate the VCA810 within the linear regions shown in order to minimize signal distortion and overdrive delay time. However, instances of amplifier overdrive are quite common in automatic gain control (AGC) circuits, which involve the application of variable gain to input signals of varying levels. The VCA810 design incorporates circuitry that allows it to recover from most overdrive conditions in 200 ns or less. Overdrive recovery time is defined as the time required for the output to return from overdrive to linear operation, following the removal of either an input or gain-control overdrive signal. See *[Typical Characteristics](#page-10-0)* for the overdrive plots for maximum gain and maximum attenuation.

#### **8.3.3 Output Offset Error**

<span id="page-16-1"></span>Several elements contribute to the output offset voltage error; among them are the input offset voltage, the output offset voltage, the input bias current and the input offset current. To simplify the following analysis, the output offset voltage error is dependent only on the output-offset voltage of the VCA810 and the input offset voltage. The output offset error can then be expressed as [Equation 3](#page-16-1):

$$
V_{OS} = V_{OSO} + 10 \frac{G_{dB}}{20}
$$
 V<sub>IOS</sub>

where

- $V_{OS}$  = Output offset error
- $V_{OSO}$  = Output offset voltage
- $G_{dB}$  = VCA810 gain in dB
- $V_{\text{IOS}} =$  Input offset voltage (3)

This is shown in [Figure 29](#page-17-0).

![](_page_17_Picture_1.jpeg)

![](_page_17_Figure_3.jpeg)

**Figure 29. Output Offset Error versus Gain**

<span id="page-17-0"></span>[Figure 18](#page-12-0) shows the distribution for the output offset voltage at maximum gain.

### **8.3.4 Offset Adjustment**

Where desired, the offset of the VCA810 can be removed as shown in [Figure 30.](#page-17-1) This circuit simply presents a DC voltage to one of the amplifier inputs to counteract the offset error voltage. For best offset performance, the trim adjustment should be made with the amplifier set at the maximum gain of the intended application. The offset voltage of the VCA810 varies with gain as shown in [Figure 29](#page-17-0), limiting the complete offset cancellation to one selected gain. Selecting the maximum gain optimizes offset performance for higher gains where high amplification of the offset effects produces the greatest output offset. Two features minimize the offset control circuit noise contribution to the amplifier input circuit. First, making the resistance of  $R<sub>2</sub>$  a low value minimizes the noise directly introduced by the control circuit. This approach reduces both the thermal noise of the resistor and the noise produced by the resistor with the amplifier input noise current. A second noise reduction results from capacitive bypass of the potentiometer output. This reduction filters out power-supply noise that would otherwise couple to the amplifier input.

![](_page_17_Figure_8.jpeg)

**Figure 30. Optional Offset Adjustment**

<span id="page-17-1"></span>This filtering action diminishes as the wiper position approaches either end of the potentiometer, but practical conditions prevent such settings. Over its full adjustment range, the offset control circuit produces a ±5-mV input offset correction for the values shown. However, the VCA810 only requires one-tenth of this range for offset correction, assuring that the potentiometer wiper will always be near the potentiometer center. With this setting, the resistance seen at the wiper remains high, which stabilizes the filtering function.

![](_page_18_Picture_0.jpeg)

#### **8.3.5 Gain Control**

The VCA810 gain is controlled by means of a unipolar negative voltage applied between ground and the gain control input, pin 3. If use of the output disable feature is required, a ground-referenced bipolar voltage is needed. Output disable occurs for 0.15 V  $\leq$  V<sub>C</sub>  $\leq$  2 V, and produces greater than 80 dB of attenuation. The control voltage should be limited to 2 V in disable mode, and –2.5 V in gain mode to prevent saturation of internal circuitry. The VCA810 gain-control input has a –3-dB bandwidth of 25 MHz and varies with frequency, as shown in *[Typical Characteristics](#page-10-0)*. This wide bandwidth, although useful for many applications, can allow high-frequency noise to modulate the gain control input. In practice, this can be easily avoided by filtering the control input, as shown in [Figure 31](#page-18-0). R<sub>P</sub> should be no greater than 100  $\Omega$  so as not to introduce gain errors by interacting with the gain control input bias current of 6 μA.

![](_page_18_Figure_5.jpeg)

**Figure 31. Control Line Filtering**

#### <span id="page-18-0"></span>**8.3.6 Gain Control and Teeple Point**

When the VCA810 control voltage reaches −1.5 V, also referred to as the *Teeple point*, the signal path undergoes major changes. From 0 V to the Teeple point, the gain is controlled by one bank of amplifiers: a lowgain VCA. As the Teeple point is passed, the signal path is switched to a higher gain VCA. This gain-stage switching can be seen most clearly in [Figure 13.](#page-12-1) The output-referred voltage noise density increases proportionally to the control voltage and reaches a maximum value at the Teeple point. As the gain increases and the internal stages switch, the output-referred voltage noise density drops suddenly and restarts its proportional increase with the gain.

### **8.3.7 Noise Performance**

The VCA810 offers 2.4-nV/√Hz input-referred voltage noise and 1.8-pA/√Hz input-referred current noise at a gain of 40 dB. The input-referred voltage noise, and the input-referred current noise terms, combine to give low output noise under a wide variety of operating conditions. [Figure 32](#page-18-1) shows the operational amplifier noise analysis model with all the noise terms included. In this model, all noise terms are taken to be noise voltage or current density terms in either nV/√Hz or pA/√Hz.

![](_page_18_Figure_11.jpeg)

<span id="page-18-1"></span>**Figure 32. VCA810 Noise Analysis Model**

The total output spot noise voltage can be computed as the square root of the sum of all squared output noise voltage contributors. [Equation 4](#page-19-1) shows the general form for the output noise voltage using the terms shown in [Figure 32](#page-18-1).

$$
E_{O} = G_{(V/V)} \bullet \sqrt{E_{Nl}^{2} + (I_{Bl}R_{T})^{2} + (I_{BN}R_{S})^{2} + 4kT(R_{S} + R_{T})}
$$
\n(4)

<span id="page-19-2"></span><span id="page-19-1"></span>Dividing this expression by the gain will give the equivalent input-referred spot-noise voltage at the noninverting input as shown by [Equation 5.](#page-19-2)

$$
E_N = \sqrt{E_{Nl}^2 + (I_{Bl}R_T)^2 + (I_{BN}R_S)^2 + 4kT(R_S + R_T)}
$$
(5)

Evaluating these two equations for the VCA810 circuit and component values shown in [Figure 34](#page-20-2) (maximizing gain) will give a total output spot-noise voltage of 272.3 nV√Hz and a total equivalent input-referred spot-noise voltage of 2.72 nV√Hz. This total input-referred spot-noise voltage is higher than the 2.4-nV√Hz specification for the VCA810 alone. This reflects the noise added to the output by the input current noise times the input resistance  $R<sub>S</sub>$  and  $R<sub>T</sub>$ . Keeping input impedance low is required to maintain low total equivalent input-referred spot-noise voltage.

### **8.3.8 Input and ESD Protection**

The VCA810 is built using a very high-speed complementary bipolar process. The internal junction breakdown voltages are relatively low for these very small geometry devices. These breakdowns are reflected in *[Absolute](#page-3-1) [Maximum Ratings](#page-3-1)*

All pins on the VCA810 are internally protected from ESD by means of a pair of back-to-back, reverse-biased diodes to either power supply, as shown in [Figure 33.](#page-19-3) These diodes begin to conduct when the pin voltage exceeds either power supply by about 0.7 V. This situation can occur with loss of the amplifier power supplies while a signal source is still present. The diodes can typically withstand a continuous current of 30 mA without destruction. To ensure long-term reliability, however, diode current should be externally limited to 10 mA whenever possible.

![](_page_19_Figure_9.jpeg)

**Figure 33. Internal ESD Protection**

### <span id="page-19-3"></span><span id="page-19-0"></span>**8.4 Device Functional Modes**

The VCA824 functions as a differential input, single-ended output variable gain amplifier. This functional mode is enabled by applying power to the amplifier supply pins and is disabled by turning the power off.

The gain is continuously variable through the analog gain control input. The gain is set by an external, analog, control voltage as shown in the functional block diagram. The signal gain is equal to  $G = (V/V)$  10–2(V + 1) as detailed in *[Overview](#page-15-2)*. The gain changes in a linear in dB fashion with over 80 dB of gain range from –2-V to –0-V control voltage. As with most other differential input amplifiers, inputs can be applied to either one or both of the amplifier inputs. The amplifier gain is controlled through the gain control pin.

In addition to gain control, the gain control pin can also be used to disable the amplifier. This is accomplished by applying a slightly positive voltage to this pin. This is detailed *[Feature Description](#page-15-0)*.

![](_page_20_Picture_0.jpeg)

# <span id="page-20-0"></span>**9 Applications and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### <span id="page-20-1"></span>**9.1 Application Information**

## **9.1.1 VCA810 Operation**

<span id="page-20-3"></span>[Figure 34](#page-20-2) shows the circuit configuration used as the basis of the *[Electrical Characteristics](#page-4-0)* and *[Typical](#page-10-0) [Characteristics](#page-10-0)*. Voltage swings reported in the specifications are taken directly at the input and output pins. For test purposes, the input impedance is set to 50 Ω with a resistance to ground. A 25-Ω resistance (R<sub>T</sub>) is included on the V− input to get bias current cancellation. Proper supply bypassing is shown in [Figure 34](#page-20-2), and consists of two capacitors on each supply pin: one large electrolytic capacitor (2.2 μF to 6.8 μF), effective at lower frequencies, and one small ceramic capacitor (0.1 μF) for high-frequency decoupling.

![](_page_20_Figure_8.jpeg)

**Figure 34. Variable Gain, Specification and Test Circuit**

<span id="page-20-2"></span>Notice that both inverting and noninverting inputs are connected to ground with a resistor ( $R_S$  and  $R_T$ ). Matching the DC source impedance looking out of each input will minimize input offset voltage error.

#### **9.1.2 Range-Finding TGC Amplifier**

The block diagram in [Figure 35](#page-21-0) illustrates the fundamental configuration common to pulse-echo range finding systems. A photodiode preamp provides an initial gain stage to the photodiode.

# **Application Information (continued)**

![](_page_21_Figure_4.jpeg)

**Figure 35. Typical Range-Finding Application**

<span id="page-21-0"></span>The control voltage  $V_C$  varies the amplifier gain for a basic signal-processing requirement: compensation for distance attenuation effects, sometimes called *time-gain compensation* (TGC). Time-gain compensation increases the amplifier gain as the signal moves through the air to compensate for signal attenuation. For this purpose, a ramp signal applied to the VCA810 gain control input linearly increases the dB gain of the VCA810 with time.

### **9.1.3 Wide-Range AGC Amplifier**

The voltage-controlled gain feature of the VCA810 makes this amplifier ideal for precision AGC applications with control ranges as large as 60 dB. The AGC circuit of [Figure 36](#page-21-1) adds an operational amplifier and diode for amplitude detection, a hold capacitor to store the control voltage and resistors  $R_1$  through  $R_3$  that determine attack and release times. Resistor R<sub>4</sub> and capacitor C<sub>C</sub> phase-compensate the AGC feedback loop. The operational amplifier compares the positive peaks of output V<sub>O</sub> with a DC reference voltage, V<sub>R</sub>. Whenever a V<sub>O</sub> peak exceeds  $V_R$ , the [OPA820](http://focus.ti.com/docs/prod/folders/print/opa820.html) output swings positive, forward-biasing the diode and charging the holding capacitor. This charge drives the capacitor voltage in a positive direction, reducing the amplifier gain.  $R_3$  and the  $C_H$  largely determine the attack time of this AGC correction. Between gain corrections, resistor  $R_1$  charges the capacitor in a negative direction, increasing the amplifier gain.  $\mathsf{R}_1,$   $\mathsf{R}_2,$  and  $\mathsf{C}_\mathsf{H}$  determine the release time of this action. Resistor R<sub>2</sub> forms a voltage divider with R<sub>1</sub>, limiting the maximum negative voltage developed on C<sub>H</sub>. This limit prevents input overload of the VCA810 gain control circuit.

<span id="page-21-1"></span>[Figure 37](#page-22-0) shows the AGC response for the values shown in [Figure 36](#page-21-1).

![](_page_21_Figure_10.jpeg)

**Figure 36. 60-dB Input Range AGC**

![](_page_22_Picture_0.jpeg)

## **Application Information (continued)**

![](_page_22_Figure_4.jpeg)

![](_page_22_Figure_5.jpeg)

#### <span id="page-22-0"></span>**9.1.4 Stabilized Wein-Bridge Oscillator**

Adding Wein-bridge feedback to the above AGC amplifier produces an amplitude-stabilized oscillator. As [Figure 38](#page-22-1) shows, this alternative requires the addition of just two resistors ( $R_{W1}$ ,  $R_{W2}$ ) and two capacitors  $(C_{W1}, C_{W2})$ .

factor. Simultaneously, the decreasing impedance of the C<sub>W1</sub> capacitor decreases this factor. Analysis shows<br>1 Connecting the feedback network to the amplifier noninverting input introduces positive feedback to induce oscillation. The feedback factor displays a frequency dependence due to the changing impedances of the  $C_W$ capacitors. As frequency increases, the decreasing impedance of the  $C_{W2}$  capacitor increases the feedback

$$
f_{\rm W} = \frac{1}{2\pi R_{\rm m} C_{\rm m}}
$$

that the maximum factor occurs at  $\sqrt[1]{10}$  =  $2\pi$ R<sub>W</sub>C<sub>W</sub> Hz, making this the frequency most conducive to oscillation. At this frequency, the impedance magnitude of  $C_W$  equals  $R_W$ , and inspection of the circuit shows that this condition produces a feedback factor of 1/3. Thus, self-sustaining oscillation requires a gain of three through the amplifier. The AGC circuitry establishes this gain level. Following initial circuit turn-on,  $R_1$  begins charging  $C_H$  negative, increasing the amplifier gain from its minimum. When this gain reaches three, oscillation begins at f<sub>W</sub>; the continued charging effect of  $R_1$  makes the oscillation amplitude grow. This growth continues until that amplitude reaches a peak value equal to  $V_R$ . Then, the AGC circuit counteracts the  $R_1$  effect, controlling the peak amplitude at V<sub>R</sub> by holding the amplifier gain at a level of three. Making V<sub>R</sub> an AC signal, rather than a DC reference, produces amplitude modulation of the oscillator output.

![](_page_22_Figure_11.jpeg)

<span id="page-22-1"></span>**Figure 38. Amplitude-Stabilized Oscillator**

**9.1.5 Low-Drift Wideband Log Amplifier**

 $V_{OA} = -GV_B$ , where  $G = 10^{-2(V_C + 1)}$ .

 $C_{\rm C}$ 50pF

#### **Figure 39. Temperature-Compensated Log Response**

<span id="page-23-0"></span>A second input voltage also influences  $V_{OA}$  through control of gain G. The feedback operational amplifier forces  $V_{OA}$  to equal the input voltage  $V_{IN}$  connected at the operational amplifier inverting input. Any difference between these two signals drops across  ${\sf R}_3$ , producing a feedback current that charges  ${\sf C}_{\sf C}$ . The resulting change in  ${\sf V}_{\sf O L}$ adjusts the gain of the VCA810 to change  $V_{OA}$ .

At equilibrium:

$$
V_{OA} = V_{IN} = -V_{R} \cdot 10^{-2(V_{C} + 1)}
$$

 $V_c =$  $\frac{{\sf n}_1\bm{\cdot} {\sf v}_{0{\rm L}}}{\sf R}_{\scriptscriptstyle 1}+{\sf R}_{\scriptscriptstyle 2}$ The operational amplifier forces this equality by supplying the gain control voltage, .

<span id="page-23-1"></span>Combining the last two expressions and solving for  $V_{OL}$  yields the circuit's logarithmic response:

$$
V_{OL} = -\left(1 + \frac{R_2}{R_1}\right) \cdot \left[1 + 0.5 \cdot \log\left(-\frac{V_{IN}}{V_R}\right)\right]
$$
\n(7)

An examination of this result illustrates several circuit characteristics. First, the argument of the log term,  $-V_{N}/V_{B}$ , reveals an option and a constraint. In [Figure 39](#page-23-0),  $V_R$  represents a DC reference voltage. Optionally, making this voltage a second signal produces log-ratio operation. Either way, the log term's argument constrains the polarities of  $V_R$  and  $V_{IN}$ . These two voltages must be of opposite polarities to ensure a positive argument. This polarity combination results when  $V_R$  connects to the inverting input of the VCA810. Alternately, switching  $V_R$  to the amplifier noninverting input removes the minus sign of the log term argument. Then, both voltages must be of the same polarity in order to produce a positive argument. In either case, the positive polarity requirement of the argument restricts  $V_{IN}$  to a unipolar range. [Figure 40](#page-24-0) illustrates these constraints.

 $R \cdot V$ 

 $_1$  +  $n_2$ ·

![](_page_23_Figure_13.jpeg)

The VCA810 can be used to provide a 2.5-MHz (–3 dB) log amp with low offset voltage and low gain drift. The exponential gain-control characteristic of the VCA810 permits simple generation of a temperature-compensated logarithmic response. Enclosing the exponential function in an op-amp feedback path inverts this function, producing the log response. [Figure 39](#page-23-0) shows the practical implementation of this technique. A DC reference voltage,  $V_R$ , sets the VCA810 inverting input voltage. This configuration makes the amplifier output voltage

(6)

![](_page_24_Picture_0.jpeg)

### **Application Information (continued)**

![](_page_24_Figure_4.jpeg)

**Figure 40. Test Result for LOG Amp for**  $V_R$  **=**  $-100$  **mV** 

<span id="page-24-0"></span>The above  $\rm V_{OL}$  expression reflects a circuit gain introduced by the presence of  $\rm R_1$  and  $\rm R_2$ . This feature adds a convenient scaling control to the circuit. However, a practical matter sets a minimum level for this gain. The voltage divider formed by  $R_1$  and  $R_2$  attenuates the voltage supplied to the  $V_c$  terminal by the operational amplifier. This attenuation must be great enough to prevent any possibility of an overload voltage at the  $V_c$ terminal. Such an overload saturates the VCA810 gain-control circuitry, reducing the amplifier's gain. For the feedback connection of [Figure 39](#page-23-0), this overload condition permits a circuit latch. To prevent this, choose  $R_1$  and  $\mathsf{R}_2$  to ensure that the operational amplifier cannot possibly deliver a more negative input than −2.5 V to the V<sub>C</sub> terminal.

[Figure 40](#page-24-0) exhibits three zones of operation described below:

**Zone I:** V<sub>C</sub> > 0 V. The VCA810 is operating in full attenuation (−80 dB). The noninverting input of the OPA820 will see ∼0 V. V<sub>OL</sub> is going to be the integration of the input signal.

**Zone II:** −2 V < V<sub>C</sub> < 0 V. The VCA810 is in its normal operating mode, creating the log relationship in [Equation 7](#page-23-1).

**Zone III:** V<sub>C</sub> < −2 V. The VCA810 control pin is out of range, and some measure should be taken so that it does not exceed –2.5 V. A limiting action could be achieved by using a voltage limiting amplifier.

#### **9.1.6 Voltage-Controlled Low-Pass Filter**

<span id="page-24-1"></span>In the circuit of [Figure 41,](#page-25-0) the VCA810 serves as the variable-gain element of a voltage-controlled low-pass filter. This section discusses how this implementation expands the circuit voltage swing capability over that normally achieved with the equivalent multiplier implementation. The circuit response pole responds to control voltage  $V_c$ , according to the relationship in [Equation 8](#page-24-1):

$$
f_{P} = \frac{G}{2\pi R_{2}C}
$$

where

• 
$$
G = 10^{-2}(V_c + 1)
$$
 (8)

With the components shown, the circuit provides a linear variation of the low-pass cutoff from 300 Hz to 1 MHz.

NSTRUMENTS

## **Application Information (continued)**

![](_page_25_Figure_4.jpeg)

#### **Figure 41. Tunable Low-Pass Filter**

<span id="page-25-0"></span>The response control results from amplification of the feedback voltage applied to  $R_2$ . First, consider the case where the VCA810 produces  $G = 1$ . Then, the circuit performs as if this amplifier were replaced by a short circuit. Visually doing so leaves a simple voltage amplifier with a feedback resistor bypassed by a capacitor. This basic

circuit produces a response pole at 
$$
f_P = \frac{G}{2\pi R_2 C}
$$

For G > 1, the circuit applies a greater voltage to  $R_2$ , increasing the feedback current this resistor supplies to the summing junction of the OPA820. The increased feedback current produces the same result as if  $R_2$  had been decreased in value in the basic circuit described above. Decreasing the effective  $\mathsf{R}_2$  resistance moves the circuit

pole to a higher frequency, producing the 
$$
f_P = \frac{G}{2\pi R_2 C}
$$
 response control.

Finite loop gain and a signal-swing limitation set performance boundaries for the circuit. Both limitations occur when the VCA810 attenuates, rather than amplifies, the feedback signal. These two limitations reduce the circuit's utility at the lower extreme of the VCA810 gain range. For  $-1 \le V_C \le 0$ , this amplifier produces attenuating gains in the range from 0 dB to −40 dB. This range directly reduces the net gain in the circuit's feedback loop, increasing gain error effects. Additionally, this attenuation transfers an output swing limitation from the OPA820 output to the overall circuit's output. Note that OPA820 output voltage,  $V_{OA}$ , relates to  $V_{O}$  through the expression,  $V_{O}$  = G  $\times$  V<sub>OA</sub>. Thus, a G < 1 limits the maximum V<sub>O</sub> swing to a value less than the maximum  $V_{OA}$  swing.

[Figure 42](#page-26-0) shows the low-pass frequency for different control voltages.

![](_page_26_Picture_0.jpeg)

#### **[VCA810](http://www.ti.com/product/vca810?qgpn=vca810) [www.ti.com](http://www.ti.com)** SBOS275G –JUNE 2003–REVISED DECEMBER 2015

# **Application Information (continued)**

![](_page_26_Figure_3.jpeg)

**Figure 42. Voltage-Controlled Low-Pass Filter Frequency Response**

### <span id="page-26-0"></span>**9.1.7 Tunable Equalizer**

A circuit analogous to the above low-pass filter produces a voltage-controlled equalizer response. The gain control provided by the VCA810 of [Figure 43](#page-26-1) varies this circuit response zero from 1 Hz to 10 kHz, according to the relationship of [Equation 9](#page-26-2):

$$
f_Z \approx \frac{G}{2\pi G R_1 C}
$$
\n(9)

<span id="page-26-2"></span>To visualize the circuit's operation, consider a circuit condition and an approximation that permit replacing the VCA810 and  $R_3$  with short circuits. First, consider the case where the VCA810 produces  $G = 1$ . Replacing this amplifier with a short circuit leaves the operation unchanged. In this shorted state, the circuit is simply a voltage amplifier with an R-C bypass around R<sub>1</sub>. The resistance of this bypass, R<sub>3</sub>, serves only to phase-compensate the circuit, and practical factors make  $R_3 << R_1$ . Neglecting  $R_3$  for the moment, the circuit becomes just a voltage

 $f_Z \approx \frac{1}{2\pi R_1 C}$  $\blacksquare$ amplifier with a capacitive bypass of  $R_1$ . This circuit produces a response zero at  $\sim 2\pi R_1 G$ .

been increased in value to G<sub>C</sub>. Replacing C with this effective capacitance value produces the circuit control<br>1 Adding the VCA810 as shown in [Figure 43](#page-26-1) permits amplification of the signal applied to capacitor C, and produces voltage control of the frequency f<sub>z</sub>. Amplified signal voltage on C increases the signal current conducted by the capacitor to the operational amplifier feedback network. The result is the same as if C had

<span id="page-26-1"></span>
$$
\mathsf{expression} \stackrel{\mathsf{f}_Z}{\sim} \frac{1}{2\pi \mathsf{R}_1 \mathsf{GC}}.
$$

![](_page_26_Figure_12.jpeg)

**Figure 43. Tunable Equalizer**

## **Application Information (continued)**

Another factor limits the high-frequency performance of the resulting high-pass filter: the finite bandwidth of the operational amplifier. This limits the frequency duration of the equalizer response. Limitations such as bandwidth and stability are clearly shown in [Figure 44](#page-27-0).

![](_page_27_Figure_5.jpeg)

Figure 44. Amplifier Noise Gain and A<sub>OL</sub> for Different Gain

<span id="page-27-0"></span>Other limitations of this circuit are stability versus VCA810 gain and input signal level for the circuit. [Figure 44](#page-27-0) also illustrates these two factors. As the VCA810 gain increases, the crossover slope between the  $A_{OL}$  curve of the [OPA846](http://focus.ti.com/docs/prod/folders/print/opa846.html) and noise gain will be greater than 20 dB/decade, rendering the circuit unstable. The signal level for high gain of the VCA810 will meet two limitations: the output voltage swings of both the VCA810 and the OPA846. The expression V<sub>OA</sub> = GV<sub>I</sub> relates these two voltages. Thus, an output voltage limit V<sub>OAL</sub> constrains the input voltage to  $V_1 \leq V_{\text{OAL}}/G$ .

With the components shown, BW = 50 kHz. This bandwidth provides an integrator response duration of four decades of frequency for  $f_Z = 1$  Hz, dropping to one decade for  $f_Z = 10$  kHz.

#### **9.1.8 Voltage-Controlled Band-Pass filter**

The variable gain of the VCA810 also provides voltage control over the center frequency of a band-pass filter. As shown in [Figure 45,](#page-28-0) this filter follows from the state-variable configuration with the VCA810 replacing the inverter common to that configuration. Variation of the VCA810 gain moves the filter's center frequency through a 100:1 range following the relationship of [Equation 10](#page-27-1):

$$
f_{\rm O} = \frac{10^{-(V_{\rm C} + 1)}}{2\pi\text{RC}}
$$
\n(10)

<span id="page-27-2"></span><span id="page-27-1"></span>As before, variable gain controls a circuit time constant to vary the filter response. The gain of the VCA810 amplifies or attenuates the signal driving the lower integrator of the circuit. This amplification alters the effective resistance of the integrator time constant, producing the response of [Equation 11](#page-27-2):

$$
\frac{V_{\text{o}}}{V_{\text{i}}} = \frac{-\frac{S}{nRC}}{s^2 + \frac{S}{nRC} + \frac{G}{R^2C^2}}
$$
(11)

selectivity of Q = n • 10<sup>-(V<sub>c</sub>+1)</sup>. Note that variation of control voltage V<sub>C</sub> alters Q but not bandwidth. Evaluation of this response equation reveals a passband gain of  $A<sub>O</sub> = -1$ , a bandwidth of BW = 1/(2πRC), and a

The gain provided by the VCA810 restricts the output swing of the filter. Output signal  $V<sub>O</sub>$  must be constrained to a level that does not drive the VCA810 output,  $V_{OA}$ , into its saturation limit. Note that these two outputs have voltage swings related by V<sub>OA</sub> = G<sub>VO</sub>. Thus, a swing limit V<sub>OAL</sub> imposes a circuit output limit of V<sub>OL</sub> ≤ V<sub>OAL</sub>/G.

See [Figure 46](#page-28-1) for the frequency response for two different gain conditions of the schematic shown in [Figure 45](#page-28-0). In particular, notice the center frequency shift and the selectivity of Q changing as the gain is increased.

![](_page_28_Picture_0.jpeg)

# **Application Information (continued)**

![](_page_28_Figure_4.jpeg)

**Figure 45. Tunable Band-Pass Filter**

<span id="page-28-0"></span>![](_page_28_Figure_6.jpeg)

<span id="page-28-1"></span>**Figure 46. Tunable Band-Pass Filter Response**

![](_page_29_Picture_1.jpeg)

# <span id="page-29-0"></span>**9.2 Typical Application**

A common use of the log amplifier above involves signal compounding. The inverse function, signal expanding, requires an exponential transfer function. The VCA810 produces this latter response directly, as shown in [Figure 47](#page-29-1). DC reference  $V_R$  again sets the amplifier input voltage, and the input signal  $V_N$  now drives the gain control point. Resistors  $R_1$  and  $R_2$  attenuate this drive to prevent overloading the gain control input. Setting these resistors at the same values as in the preceding log amp produces an exponential amplifier with the inverse function of the log amplifier.

Testing the circuit given in [Figure 47](#page-29-1) gives the exponential response shown in [Figure 48](#page-29-2).

![](_page_29_Figure_6.jpeg)

**Figure 47. Exponential Amplifier**

### <span id="page-29-1"></span>**9.2.1 Design Requirements**

To build a wide dynamic range wide exponential amplifier we need an amplifier with continuous voltage gain control, gain range over 40 dB, low noise, and high maximum gain. The VCA810 has ±40 dB of gain range, so it meets this criteria. It also has continuous voltage gain control and can support up to 100 V/V of voltage gain.

### **9.2.2 Detailed Design Procedure**

An exponential amplifier will have a linear response on a logarithmic scale. The linear in dB gain control of the VCA810 is ideal for this application. Note that the input to this circuit is the gain control pin. Using the gain control pin as the input is what gives an exponential gain response. The design involves the use of an OPA698 to provide the proper DC bias voltage to the gain control pin on the VCA810. The OPA698 supply voltage was chosen based on the input voltage requirement of the VCA810. The reference voltage (VR) is used to set the DC output voltage. The reference voltage cannot be 0 V, but it must be small so that at maximum gain the amplifier outputs are not saturated. In [Figure 47](#page-29-1) design the reference voltage is set to –10 mV.

### <span id="page-29-2"></span>**9.2.3 Application Curve**

![](_page_29_Figure_13.jpeg)

**Figure 48. Exponential Amplifier Response**

![](_page_30_Picture_0.jpeg)

# <span id="page-30-0"></span>**10 Power Supply Recommendations**

The VCA810 is designed for split supply operation with a nominal supply condition of 6 V. A power supply in the range of 8 V to 12 V is acceptable, and balanced supplies (negative and positive voltages equal) are recommended.

The power supply should be regulated to 10% or better accuracy and capable of sourcing 100 mA of current. The device quiescent current is approximately 20 mA and the load current can be up to 60 mA.

Single supply applications are possible, however, the control voltage is referenced to the ground pin, so a single supply application will require a mid supply reference voltage that can be applied to the ground pin. This reference voltage should be set to 5% accuracy or better for accurate gain control.

# <span id="page-30-1"></span>**11 Layout**

### <span id="page-30-2"></span>**11.1 Layout Guidelines**

Achieving optimum performance with a high-frequency amplifier such as the VCA810 requires careful attention to board layout parasitic and external component types. Recommendations that will optimize performance include:

- Minimize parasitic capacitance to any AC ground for all of the signal I/O pins. This includes the ground pin (pin 2). Parasitic capacitance on the output can cause instability: on both the inverting input and the noninverting input, it can react with the source impedance to cause unintentional band limiting. To reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes around those pins. Otherwise, ground and power planes should be unbroken elsewhere on the board. Place a small series resistance (> 25  $\Omega$ ) with the input pin connected to ground to help decouple package parasitic.
- Minimize the distance (less than 0.25" or 6.35 mm) from the power-supply pins to high-frequency 0.1-μF decoupling capacitors. At the device pins, the ground and power plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections should always be decoupled with these capacitors. Larger (2.2 μF to 6.8 μF) decoupling capacitors, effective at lower frequencies, should also be used on the main supply pins. These capacitors may be placed somewhat farther from the device and may be shared among several devices in the same area of the PCB.
- Careful selection and placement of external components will preserve the high-frequency performance of the VCA810. Resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal-film and carbon composition, axially-leaded resistors can also provide good highfrequency performance. Again, keep the leads and PCB trace length as short as possible. Never use wirewound type resistors in a high-frequency application. Since the output pin is the most sensitive to parasitic capacitance, always position the series output resistor, if any, as close as possible to the output pin. Other network components, such as inverting or noninverting input termination resistors, should also be placed close to the package.
- Careful selection and placement of external components will preserve the high-frequency performance of the VCA810. Resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal-film and carbon composition, axially-leaded resistors can also provide good highfrequency performance. Again, keep the leads and PCB trace length as short as possible. Never use wirewound type resistors in a high-frequency application. Since the output pin is the most sensitive to parasitic capacitance, always position the series output resistor, if any, as close as possible to the output pin. Other network components, such as inverting or noninverting input termination resistors, should also be placed close to the package.
- Socketing a high-speed part like the VCA810 is not recommended. The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network, which can make it almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the VCA810 onto the board.

**[VCA810](http://www.ti.com/product/vca810?qgpn=vca810)**

SBOS275G –JUNE 2003–REVISED DECEMBER 2015 **[www.ti.com](http://www.ti.com)**

![](_page_31_Picture_2.jpeg)

<span id="page-31-0"></span>![](_page_31_Figure_4.jpeg)

# **Figure 49. Layout Example**

#### **11.2.1 Thermal Analysis**

The VCA810 will not require heatsinking or airflow in most applications. Maximum desired junction temperature would set the maximum allowed internal power dissipation as described in this section. In no case should the maximum junction temperature be allowed to exceed 150°C.

<span id="page-31-1"></span>Operating junction temperature  $(T_J)$  is given by [Equation 12:](#page-31-1)

$$
T_J = T_A + P_D \times \theta_{JA}
$$

(12)

The total internal power dissipation ( $P_D$ ) is the sum of quiescent power ( $P_{DQ}$ ) and additional power dissipated in the output stage  $(P_{DL})$  to deliver load power. Quiescent power is simply the specified no-load supply current times the total supply voltage across the part.  $P_{DL}$  depends on the required output signal and load; for a grounded resistive load, however, it is at a maximum when the output is fixed at a voltage equal to one-half of either supply voltage (for equal bipolar supplies). Under this worst-case condition,  $P_{DL}$  =  $\rm\bar{V}_S$   $^{2}/(4\bullet R_L)$ , where  $R_L$ is the resistive load.

Note that it is the power in the output stage and not in the load that determines internal power dissipation. As a worst-case example, compute the maximum T<sub>J</sub> using an VCA810ID (SO-8 package) in the circuit of [Figure 34](#page-20-2) operating at maximum gain and at the maximum specified ambient temperature of 85°C.

$$
P_D = 10 \text{ V}(24.8 \text{ mA}) + 5^2/(4 \times 500 \Omega) = 260.5 \text{ mW}
$$
\n
$$
\text{Maximum } T_J = 85^{\circ}\text{C} + (0.260 \text{ W} \times 125^{\circ}\text{C/W}) = 117.6^{\circ}\text{C}
$$
\n
$$
\tag{14}
$$

This maximum operating junction temperature is well below most system level targets. Most applications will be lower since an absolute worst-case output stage power was assumed in this calculation of  $V_S/2$  which is beyond the output voltage range for the VCA810.

![](_page_32_Picture_0.jpeg)

# <span id="page-32-0"></span>**12 Device and Documentation Support**

### <span id="page-32-1"></span>**12.1 Device Support**

#### **12.1.1 Development Support**

#### *12.1.1.1 Demonstration Boards*

A printed circuit board (PCB) is available to assist in the initial evaluation of circuit performance using the VCA810. This evaluation board (EVM) is available free, as an unpopulated PCB delivered with descriptive documentation. The summary information for this board is shown in the [DEM-VCA-SO-1A user's guide.](http://www.ti.com/general/docs/lit/getliterature.tsp?baseLiteratureNumber=sbou025&fileType=pdf)

#### *12.1.1.2 Macromodels and Applications Support*

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. This is particularly true for video and RF amplifier circuits where parasitic capacitance and inductance can play a major role in circuit performance. A [SPICE model](http://focus.ti.com/analog/docs/gencontent.tsp?familyId=2&genContentId=884) for the VCA810 is available through the TI web page. The [applications group](http://e2e.ti.com/support/amplifiers/precision_amplifiers/f/14.aspx) is also available for design assistance. The models available from TI predict typical small-signal AC performance, transient steps, DC performance, and noise under a wide variety of operating conditions. The models include the noise terms found in the electrical specifications of the relevant product data sheet.

### <span id="page-32-2"></span>**12.2 Documentation Support**

#### **12.2.1 Related Documentation**

*Unity-Gain Stable, Low-Noise, Voltage-Feedback Operational Amplifier*, [SBOS303](http://www.ti.com/lit/pdf/SBOS303)

#### <span id="page-32-3"></span>**12.3 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of](http://www.ti.com/corp/docs/legal/termsofuse.shtml) [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**[TI E2E™ Online Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**[Design Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### <span id="page-32-4"></span>**12.4 Trademarks**

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### <span id="page-32-5"></span>**12.5 Electrostatic Discharge Caution**

![](_page_32_Picture_20.jpeg)

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### <span id="page-32-6"></span>**12.6 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

# <span id="page-32-7"></span>**13 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

```
Copyright © 2003–2015, Texas Instruments Incorporated Submit Documentation Feedback 33
```
![](_page_33_Picture_0.jpeg)

# **PACKAGING INFORMATION**

![](_page_33_Picture_306.jpeg)

**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

![](_page_34_Picture_0.jpeg)

# **PACKAGE OPTION ADDENDUM**

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

![](_page_35_Picture_1.jpeg)

**TEXAS** 

## **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 

![](_page_35_Figure_4.jpeg)

![](_page_35_Figure_5.jpeg)

#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**

![](_page_35_Figure_7.jpeg)

![](_page_35_Picture_252.jpeg)

![](_page_36_Picture_0.jpeg)

www.ti.com www.ti.com 3-Jun-2022

# **PACKAGE MATERIALS INFORMATION**

![](_page_36_Figure_4.jpeg)

\*All dimensions are nominal

![](_page_36_Picture_89.jpeg)

# **TEXAS NSTRUMENTS**

www.ti.com www.ti.com 3-Jun-2022

# **TUBE**

![](_page_37_Figure_5.jpeg)

# **B - Alignment groove width**

#### \*All dimensions are nominal

![](_page_37_Picture_127.jpeg)

![](_page_38_Picture_1.jpeg)

# **PACKAGE OUTLINE**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT

![](_page_38_Figure_5.jpeg)

NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.

![](_page_38_Picture_12.jpeg)

# **EXAMPLE BOARD LAYOUT**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT

![](_page_39_Figure_4.jpeg)

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

![](_page_39_Picture_8.jpeg)

# **EXAMPLE STENCIL DESIGN**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT

![](_page_40_Figure_4.jpeg)

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.

![](_page_40_Picture_8.jpeg)

# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated