September 2011

# FAN302HL mWSaver™ PWM Controller for Low Standby Power Battery-Charger Applications

#### **Features**

- mWSaver™ Technology Provides Industry's Bestin-Class Standby Power
  - Achieve Under 10mW; Far Below Energy Star's 5-Star Level (<30mW)</li>
  - Proprietary 500V High-Voltage JFET Startup Reduces Startup Resistor Loss
  - Low Operation Current in Burst Mode: Maximum 350µA
- Constant-Current (CC) Control without Secondary-Feedback Circuitry
- Fixed PWM Frequency at 85kHz with Frequency Hopping to Solve EMI Problem
- Low Operating Current: 3.5mA
- Peak-Current-Mode Control in CV Regulation
- Cycle-by-Cycle Current Limiting
- V<sub>DD</sub> Over-Voltage Protection (Auto-Restart)
- V<sub>S</sub> Over-Voltage Protection (Latch Mode)
- V<sub>DD</sub> Under-Voltage Lockout (UVLO)
- Gate Output Maximum Voltage Clamped at 15V
- Fixed Over-Temperature Protection (Latch Mode)
- Available in an 8-Lead SOIC Package

## **Applications**

Battery chargers for cellular phones, cordless phones, PDA, digital cameras, and power tools. Replaces linear transformers and RCC SMPS.

### Description

This highly integrated PWM controller, FAN302HL, provides several features to enhance the performance of general flyback converters. The constant-current-control, proprietary topology enables simplified circuit designs without secondary feedback circuitry for battery-charger applications.

A proprietary Burst-Mode function with low operation current minimizes standby power consumption.

The FAN302HL controller also provides several protections. Cycle-by-cycle current limiting ensures the fixed peak current limit level, even if a short circuit occurs. The gate output is clamped at 15V to protect the power MOS from high gate-source voltage conditions. If either  $V_S$  OVP or internal OTP is triggered, the circuit enters Latch Mode until AC power is removed.

Using FAN302HL, a charger can be implemented with few external components and minimized cost, compared to a conventional design or a linear transformer. A typical output CV/CC characteristic is shown in Figure 1.



Figure 1. Typical Output V-I Characteristic

## **Ordering Information**

| Part Number | Operating<br>Temperature Range | Package                                                                   | Packing Method |  |
|-------------|--------------------------------|---------------------------------------------------------------------------|----------------|--|
| FAN302HLMY  | -40°C to +105°C                | 8-Lead, Small Outline Package (SOIC), JEDEC MS-012, .150-Inch Narrow Body | Tape & Reel    |  |

## **Application Diagram**



Figure 2. Typical Application

### **Internal Block Diagram**



Figure 3. Functional Block Diagram

## **Marking Information**



F- Fairchild Logo

Z: Assembly Plant Code

X: Year Code

Y: Week Code

TT: Die Run Code

T: M=SOP

P: Y= Green Package

M: Manufacture Flow Code

Figure 4.Top Mark

## **Pin Configuration**



Figure 5. Pin Assignments

### **Pin Definitions**

| Pin# | Name | Description                                                                                                                                                                                                                                      |
|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | CS   | <b>Current Sense</b> . This pin connects a current-sense resistor to detect the MOSFET current for Peak-Current-Mode control in CV regulation and provides the output-current regulation in CC regulation.                                       |
| 2    | GATE | <b>PWM Signal Output</b> . This pin uses the internal totem-pole output driver to drive the power MOSFET. It is internally clamped below 15V.                                                                                                    |
| 3    | VDD  | <b>Power Supply</b> . IC operating current and MOSFET driving current are supplied using this pin. This pin is connected to an external V <sub>DD</sub> capacitor. The threshold voltages for startup and turn-off are 16V and 5V, respectively. |
| 4    | VS   | <b>Voltage Sense</b> . This pin detects the output voltage information and discharge time based on voltage of auxiliary winding.                                                                                                                 |
| 5    | GND  | Ground                                                                                                                                                                                                                                           |
| 6    | FB   | <b>Feedback</b> . The FB pin provides feedback information to the internal PWM comparator. This feedback is used to control the duty cycle in CV regulation.                                                                                     |
| 7    | NC   | No Connect                                                                                                                                                                                                                                       |
| 8    | HV   | High Voltage. This pin connects to bulk capacitor for high-voltage startup.                                                                                                                                                                      |

### **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol           |                                      | Parameter                                                              | Min. | Max. | Unit |
|------------------|--------------------------------------|------------------------------------------------------------------------|------|------|------|
| V <sub>HV</sub>  | HV Pin Input Voltage                 |                                                                        |      | 500  | V    |
| $V_{VDD}$        | DC Supply Voltag                     |                                                                        | 30   | V    |      |
| V <sub>VS</sub>  | VS Pin Input Volta                   | age                                                                    | -0.3 | 7.0  | V    |
| V <sub>CS</sub>  | CS Pin Input Volta                   | age                                                                    | -0.3 | 7.0  | V    |
| $V_{FB}$         | FB Pin Input Volta                   | age                                                                    | -0.3 | 7.0  | V    |
| P <sub>D</sub>   | Power Dissipation                    | (T <sub>A</sub> =25°C)                                                 |      | 660  | mW   |
| ӨЈА              | Thermal Resistance (Junction-to-Air) |                                                                        |      | 150  | °C/W |
| ӨЈС              | Thermal Resistan                     |                                                                        | 39   | °C/W |      |
| TJ               | Operating Junctio                    | -40                                                                    | +150 | °C   |      |
| T <sub>STG</sub> | Storage Tempera                      | ture Range                                                             | -55  | +150 | °C   |
| TL               | Lead Temperature                     |                                                                        | +260 | °C   |      |
| FOD              | Electrostatic                        | Human Body Model, JEDEC:JESD22_A114 (Except HV Pin) <sup>(3)</sup>     | 5.0  |      | kV   |
| ESD              | Discharge<br>Capability              | Charged Device Model, JEDEC:JESD22_C101 (Except HV Pin) <sup>(3)</sup> |      | 1.5  | KV   |

#### Notes:

- 1. All voltage values, except differential voltages, are given with respect to GND pin.
- 2. Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device.
- 3. ESD ratings including HV pin: HBM=400V, CDM=750V.

### **Electrical Characteristics**

 $V_{DD}$ =15V and  $T_A$ =25°C unless noted.

| Symbol                  | P                                                        | arameter                           | Conditions                                                                        | Min.  | Тур.  | Max.  | Unit |
|-------------------------|----------------------------------------------------------|------------------------------------|-----------------------------------------------------------------------------------|-------|-------|-------|------|
| HV Section              | on                                                       |                                    |                                                                                   |       | •     | •     | •    |
| $V_{HV\text{-MIN}}$     | Minimum Startup Voltage on HV Pin                        |                                    |                                                                                   |       |       | 50    | V    |
| I <sub>HV</sub>         | Supply Current Drawn from HV Pin                         |                                    | V <sub>AC</sub> =90V, V <sub>DD</sub> =0V, Controller Off                         | 0.8   | 1.5   | 5.0   | mA   |
| I <sub>HV-LC</sub>      | Leakage Current I                                        | Drawn from HV Pin                  | With Auxiliary Supply, V <sub>HV</sub> =500V, V <sub>DD</sub> =15V, Controller On |       | 0.8   | 3.0   | μΑ   |
| V <sub>DD</sub> Secti   | on                                                       |                                    |                                                                                   |       | •     |       | •    |
| V <sub>OP</sub>         | Continuously Ope                                         | ration Voltage                     |                                                                                   |       |       | 25    | V    |
| $V_{\text{DD-ON}}$      | Turn-On Threshol                                         | d Voltage                          |                                                                                   | 15    | 16    | 17    | V    |
| $V_{DD\text{-}OFF}$     | Turn-Off Threshol                                        | d Voltage                          |                                                                                   | 4.7   | 5.0   | 5.3   | V    |
| $V_{\text{DD-LH}}$      | Threshold Voltage                                        | for Latch-Off Release              |                                                                                   |       | 2.50  |       | V    |
| I <sub>DD-ST</sub>      | Startup Current                                          |                                    | $V_{DD}=V_{DD-ON}-0.16V$                                                          |       | 400   | 450   | μΑ   |
| I <sub>DD-OP</sub>      | Operating Supply                                         | Current                            | V <sub>DD</sub> =18V, f=f <sub>OSC</sub> , C <sub>L</sub> =1nF                    |       | 3.5   | 4.0   | mA   |
| I <sub>DD-BURST</sub>   | Burst-Mode Opera                                         | ating Supply Current               | V <sub>DD</sub> =8V, C <sub>L</sub> =1nF                                          |       | 200   | 350   | μΑ   |
| $V_{\text{DD-OVP}}$     | V <sub>DD</sub> Over-Voltage                             | Protection Level                   | Auto-Restart                                                                      | 25.5  | 26.5  | 27.5  | V    |
| t <sub>D-VDDOVP</sub>   | V <sub>DD</sub> Over-Voltage Protection Debounce<br>Time |                                    | f=85kHz                                                                           |       | 100   | 180   | μs   |
| Oscillato               | r Section                                                |                                    |                                                                                   |       |       |       | •    |
|                         | Frequency                                                | Center Frequency                   | V <sub>CS</sub> =5V, V <sub>S</sub> =2.5, V <sub>FB</sub> =5V                     | 82    | 85    | 88    |      |
| fosc                    |                                                          | Hopping Range                      |                                                                                   |       | ±3    |       | kHz  |
| t <sub>FHR</sub>        | Frequency Hoppin                                         | ng Period                          |                                                                                   |       | 2.84  |       | ms   |
| f <sub>OSC-CM-MIN</sub> | Minimum Frequen<br>Current Mode)                         | cy if CCM (Continuous              |                                                                                   | 13    | 18    | 23    | kHz  |
| f <sub>OSC-CCM</sub>    | Minimum Frequen (Constant Current                        | cy in CC Regulation<br>Regulation) | V <sub>CS</sub> =5V, V <sub>S</sub> =0V                                           | 23    | 26    | 29    | kHz  |
| Feedback                | k Input Section                                          |                                    |                                                                                   |       |       |       |      |
| A <sub>V</sub>          | FB Input to Currer                                       | nt Comparator Attenuation          |                                                                                   | 1/3.5 | 1/3.0 | 1/2.5 | V/V  |
| $Z_{FB}$                | Input Impedance                                          |                                    |                                                                                   | 38    | 42    | 44    | kΩ   |
| $V_{FB-OPEN}$           | Output High Voltage                                      |                                    | FB Pin Open                                                                       |       | 5.3   |       | V    |
| $V_{FB-G}$              | Green Mode Endi                                          | ng Voltage                         |                                                                                   | 1.7   | 1.8   | 1.9   | V    |
| $V_{FB-L}$              | Enter Zero Duty C                                        | cycle of FB Voltage                | V <sub>CS</sub> =5V, V <sub>S</sub> =0V                                           | 1.2   | 1.4   | 1.6   | V    |
| V <sub>FB-H</sub>       | Leave Zero Duty (                                        | Cycle of FB Voltage                | V <sub>CS</sub> =5V, V <sub>S</sub> =0V                                           | 1.3   | 1.5   | 1.7   | V    |
| Over-Ten                | nperature Protecti                                       | on Section                         |                                                                                   |       |       |       |      |
| T <sub>OTP</sub>        | Threshold Temper                                         |                                    |                                                                                   | +130  | +140  | +150  | °C   |

Continued on the following page...

## **Electrical Characteristics** (Continued)

 $V_{DD}$ =15V and  $T_A$ =25°C unless noted.

| Symbol                       | Parameter                                                                         | Conditions                                                       | Min.  | Тур.  | Max.  | Unit  |
|------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------|-------|-------|-------|-------|
| Voltage-Se                   | ense Section                                                                      |                                                                  | II.   |       |       | ı     |
| I <sub>TC</sub>              | Bias Current                                                                      | V <sub>CS</sub> =5V                                              | 8.75  | 10.00 | 11.25 | μA    |
| V <sub>VS-CM-MIN</sub>       | V <sub>S</sub> Threshold Voltage of ZCD Undetectable Protection                   |                                                                  |       | 0.55  |       | V     |
| V <sub>VS-CM-MAX</sub>       | V <sub>S</sub> Threshold Voltage of ZCD Undetectable Protection                   |                                                                  |       | 0.75  |       | V     |
| V <sub>SN-CC</sub>           | Starting Voltage of Frequency Decreasing of CC                                    | V <sub>CS</sub> =5V, f <sub>S1</sub> =f <sub>OSC</sub> -<br>2KHz |       | 2.15  |       | V     |
| V <sub>SG-CC</sub>           | Ending Voltage of Frequency Decreasing of CC                                      | V <sub>CS</sub> =5V,<br>f <sub>S2</sub> =f <sub>OSC</sub> +2KHz  |       | 0.70  |       | ٧     |
| S <sub>G-CC</sub>            | Frequency Decreasing Slop of CC Regulation                                        | $S_{G-CC} = (f_{S1} - f_{S2})$<br>/( $V_{SN-CC} - V_{SG-CC}$ )   | 30    | 38    | 46    | Hz/mV |
| V <sub>VS-OFFSET</sub>       | ZCD Turn-Off Threshold                                                            |                                                                  |       | 200   |       | mV    |
| V <sub>VS-OVP</sub>          | Output Over-Voltage Protection                                                    |                                                                  | 2.7   | 2.80  | 2.85  | V     |
| t <sub>VS-OVP</sub>          | Output Over-Voltage Protection Debounce Time                                      | f=85kHz                                                          |       | 100   | 180   | μs    |
| Current-Se                   | ense Section                                                                      |                                                                  |       |       |       |       |
| $V_{VR}$                     | Reference Voltage                                                                 |                                                                  | 2.475 | 2.500 | 2.525 | V     |
| $V_{CCR}$                    | Variation Test Voltage on CS Pin for Constant Current Output                      | V <sub>CS</sub> =0.47V                                           | 2.405 | 2.430 | 2.455 | V     |
| V <sub>STH</sub>             | Threshold Voltage for Current Limit                                               |                                                                  |       | 0.8   |       | V     |
| V <sub>STH-VA</sub>          | Threshold Voltage for Current Limit at Power Mode (V <sub>VS-CM-MAX</sub> <0.75V) | V <sub>VS</sub> =0.3V                                            | 0.25  | 0.30  | 0.35  | V     |
| t <sub>PD</sub>              | Propagation Delay to GATE Output                                                  |                                                                  |       | 100   | 200   | ns    |
| t <sub>MIN</sub>             | Minimum On Time                                                                   | V <sub>VS</sub> =0V, V <sub>CS</sub> =5V                         | 430   | 530   | 630   | ns    |
| t <sub>LEB</sub>             | Leading-Edge Blanking Time                                                        |                                                                  | 300   | 400   | 500   | ns    |
| V <sub>SLOPE</sub>           | Slope Compensation                                                                | Maximum Duty<br>Cycle                                            |       | 0.3   |       | ٧     |
| GATE Sec                     | tion                                                                              |                                                                  |       |       |       |       |
| DCY <sub>MAX</sub>           | Maximum Duty Cycle                                                                |                                                                  | 64    | 67    | 70    | %     |
| $V_{GATE-L}$                 | Output Voltage Low                                                                | V <sub>DD</sub> =25V, I <sub>O</sub> =10mA                       |       |       | 1.5   | V     |
| $V_{GATE-H}$                 | Output Voltage High                                                               | V <sub>DD</sub> =8V, I <sub>O</sub> =1mA                         | 5     |       | 8     | V     |
| V <sub>GATE-H</sub>          | Output Voltage High                                                               | V <sub>DD</sub> =5.5V, I <sub>O</sub> =1mA                       | 4.0   |       | 5.5   | V     |
| t <sub>r</sub>               | Rising Time                                                                       | V <sub>DD</sub> =15V, C <sub>L</sub> =1nF                        | 100   | 140   | 180   | ns    |
| t <sub>f</sub>               | Falling Time                                                                      | V <sub>DD</sub> =15V, C <sub>L</sub> =1nF                        | 30    | 50    | 70    | ns    |
| V <sub>GATE</sub> -<br>CLAMP | Output Clamp Voltage                                                              | V <sub>DD</sub> =25V                                             | 13    | 15    | 17    | V     |

## **Typical Performance Characteristics**





Figure 6. V<sub>DD</sub> Turn-On Threshold Voltage (V<sub>DD-ON</sub>) vs. Temperature

Figure 7. V<sub>DD</sub> Turn-Off Threshold Voltage (V<sub>DD-OFF</sub>) vs. Temperature





Figure 8. Operating Current (I<sub>DD-OP</sub>) vs. Temperature

Figure 9. Burst Mode Operating Current (I<sub>DD-BURST</sub>) vs. Temperature





Figure 10. CC Regulation Minimum Frequency (fosc-ccm) vs. Temperature

Figure 11. Enter Zero Duty Cycle of FB Voltage ( $V_{\text{FB-L}}$ ) vs. Temperature

## **Typical Performance Characteristics**





Figure 12. Leave Zero Duty Cycle of FB Voltage (V<sub>FB-H</sub>) vs. Temperature







Figure 14. Reference Voltage of CS (V<sub>VR</sub>) vs. Temperature

Figure 15. Variation Voltage on CS Pin for Constant-Current Regulation ( $V_{CCR}$ ) vs. Temperature





Figure 16. Starting Voltage of Frequency Decreasing of CC Regulation (V<sub>SN-CC</sub>) vs. Temperature Figure 17. Ending Voltage of Frequency Decreasing of CC Regulation (V<sub>SG-CC</sub>) vs. Temperature

## **Typical Performance Characteristics**





Figure 18. Threshold Voltage for Current Limit (V<sub>STH</sub>) vs. Temperature

Figure 19. Threshold Voltage for Current Limit at Power Mode (V<sub>STH-VA</sub>) vs. Temperature





Figure 20. Minimum On Time (t<sub>MIN</sub>) vs. Temperature

Figure 21.Leading-Edge Blanking Time (t<sub>LEB</sub>) vs. Temperature





Figure 22. Maximum Duty Cycle (DCY<sub>MAX</sub>) vs. Temperature

Figure 23. Gate Output Clamp Voltage (V<sub>GATE-CLAMP</sub>) vs. Temperature

### **Operation Description**

### **Constant-Voltage Regulation Operation**

FAN302HL is the high-frequency and ultra-low standby power IC with Constant Voltage (CV) / Constant Current (CC) regulation.

When FAN302HL operates in CV regulation, the feedback voltage ( $V_{FB}$ ) works as output load and modulates the PWM duty, as shown in Figure 24, causing fixed switching frequency (85kHz). Once the  $V_{FB}$  decreases below  $V_{FB-G}$ , frequency hopping is disabled and operation current decreases.



Figure 24. fosc vs. VFB in CV Regulation

### **Constant-Current Regulation Operation**

During CC operation, the proprietary Primary-Side Regulation (PSR) topology simplifies circuit design without secondary feedback circuitry for battery-charger applications. The CC regulation achieved through PSR technique uses a mixed-signal algorithm to detect the primary-side current and to sample the voltage through primary-side auxiliary winding and calculate the average current on secondary side.

Figure 25 shows the basic circuit diagram of a flyback converter, with typical waveforms shown in Figure 26. Generally, Discontinuous Conduction Mode (DCM) operation is preferred for constant-current control since it allows better output regulation. The operation principles of DCM flyback converter are:

During the MOSFET on time ( $t_{ON}$ ), input voltage ( $V_{DL}$ ) is applied across the primary-side inductor ( $L_m$ ). Then, MOSFET current ( $I_{ds}$ ) increases linearly from zero to the

peak value ( $I_{pk}$ ). During this time, the energy is drawn from the input and stored in the inductor.

When the MOSFET is turned off, the energy stored in the inductor forces the rectifier diode (D) to be turned on. While the diode is conducting, the output voltage ( $V_O$ ), together with diode forward voltage drop ( $V_F$ ), are applied across the secondary-side inductor ( $L_m \times N_s^2 / N_p^2$ ) and the diode current ( $I_D$ ) decreases linearly from the peak value ( $I_p k \times N_p / N_s$ ) to zero. At the end of inductor current discharge time ( $t_{DIS}$ ), all the energy stored in the inductor has been delivered to the output.

When the diode current reaches zero,  $V_S$  voltage drops quickly: if it is greater than the  $V_{VS\text{-}OFFSET}$  drop voltage, the IC gets the  $t_{DIS}$  for CC regulation.

During the inductor current discharge time, the sum of output voltage and diode forward-voltage drop is reflected to the auxiliary winding side as  $(V_{\rm O}+V_{\rm F})\times N_a/N_s$ . This voltage signal is proportional to the secondary winding. In constant-current output operation, this voltage signal is detected and examined by the precise constant-current regulation controller. The on time of the MOSFET is determined to control input power and provide constant-current output property. With feedback voltage  $V_{\rm CS}$  across the current-sense resistor, the controller can obtain the input power of power supply. Therefore, the region of constant-current output operation can be adjusted by the current-sense resistor, as shown in Equation (1).

$$I_O = \frac{1}{2} \cdot I_{PK} \cdot \frac{N_P}{N_S} \cdot \frac{t_{DIS}}{t_s} = \frac{1}{2} \cdot \frac{N_P}{N_S} \cdot \frac{V_{CS}}{R_{CS}} \cdot \frac{t_{DIS}}{t_s}$$
(1)

During CC regulation, the  $V_S$  voltage decreases as output voltage decreases. The switching frequency reduces linearly from  $f_{OSC}$  to  $f_{OSC\text{-}CCM}$  as  $V_S$  voltage changes from  $V_{SN\text{-}CC}$  to  $V_{SG\text{-}CC}$ . Figure 27 shows the relationship between frequency and  $V_S$  voltage. Figure 28 shows the output V-I curve and  $V_S$  voltage.



Figure 25. Simplified Flyback Converter Circuit



Figure 26. Waveforms of DCM Flyback Converter



Figure 27. Frequency Reduction Curve in **CC Regulation** 



Figure 28. Output V-I Curve and V<sub>S</sub> Voltage

### **High-Voltage Startup**

Figure 29 shows the high-voltage (HV) startup circuit for FAN302HL applications. The HV pin is connected to the line input or bulk capacitor through a resistor. During startup, the internal startup circuit is enabled and the line input supplies the current, I<sub>HV</sub>, to charge the hold-up capacitor,  $C_{VDD}$ , through  $R_{START}$ . When the  $V_{DD}$  voltage reaches V<sub>DD-ON</sub>, the internal HV startup circuit is disabled, blocking I<sub>HV</sub> from flowing into the HV pin. Once the IC turns on, C<sub>VDD</sub> is the only energy source to supply the IC consumption current before the PWM starts to switch. Therefore, C<sub>VDD</sub> must be large enough to prevent  $V_{DD}$  from dropping to  $V_{DD-OFF}$  before the power can be delivered from the auxiliary winding.



Figure 29. HV Startup Circuit

### **Frequency Hopping**

EMI reduction is accomplished by frequency hopping, which spreads the energy over a wider frequency range than the bandwidth measured by the EMI test equipment. The FAN302HL internal frequency-hopping circuit changes the switching frequency between 82kHz and 88kHz with a period, as shown in Figure 30.



Figure 30. Frequency Hopping

#### **Burst-Mode Operation**

The power supply enters "Burst-Mode" at no-load conditions. As shown in Figure 31, when  $V_{FB}$  drops below  $V_{FBL}$ , the PWM output shuts off and the output voltage drops at a rate dependent on load current. This causes the feedback voltage to rise. Once  $V_{FB}$  exceeds  $V_{FBH}$ , the internal circuit starts to provide switching pulse. The feedback voltage then falls and the process repeats. Burst Mode operation alternately enables and disables switching of the MOSFET, reducing the switching losses in Standby Mode.



Figure 31. Burst-Mode Operation

### **Operating Current**

The typical operating current is 3.5mA. This low operating current results in higher efficiency and reduces the  $V_{\text{DD}}$  hold-up capacitance requirement. Once FAN302HL enters Burst Mode, the operating current is reduced to 200 $\mu\text{A}$ , allowing the power supply to meet power conservation requirements.

#### **Gate Output**

The FAN302HL BiCMOS output stage is a fast totempole gate driver. Cross conduction has been avoided to minimize heat dissipation, increase efficiency, and enhance reliability. The output driver is clamped by an internal Zener diode to protect the power MOSFET transistors against over-voltage gate signals.

#### Slope Compensation

The sensed voltage across the current-sense resistor is used for Current-Mode control and pulse-by-pulse current limiting. Built-in slope compensation, a synchronized positively-sloped ramp built-in at each switching cycle, improves stability and prevents sub-harmonic oscillations due to Peak-Current Mode control.

#### **Constant Power Mode Control**

When  $V_S$  is lower than  $V_{S\text{-CM-MIN}}$ , FAN302HL enters Constant-Power-Mode control, the primary-side current limit voltage ( $V_{CS}$ ) changes from  $V_{STH}$  to  $V_{STH-VA}$  to avoid mis-sampling  $V_S$  through the Zero Current Detection (ZCD). Once  $V_S$  is higher than  $V_{S\text{-CM-MAX}}$ , the  $V_{CS}$  returns to  $V_{STH}$ .

#### **Protections**

The FAN302HL self-protection functions include  $V_{DD}$  Over-Voltage Protection ( $V_{DD}$  OVP), internal Over-Temperature Protection (OTP),  $V_{S}$  Over-Voltage Protection ( $V_{S}$  OVP), brownout protection, and pulse-by-pulse current limit.

The  $V_{DD}$  OVP protection is implemented as Auto-Restart Mode. Once an abnormal condition occurs, switching is terminated and the MOSFET remains off, causing  $V_{DD}$  to drop. When  $V_{DD}$  drops to the  $V_{DD}$  turn-off voltage of 5V, the internal startup circuit is enabled, and the supply current drawn from HV pin charges the hold-up capacitor. When  $V_{DD}$  reaches the turn-on voltage of 16V, FAN302HL resumes normal operation. In this manner, the auto-restart alternately enables and disables the switching of the MOSFET until the abnormal condition is eliminated (see Figure 32).



Figure 32. Auto-Restart Mode Operation

The  $V_S$  OVP and internal OTP protections are implemented as Latch Mode. If abnormal conditions occur, PWM switching is terminated and the MOSFET remains off. In this scenario,  $V_{DD}$  drops, but keeps working as auto-restart ( $V_{DD}$  auto-restart behavior doesn't trigger PWM pulses). FAN302HL enters Latch Mode, disables PWM switching of the MOSFET until  $V_{DD}$  is lower than  $V_{DD-LH}$  (AC power is removed), powers on again, then resumes normal operation (see Figure 33).



Figure 33. Latch-Mode Operation

#### Vs Over-Voltage Protection (OVP)

 $V_{\rm S}$  over-voltage protection prevents damage due to output over-voltage conditions. Figure 34 shows the  $V_{\rm S}$  OVP protection method. When abnormal system conditions occur that cause  $V_{\rm S}$  to exceed 2.8V, after a period of debounce time; PWM pulses are disabled and FAN302HL enters Latch Mode until  $V_{\rm DD-LH.}$  By that time, PWM pulses revive.  $V_{\rm S}$  over-voltage conditions are usually caused by open feedback loops or abnormal behavior by the VS pin divider resistor.



Figure 34. V<sub>S</sub> OVP Protection

#### **V<sub>DD</sub> Over-Voltage Clamping**

 $V_{DD}$  over-voltage protection prevents damage due to over-voltage conditions. When the  $V_{DD}$  voltage exceeds 26.5V due to abnormal conditions, PWM pulses are disabled until the  $V_{DD}$  voltage drops below the UVLO, then starts again. Over-voltage conditions are usually caused by open feedback loops.

#### **Over-Temperature Protection (OTP)**

The FAN302HL temperature-sensing circuit shuts down PWM output if the junction temperature exceeds 140°C ( $T_{OTP}$ ). The PWM pulses are disabled until  $V_{DD}$  voltage drops below the  $V_{DD-LH}$ .

#### Leading-Edge Blanking (LEB)

Each time the power MOSFET is switched on, a turn-on spike occurs at the sense resistor. To avoid premature termination of the switching pulse, a 350ns leading-edge blanking time is built in. Conventional RC filtering can therefore be omitted. During this blanking period, the current-limit comparator is disabled and it cannot switch off the gate driver.

#### **Under Voltage Lockout (UVLO)**

The turn-on and turn-off thresholds are fixed internally at 16V and 5V, respectively. During startup, the hold-up capacitor must be charged to 16V through the startup resistor to enable the FAN302HL. The hold-up capacitor continues to supply  $V_{\rm DD}$  until power can be delivered from the auxiliary winding of the main transformer.  $V_{\rm DD}$  must not drop below 5V during this startup process. This UVLO hysteresis window ensures that the hold-up capacitor is adequate to supply  $V_{\rm DD}$  during startup.

#### **Noise Immunity**

Noise from the current sense or the control signal can cause significant pulse-width jitter, particularly in Continuous-Conduction Mode. While slope compensation helps alleviate these problems, further precautions should still be taken. Good placement and layout practices should be followed. Avoiding long PCB traces and component leads, locating compensation and filter components near the FAN302HL, and increasing the power MOS gate resistance are advised.

### **Typical Application Circuit (Flyback Charger)**

| Application        | Fairchild Devices | Input Voltage Range   | Output       |  |
|--------------------|-------------------|-----------------------|--------------|--|
| Cell Phone Charger | FAN302HL          | 90~265V <sub>AC</sub> | 5V/1.2A (6W) |  |

#### **Features**

- High Efficiency (Avg. >71%), Meeting Energy Star V2.0 Standard (Avg. 68.17%)
- Ultra-Low Standby Power: Under 10mW at 230V<sub>AC</sub> (Pin=6.3mW for 115V<sub>AC</sub> and Pin=7.3mW for 230V<sub>AC</sub>)
- Output Regulation (CV: ±5%, CC: ±15%)



Figure 35. Measured Efficiency and Output Regulation



Figure 36.Schematic of Typical Application Circuit

## **Typical Application Circuit** (Continued)

### **Transformer Specification**

Core: El12.5Bobbin: El12.5



Figure 37.Transformer

- W1 is four winds; for each wind of turns, refer to Table 1. Add one insulating tape layer between the first and second layers.
- W2 is wound two layers and uses triple-insulated wire: end of positive fly line is 3.5cm, layer end of negative fly line is 2.5cm.
- W3 is spares winding in one layer.
- W4 is wound in the core of the outermost layer and sparse winding.

**Table 1. Transformer Turns Specifications** 

| NO   | Termina   | ıl      | Wire               | Wire Turns |       |
|------|-----------|---------|--------------------|------------|-------|
| NO   | Start Pin | End Pin | wire               | Turns      | Turns |
|      |           |         |                    | 26         | 0     |
| 10/4 | 4         | 5       | 25                 | 25         | 1     |
| W1 4 | 4         | 5 208   | 2UEW 0.1*1         | 24         | 0     |
|      |           |         |                    | 18         | 2     |
| W2   | Fly+      | Fly-    | TEX-E 0.45*1       | 7          | 2     |
| W3   | 1         | 2       | 2UEW 0.18*1        | 11         | 2     |
|      |           |         | CORE ROUNDING TAPE |            | 3     |
|      |           |         | CORE               |            | 0     |
| W4   | 2         |         | 2UEW 0.18*1        | 5          | 2     |

|                                | Pin | Specifications | Remark                               |
|--------------------------------|-----|----------------|--------------------------------------|
| Primary-Side Inductance        | 4-5 | 700μH ±7%      | 100kHz, 1V                           |
| Primary-Side Effective Leakage | 4-5 | 200μH ±5%      | Short one of the secondary windings. |

## **Physical Dimensions**









#### NOTES: UNLESS OTHERWISE SPECIFIED

- A) THIS PACKAGE CONFORMS TO JEDEC MS-012, VARIATION AA, ISSUE C,
- B) ALL DIMENSIONS ARE IN MILLIMETERS.
- C) DIMENSIONS DO NOT INCLUDE MOLD FLASH OR BURRS.
- D) LANDPATTERN STANDARD: SOIC127P600X175-8M.
- E) DRAWING FILENAME: M08AREV13

Figure 38. 8-Lead, Small Outline Package (SOIC), JEDEC MS-012, .150-Inch, Narrow Body

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: <a href="http://www.fairchildsemi.com/packaging/">http://www.fairchildsemi.com/packaging/</a>.





#### **TRADEMARKS**

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

2Cool™ FPS™
AccuPower™ F-PFS™
Auto-SPM™ FREET®
AX-CAP™\* Global Power Resource®
BitSiC® Green FPS™
Build it Now™ Green FPS™ e-Series™
Corpell US™ Green™

 CorePLUSTM
 G max<sup>TM</sup>

 CorePOWERTM
 G TOTM

 CROSSVOLTTM
 IntelliMAX<sup>TM</sup>

 CTLTM
 ISOPLANARTM

Current Transfer Logic™ Making Small Speakers Sound Louder
DEUXPEED® and Better™
Dual Cool™ MegaBuck™

Dual Cool™ MegaBuck™
EcoSPARK® MICROCOUPLER™
EfficientMax™ MicroFET™
ESBC™ MicroPak™
MicroPak™
MicroPak2™

Fairchild® MillerDrive™
Fairchild Semiconductor® MotionMax™
FACT Quiet Series™ mWSaver™
FACT® OptoHiT™
FAST® OPTOLOGIC®
FastvCore™ OPTOPLANAR®

PDP SPM™ Power-SPM™ PowerTrench® PowerXS™

Programmable Active Droop™

QFET<sup>®</sup> QS™ Quiet Series™ RapidConfigure™

Saving our world, 1mWWWkW at a time™ SignalWise™

SmartMax™
SMART START™
SPM®
STEALTH™
SuperFET®
SuperSOT™.3
SuperSOT™.8
SuperSOT™.8
SupreMOS®
SyncFET™
SyncLock™

EGENERAL®\*\*

TinyBoostrM
TinyBoostrM
TinyBoostrM
TinyDoctrM
TinyLogic®
TinyOPTOTM
TinyPOWETM
TinyPVMTM
TinyVVTeTM
TranSic®
TriFault DetectrM
TRUECURRENT®\*\*

The Power Franchise®

UHC®
UHC®
Ultra FRFET™
UniFET™
VCX™
VisualMax™
VoltagePlus™
XS™

#### DISCLAIMER

FlashVVriter®\*

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used herein:

- Life support devices or systems are devices or systems which, (a)
  are intended for surgical implant into the body or (b) support or
  sustain life, and (c) whose failure to perform when properly used in
  accordance with instructions for use provided in the labeling, can be
  reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS

#### Definition of Terms

| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                          |  |  |  |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |  |  |  |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |  |  |  |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |  |  |  |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor.<br>The datasheet is for reference information only.                                                 |  |  |  |
|                          |                       |                                                                                                                                                                                                     |  |  |  |

Rev. 157

<sup>\*</sup> Trademarks of System General Corporation, used under license by Fairchild Semiconductor