

# PM6776

### 6+1 dual channel VR13 digital multiphase controller with PMBus™

Data brief



#### Features

- Intel<sup>®</sup> VR13 6 + 1 phases compact digital controller
- VR13 compliant with 25 MHz SVID bus rev.1.7
- High performance digital control loop (digital STVCOT™)
- Proprietary auto tuning technique
- Fully configurable through PMBus™
- AutoDPM automatic dynamic phase management
- Remote sense; 0.5% Vout accuracy with calibration
- Current monitor signal with calibration
- Autocalibration capability for current and voltage sense
- Programmable voltage positioning
- OV, UV and FB disconnection protection
- Embedded non-volatile memory (NVM)
- Black box recorder
- VFQFPN48 6 x 6 mm package
- Universal footprint and pinout for multisourcing

### Applications

- High current power regulation for VR13 Intel based microprocessors
- DDR memory power regulation for VR13 Intel based systems

## Description

The PM6776 is a high performance digital dual controller designed to power Intel VR13 processors: all required parameters are programmable through a PMBus<sup>™</sup> interface.

The device utilizes digital technology to implement all control and power management functions to provide maximum flexibility and performance. The NVM is embedded to store custom configurations.

The PM6776 device features up to 6 + 1 phase programmable operation. The PM6776 supports power state transitions featuring VFDE, and programmable DPM maintaining the best efficiency over all loading conditions without compromising transient response. The device assures fast and independent protection against load overcurrent, under/overvoltage and feedback disconnections.

The device is available in a VFQFPN48 6 x 6 mm package.

#### Table 1. Device summary

| Order code | Package | Packing       |
|------------|---------|---------------|
| PM6776     |         | Tray          |
| PM6776TR   |         | Tape and reel |

1/3

For further information contact your local STMicroelectronics sales office.

## **Revision history**

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                            |
|-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 04-Mar-2014 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                   |
| 19-Dec-2016 | 2        | Updated main title on page 1, Features on page 1,<br>Applications on page 1, and Description on page 1<br>(added Universal footprint and pinout for multi-sourcing,<br>removed Next generation server CPU, Flexible<br>driver/DrMOS support, Single NTC design for TM, LL<br>and IMON thermal compensation, Current sense across<br>DCR, added Proprietary auto tuning technique). |
| 08-Feb-2017 | 3        | Updated main title <i>on page 1</i> .<br>Updated "VR13 compliant w/ 25 MHz SVID bus rev1.7"<br>in <i>Section : Features on page 1</i> .                                                                                                                                                                                                                                            |

#### Table 2. Document revision history



#### **IMPORTANT NOTICE – PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2017 STMicroelectronics – All rights reserved



DocID026025 Rev 3