# TMC2041 DATASHEET

Dual step/direction driver for up to two 2-phase bipolar stepper motors. stallGuard for sensorless homing. SPI, UART (single wire) Configuration and Diagnostics Interface.



#### FEATURES AND BENEFITS

Compact Size 7x7mm<sup>2</sup> QFN48 package

Two 2-phase stepper motors

Drive Capability up to 2x 1.1A coil current (2x 1.5A peak)

Parallel Option for one motor at 2.2A (3A peak)

Voltage Range 4.75... 26V DC

SPI & Single Wire UART for configuration and diagnostics

Highest Resolution up to 256 microsteps per full step

microPlyer™ microstep interpolation

spreadCycle™ highly dynamic motor control chopper

stallGuard2™ high precision sensorless motor load detection

coolStep™ current control for energy savings up to 75%

Full Protection & Diagnostics

# Power Supply Charge Pump SPI UART / SPI Configuration & Diagnostics Protection & Diagnostics Protection & Diagnostics Protection & Diagnostics Protection & Diagnostics StallGuard2" CoolStep" StallGuard2" CoolStep"

TRINAMIC Motion Control GmbH & Co. KG Hamburg, Germany

#### **APPLICATIONS**

Office Automation
Antenna Positioning
3D printers
Battery powered applications
Printer and Scanner
Pumps and Valves
Medical Applications
Office and Laboratory equipment

#### **DESCRIPTION**

The TMC2041 is a compact, dual stepper motor driver IC with serial interfaces for configuration and diagnostics. It is pin compatible to the fully featured TMC5041 and TMC5072 drivers with internal motion controller. The TMC2041 is intended for all applications, where an internal motion controller is not desired, and ramping is done in a microcontroller. Based on TRINAMICs high-performance spreadCycle chopper, the driver allows precise and smooth motor operation. It offers coolStep for energy savings and stallGuard for sensorless stall detection. The complete set of protection and diagnostic functionality ensures reliable operation. High integration, high energy efficiency and a small form factor enable miniaturized and scalable systems for cost effective solutions.



#### APPLICATION EXAMPLES: HIGH FLEXIBILITY – MULTIPURPOSE USE

The TMC2041 scores with power density and sensorless homing. It features serial interfaces for advanced monitoring and configuration options. The small form factor keeps costs down and allows for miniaturized layouts. Extensive support at the chip, board, and software levels enables rapid design cycles and fast time-to-market with competitive products. High energy efficiency and reliability deliver cost savings in related systems such as power supplies and cooling.

#### STEP/DIR FOR UP TO TWO STEPPER MOTORS



The stepper motor driver outputs are switched in parallel. This way, up to 2.2A RMS motors can be driven.

#### STEP/DIR FOR UP TO TWO STEPPER MOTORS



In this application, a single CPU controls two motors using a Step and Direction interface per motor. It initially configures the drivers by programming current settings and chopper, and run and hold current using either the 4 wire SPI interface, or the single wire UART interface. During operation the interface allows access to status information like stallGuard sensorless load measurement.



# TMC2041-EVAL EVALUATION BOARD EVALUATION & DEVELOPMENT PLATFORM

The TMC2041-EVAL is part of TRINAMICs universal evaluation board system which provides a convenient handling of the hardware as well as a user-friendly software tool for evaluation. The TMC2041 evaluation board system consists of three parts: STARTRAMPE (base board), ESELSBRÜCKE (connector board including several test points), and TMC2041-EVAL.

### **ORDER CODES**

| Order code     | PN      | Description                                              | Size [mm²] |
|----------------|---------|----------------------------------------------------------|------------|
| TMC2041-LA     | 00-0109 | Dual axis step/dir driver, QFN-48                        | 7 x 7      |
| TMC2041-EVAL   | 40-0109 | Evaluation board for TMC2041                             | 85 x 55    |
| TMC2041-BOB    | 40-0123 | Breakout board for simple prototyping                    | 25 x 36    |
| LANDUNGSBRÜCKE | 40-0167 | Baseboard for TMC2041-EVAL and further evaluation boards | 85 x 55    |
| ESELSBRÜCKE    | 40-0098 | Connector board for plug-in evaluation board system      | 61 x 38    |

## **TABLE OF CONTENTS**

|            | PRINCIPLES OF OPERATION               | 4        | 10.<br>10. | .4  | DETECTING A MOTOR STALL HOMING WITH STALLGUARD             | 44<br>44 |
|------------|---------------------------------------|----------|------------|-----|------------------------------------------------------------|----------|
| 1.1        |                                       | 4        | 10.        | .5  | LIMITS OF STALLGUARD2 OPERATION                            | 44       |
| 1.2        |                                       | 4        | 11         | CO  | OLSTEP OPERATION                                           | 45       |
| 1.3<br>1.4 |                                       | 5        | 11.        | 1   | USER BENEFITS                                              | 45       |
| 1.4        |                                       |          | 11.        |     | SETTING UP FOR COOLSTEP                                    | 45<br>45 |
|            |                                       |          | 11.        |     | TUNING COOLSTEP                                            | 47       |
| 2          | PIN ASSIGNMENTS                       | 7        | 12         | CTE | P/DIR INTERFACE                                            | 48       |
| 2.1        |                                       | 7        |            |     |                                                            |          |
| 2.2        | SIGNAL DESCRIPTIONS                   | 7        | 12.        |     | TIMING                                                     | 48<br>49 |
|            | SAMPLE CIRCUITS                       | 10       | 12.<br>12. |     | CHANGING RESOLUTION MICROPLYER STEP INTERPOLATOR AND STAND |          |
| 3.1<br>3.2 |                                       | 10<br>11 |            |     | STILL DETECTION                                            | 49       |
| 3.3        |                                       | 12       | 13         | QU  | ICK CONFIGURATION GUIDE                                    | 51       |
| 3.4        |                                       | 12       | 14         | GE1 | TTING STARTED                                              | 53       |
| 3.5        |                                       | 13       |            |     |                                                            | 53       |
| 3.6        | Driver Protection and EME Circuitry   | 13       | 14.        |     | INITIALIZATION EXAMPLES                                    |          |
| 4          | SPI INTERFACE                         | 15       | 15         | EXT | ERNAL RESET                                                | 54       |
| 4.1        | SPI DATAGRAM STRUCTURE                | 15       | 16         | CLC | OCK OSCILLATOR AND CLOCK INPUT                             | 54       |
| 4.2        |                                       | 16       | 16.        | .1  | USING THE INTERNAL CLOCK                                   | 54       |
| 4.3        | B TIMING                              | 17       | 16.        | .2  | USING AN EXTERNAL CLOCK                                    | 54       |
| 5          | UART SINGLE WIRE INTERFACE            | 18       | 16.        | .3  | CONSIDERATIONS ON THE FREQUENCY                            | 54       |
|            |                                       | 18       | 17         | AB: | SOLUTE MAXIMUM RATINGS                                     | 55       |
| 5.1<br>5.2 |                                       | 20       | 18         | FIF | CTRICAL CHARACTERISTICS                                    | 55       |
| 5.3        |                                       | 20       |            |     |                                                            |          |
| 5.4        |                                       | 21       | 18.        |     | OPERATIONAL RANGE                                          | 55       |
| 6          | REGISTER MAPPING                      | 23       | 18.        | .2  | DC CHARACTERISTICS AND TIMING CHARACTERISTICS              | 56       |
|            |                                       |          | 18.        | .3  | THERMAL CHARACTERISTICS                                    | 59       |
| 6.1        |                                       | 24       |            |     |                                                            |          |
| 6.2<br>6.3 |                                       | 26<br>27 | 19         | LA  | OUT CONSIDERATIONS                                         | 60       |
|            |                                       | ۲1       | 19.        |     | EXPOSED DIE PAD                                            | 60       |
| 7          | CURRENT SETTING                       | 32       | 19.        |     | WIRING GND                                                 | 60       |
| 7.1        | L Sense Resistors                     | 33       |            |     | SUPPLY FILTERING                                           | 60       |
| 8          | SPREADCYCLE AND CLASSIC CHOPPER       | 34       | 19.<br>19. |     | SINGLE DRIVER CONNECTION LAYOUT EXAMPLE                    | 60<br>61 |
| _          |                                       |          |            |     |                                                            |          |
| 8.1<br>8.2 |                                       | 35<br>38 | 20         | PA  | CKAGE MECHANICAL DATA                                      | 62       |
| 8.3        |                                       | 39       | 20.        |     | DIMENSIONAL DRAWINGS                                       | 62       |
|            |                                       |          | 20.        | .2  | PACKAGE CODES                                              | 62       |
| 9          | DRIVER DIAGNOSTIC FLAGS               | 40       | 21         | DIS | SCLAIMER                                                   | 63       |
| 9.1        |                                       | 40       | 22         | ESC | SENSITIVE DEVICE                                           | 63       |
| 9.2<br>9.3 |                                       | 40<br>40 | 23         | DEG | SIGNED FOR SUSTAINABILITY                                  | 63       |
|            | STALLGUARD2 LOAD MEASUREMENT          |          |            |     | BLE OF FIGURES                                             |          |
|            |                                       | 41       |            |     |                                                            | 64       |
| 10.<br>10. |                                       | 42<br>44 | 25         | RE\ | /ISION HISTORY                                             | 65       |
| TO.        | .2 STALLGUARD2 UPDATE RATE AND FILTER | 44       | 26         | REF | ERENCES                                                    | 65       |

# 1 Principles of Operation



Figure 1.1 Basic application and block diagram

The TMC2041 driver chip is a highly integrated step & direction stepper driver for two stepper motors. The driver, chopper logic, and a 256 microstep sequencer are integrated into the TMC2041. It is pin compatible to the TMC5041 and TMC5072, which provide internal ramping. The TMC2041 offers a number of unique enhancements over similar products. It features automatic standstill current reduction and coolStep for enhanced motor efficiency and provides stallGuard2 for sensorless homing.

# 1.1 Key Concepts

The TMC2041 implements several advanced features which are exclusive to TRINAMIC products. These features contribute toward greater precision, greater energy efficiency, higher reliability, smoother motion, and cooler operation in many stepper motor applications.

spreadCycle™ High-precision chopper algorithm available as an alternative to the traditional constant off-time algorithm.

stallGuard2™ High-precision load measurement using the back EMF on the motor coils.

coolStep™ Load-adaptive current control which reduces energy consumption by as much as 75%

In addition to these performance enhancements, TRINAMIC motor drivers offer safeguards to detect and protect against shorted outputs, output open-circuit, overtemperature, and undervoltage conditions for enhancing safety and recovery from equipment malfunctions.

## 1.2 Control Interfaces

The TMC2041 supports both, an SPI and a UART based single wire interface with CRC checking. Selection of the actual interface is done via the configuration pin SW\_SEL, which can be hardwired to GND or VCC\_IO depending on the desired interface. From a software point of view the TMC2041 is a peripheral with a number of control and status registers. Most of them can either be written only or

read only. Some of the registers allow both read and write access. In case read-modify-write access is desired for a write only register, a shadow register can be realized in master software.

#### 1.2.1 SPI Interface

The SPI interface is a bit-serial interface synchronous to a bus clock. For every bit sent from the bus master to the bus slave another bit is sent simultaneously from the slave to the master. Communication between an SPI master and the TMC2041 slave always consists of sending one 40-bit command word and receiving one 40-bit status word.

The SPI command rate typically is a few commands per complete motor motion.

#### 1.2.2 UART Interface

The single wire interface allows differential operation similar to RS485 (using SWIOP and SWION) or single wire interfacing (leaving open SWION). It can be driven by any standard UART. No baud rate configuration is required. An optional ring mode allows chaining of slaves to optimize interfacing for applications with regularly distributed drives.

# 1.3 Moving and Controlling the Motor

#### 1.3.1 STEP/DIR Interface

Each motor is controlled by a step and direction input. Active edges on the STEP input can be rising edges or both rising and falling edges as controlled by another mode bit (DEDGE). Using both edges cuts the toggle rate of the STEP signal in half, which is useful for communication over slow interfaces such as optically isolated interfaces. On each active edge, the state sampled from the DIR input determines whether to step forward or back. Each step can be a fullstep or a microstep, in which there are 2, 4, 8, 16, 32, 64, 128, or 256 microsteps per fullstep. During microstepping, a step impulse with a low state on DIR increases the microstep counter and a high decreases the counter by an amount controlled by the microstep resolution. An internal table translates the counter value into the sine and cosine values which control the motor current for microstepping.

# 1.4 stallGuard2 - Mechanical Load Sensing

stallGuard2 provides an accurate measurement of the load on the motor. It can be used for stall detection as well as other uses at loads below those which stall the motor, such as coolStep load-adaptive current reduction. This gives more information on the drive allowing functions like sensorless homing and diagnostics of the drive mechanics.

# 1.5 coolStep - Load Adaptive Current Control

coolStep drives the motor at the optimum current. It uses the stallGuard2 load measurement information to adjust the motor current to the minimum amount required in the actual load situation. This saves energy and keeps the components cool.

#### Benefits are:

- Energy efficiency power consumption decreased up to 75%

Motor generates less heat improved mechanical precision

Less or no cooling improved reliability

Use of smaller motor less torque reserve required → cheaper motor does the job

Figure 1.2 shows the efficiency gain of a 42mm stepper motor when using coolStep compared to standard operation with 50% of torque reserve. coolStep is enabled above 60RPM in the example.



Figure 1.2 Energy efficiency with coolStep (example)

# 2 Pin Assignments

# 2.1 Package Outline



Figure 2.1 TMC2041 pin assignments.

# 2.2 Signal Descriptions

| Pin    | Number | Туре | Function                                                                                                                                                                      |
|--------|--------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GND    | 6, 34  | GND  | Digital ground pin for IO pins and digital circuitry.                                                                                                                         |
| VCC_IO | 7      |      | 3.3V or 5V I/O supply voltage pin for all digital pins.                                                                                                                       |
| VSA    | 30     |      | Analog supply voltage for 5V regulator – typically supplied with driver supply voltage. An additional 100nF capacitor to GND (GND plane) is recommended for best performance. |
| GNDA   | 31     | GND  | Analog GND. Tie to GND plane.                                                                                                                                                 |
| 5VOUT  | 32     |      | Output of internal 5V regulator. Attach $2.2\mu F$ or larger ceramic capacitor to GNDA near to pin for best performance. Use to supply VCC of chip.                           |

| Pin     | Number | Туре | Function                                                                                                                                                                                                                                                                                                                                          |
|---------|--------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCC     | 33     |      | 5V supply input for digital circuitry within chip and charge pump. Attach 470nF capacitor to GND (GND plane). Typically supplied by 5VOUT. A $2.2\Omega$ resistor is recommended for decoupling noise from 5VOUT. When using an external supply, make sure, that VCC comes up before or in parallel to 5VOUT or VCC_IO, whichever comes up later! |
| DIE_PAD | -      | GND  | Connect the exposed die pad to a GND plane. Provide as many as possible vias for heat transfer to GND plane.                                                                                                                                                                                                                                      |

Table 2.1 Low voltage digital and analog power supply pins

| Pin | Number | Type   | Function                                                          |
|-----|--------|--------|-------------------------------------------------------------------|
| СРО | 35     | O(VCC) | Charge pump driver output. Outputs 5V (GND to VCC) square wave    |
|     |        |        | with 1/16 of internal oscillator frequency.                       |
| CPI | 36     | I(VCP) | Charge pump capacitor input: Provide external 22nF or 33nF / 50 V |
|     |        |        | capacitor to CPO.                                                 |
| VCP | 37     |        | Output of charge pump. Provide external 100nF capacitor to VS.    |

Table 2.2 Charge pump pins

| Pin      | Number     | Type | Function                                                                                                          |
|----------|------------|------|-------------------------------------------------------------------------------------------------------------------|
| GND      | 1          | I    | unused input, tie to GND                                                                                          |
| GND      | 2          | I    | unused input, tie to GND                                                                                          |
| CSN/IO0  | 3          | I/O  | Chip select input of SPI interface, programmable IO in UART mode                                                  |
| SCK/IO1  | 4          | I/O  | Serial clock input of SPI interface, programmable IO in UART mode                                                 |
| SDI/IO2  | 5          | I/O  | Data input of SPI interface, programmable IO in UART mode                                                         |
| SD0      | 8          | I/O  | Data output of SPI interface (Tristate, enabled with CSN=0), mode                                                 |
|          |            |      | configuration input in UART mode (0 = Normal mode, 1 = Single wire ring mode - SWIO_P is input, SWIO_N is output) |
| SWIOP    | 9          | I/O  | Single wire I/O (positive). Serial input in ring mode. Multi-purpose input in SPI mode.                           |
| SWION    | 10         | I/O  | Single wire I/O (negative) for differential mode. Leave open in non-                                              |
|          |            |      | differential mode when operating at 5V IO voltage or tie to desired                                               |
|          |            |      | threshold voltage. Serial output in ring mode. Multi-purpose input in                                             |
|          |            |      | SPI mode.                                                                                                         |
| CLK      | 11         | I    | Clock input. Tie to GND using short wire for internal clock or supply                                             |
|          |            |      | external clock. The first high signal disables the internal oscillator                                            |
|          |            | _    | until power down.                                                                                                 |
| SWSEL    | 12         | I    | Interface selection input. Tie to GND for SPI mode, tie to VCC_IO for                                             |
| NEVEADOD | 2.4        | T    | single wire (UART) interface mode.                                                                                |
| NEXTADDR | 24         | I    | Address increment (if tied high) for single wire (UART) mode. General                                             |
| DIR2     | 25         | т    | purpose input in SPI mode                                                                                         |
|          | 25         | I    | DIR input for STEP/DIR operation of motor 2                                                                       |
| STEP2    | 26         | I    | STEP input for STEP/DIR operation of motor 2                                                                      |
| DIR1     | 27         | I    | DIR input for STEP/DIR operation of motor 1                                                                       |
| STEP1    | 28         | I    | STEP input for STEP/DIR operation of motor 1                                                                      |
| DRV_ENN  | 29         | I    | Enable input for motor drivers. The power stage becomes switched                                                  |
|          |            |      | off (all motor outputs floating) when this pin becomes driven to a                                                |
| TCT MODE | /0         | т    | high level. Tie to GND for normal operation.                                                                      |
| TST_MODE | 48         | I    | Test mode input. Tie to GND using short wire.                                                                     |
| -        | 13, 23, 38 | N.C. | Unused pins – no internal electrical connection. Leave open or tie to                                             |
|          |            |      | GND for compatibility with future devices.                                                                        |

Table 2.3 Digital I/O pins (all related to VCC\_IO supply)

| Pin  | Number | Туре   | Function                                                              |
|------|--------|--------|-----------------------------------------------------------------------|
| 02A1 | 14     | 0 (VS) | Motor 2 coil A output 1                                               |
| BR2A | 15     |        | Sense resistor connection for motor 2 coil A. Place sense resistor to |
|      |        |        | GND near pin.                                                         |
| 02A2 | 16     | 0 (VS) | Motor 2 coil A output 2                                               |
| VS   | 17, 19 |        | Motor supply voltage. Provide filtering capacity near pin with        |
|      |        |        | shortest loop to nearest GNDP pin (respectively via GND plane).       |
| GNDP | 18     | GND    | Power GND. Connect to GND plane near pin.                             |
| O2B1 | 20     | 0 (VS) | Motor 2 coil B output 1                                               |
| BR2B | 21     |        | Sense resistor connection for motor 2 coil B. Place sense resistor to |
|      |        |        | GND near pin.                                                         |
| O2B2 | 22     | 0 (VS) | Motor 2 coil B output 2                                               |
| O1B2 | 39     | 0 (VS) | Motor 1 coil B output 2                                               |
| BR1B | 40     |        | Sense resistor connection for motor 1 coil B. Place sense resistor to |
|      |        |        | GND near pin.                                                         |
| 01B1 | 41     | 0 (VS) | Motor 1 coil B output 1                                               |
| VS   | 42, 44 |        | Motor supply voltage. Provide filtering capacity near pin with        |
|      |        |        | shortest loop to nearest GNDP pin (respectively via GND plane).       |
| GNDP | 43     | GND    | Power GND. Connect to GND plane near pin.                             |
| 01A2 | 45     | 0 (VS) | Motor 1 coil A output 2                                               |
| BR1A | 46     |        | Sense resistor connection for motor 1 coil A. Place sense resistor to |
|      |        |        | GND near pin.                                                         |
| 01A1 | 47     | 0 (VS) | Motor 1 coil A output 1                                               |

Table 2.4 Power driver pins

# 3 Sample Circuits

The sample circuits show the connection of the external components in different operation and supply modes. The connection of the bus interface and further digital signals is left out for clarity.

# 3.1 Standard Application Circuit



Figure 3.1 Standard application circuit

The standard application circuit uses a minimum set of additional components in order to operate the motor. Use low ESR capacitors for filtering the power supply which are capable to cope with the current ripple. The current ripple often depends on the power supply and cable length. The VCC\_IO voltage can be supplied from 5VOUT, or from an external source, e.g. a low drop 3.3V regulator. In order to minimize linear voltage regulator power dissipation of the internal 5V voltage regulator in applications where VM is high, a different (lower) supply voltage can be used for VSA, if available. For example, many applications provide a 12V supply in addition to a higher supply voltage like 24V. Using the 12V supply for VSA will reduce the power dissipation of the internal 5V regulator to about 37% of the dissipation caused by supply with the full motor voltage. For best motor chopper performance, an optional R/C-filter de-couples 5VOUT from digital noise cause by power drawn from VCC.

#### Basic layout hints

Place sense resistors and all filter capacitors as close as possible to the related IC pins. Use a solid common GND for all GND connections, also for sense resistor GND. Connect 5VOUT filtering capacitor directly to 5VOUT and GNDA pin. See layout hints for more details. Low ESR electrolytic capacitors are recommended for VS filtering.

#### Attention

In case VSA is supplied by a different voltage source, make sure that VSA does not exceed VS by more than one diode drop, especially also upon power up or power down.

# 3.2 5 V Only Supply



Figure 3.2 5V only operation

While the standard application circuit is limited to roughly 5.5 V lower supply voltage, a 5 V only application lets the IC run from a normal 5 V +/-5% supply. In this application, linear regulator drop must be minimized. Therefore, the major 5 V load is removed by supplying VCC directly from the external supply. In order to keep supply ripple away from the analog voltage reference, 5 VOUT should have an own filtering capacity and the 5 VOUT pin does not become bridged to the 5 V supply.

# 3.3 One Motor with High Current

The TMC2041 supports double motor current for a single driver by paralleling both power stages. In order to operate in this mode, activate the flag *single\_driver* in the global configuration register *GCONF*. This register can be locked for subsequent write access.



Figure 3.3 Driving a single motor with high current

# 3.4 External 5V Power Supply

When an external 5V power supply is available, the power dissipation caused by the internal linear regulator can be eliminated. This especially is beneficial in high voltage applications, and when thermal conditions are critical.

# 3.4.1 Internal Regulator Bridged

In case a clean external 5V supply is available, it can be used for complete supply of analog and digital part (Figure 3.4). The circuit will benefit from a well regulated supply, e.g. when using a +/-1% regulator. A precise supply guarantees increased motor current precision, because the voltage at 5VOUT directly is the reference voltage for all internal units of the driver, especially for motor current control. For best performance, the power supply should have low ripple to give a precise and stable supply at 5VOUT pin with remaining ripple well below 5mV. Some switching regulators have a higher remaining ripple, or different loads on the supply may cause lower frequency ripple. In this case, increase capacity attached to 5VOUT. In case the external supply voltage has poor stability or low frequency ripple, this would affect the precision of the motor current regulation as well as add chopper noise.



Figure 3.4 Using an external 5V supply to bypass internal regulator

# 3.5 Optimizing Analog Precision

The 5VOUT pin is used as an analog reference for operation of the TMC2041. Performance will degrade when there is voltage ripple on this pin. Most of the high frequency ripple in a TMC2041 design results from the operation of the internal digital logic. The digital logic switches with each edge of the clock signal. Further, ripple results from operation of the charge pump, which operates with roughly 1 MHz and draws current from the VCC pin. In order to keep this ripple as low as possible, an additional filtering capacitor can be put directly next to the VCC pin with vias to the GND plane giving a short connection to the digital GND pins (pin 6 and pin 34). Analog performance is best, when this ripple is kept away from the analog supply pin 5VOUT, using an additional series resistor of 2.2  $\Omega$ . The voltage drop on this resistor will be roughly 100 mV ( $I_{VCC} * R$ ).



Figure 3.5 RC-Filter on VCC for reduced ripple

# 3.6 Driver Protection and EME Circuitry

Some applications have to cope with ESD events caused by motor operation or external influence. Despite ESD circuitry within the driver chips, ESD events occurring during operation can cause a reset or even a destruction of the motor driver, depending on their energy. Especially plastic housings and belt drive systems tend to cause ESD events. It is best practice to avoid ESD events by attaching all conductive parts, especially the motors themselves to PCB ground, or to apply electrically conductive plastic parts. In addition, the driver can be protected up to a certain degree against ESD events or live plugging / pulling the motor, which also causes high voltages and high currents into the motor connector terminals. A simple scheme uses capacitors at the driver outputs to reduce the dV/dt caused by ESD events. Larger capacitors will bring more benefit concerning ESD suppression, but cause additional current flow in each chopper cycle, and thus increase driver power dissipation, especially at high supply voltages. The values shown are example values – they might be varied between 100pF and 1nF. The capacitors also dampen high frequency noise injected from digital parts of the circuit and thus reduce electromagnetic emission. A more elaborate scheme uses LC filters to de-couple the driver outputs from the motor connector. Varistors in between of the coil terminals eliminate coil overvoltage caused by live plugging. Optionally protect all outputs by a varistor against ESD voltage.



Figure 3.6 Simple ESD enhancement and more elaborate motor output protection

## 4 SPI Interface

# 4.1 SPI Datagram Structure

The TMC2041 uses 40 bit SPI<sup>TM</sup> (Serial Peripheral Interface, SPI is Trademark of Motorola) datagrams for communication with a microcontroller. Microcontrollers which are equipped with hardware SPI are typically able to communicate using integer multiples of 8 bit. The NCS line of the TMC2041 must be handled in a way, that it stays active (low) for the complete duration of the datagram transmission.

Each datagram sent to the device is composed of an address byte followed by four data bytes. This allows direct 32 bit data word communication with the register set. Each register is accessed via 32 data bits even if it uses less than 32 data bits.

For simplification, each register is specified by a one byte address:

- For a read access the most significant bit of the address byte is 0.
- For a write access the most significant bit of the address byte is 1.

Most registers are write only registers, some can be read additionally, and there are also some read only registers.

| SPI DATAGRAM STRUCTURE                                               |                 |                 |                                                                                               |                        |  |  |  |  |  |  |  |  |
|----------------------------------------------------------------------|-----------------|-----------------|-----------------------------------------------------------------------------------------------|------------------------|--|--|--|--|--|--|--|--|
| MSB (transmitted first)                                              |                 | 40 bit          |                                                                                               | LSB (transmitted last) |  |  |  |  |  |  |  |  |
| 39                                                                   |                 |                 |                                                                                               | 0                      |  |  |  |  |  |  |  |  |
| → 8 bit address<br>← 8 bit SPI status                                | ←-              | ← → 32 bit data |                                                                                               |                        |  |  |  |  |  |  |  |  |
| 39 32                                                                |                 | 31 0            |                                                                                               |                        |  |  |  |  |  |  |  |  |
| → to TMC2041:  RW + 7 bit address  ← from TMC2041:  8 bit SPI status | 8 bit data      | 8 bit data      | 8 bit data                                                                                    | 8 bit data             |  |  |  |  |  |  |  |  |
| 39 / 38 32                                                           | 31 24           | 23 16           | 15 8                                                                                          | 7 0                    |  |  |  |  |  |  |  |  |
| w 3832<br>3 3 3 3 3 3 3 3                                            |                 |                 | 1512 118<br>1 1 1 1 1 1 1 0 0                                                                 | 74 30                  |  |  |  |  |  |  |  |  |
| 9 8 7 6 5 4 3 2                                                      | 1 0 9 8 7 6 5 4 |                 | 1     1     1     1     1     1     9     8       5     4     3     2     1     0     9     8 | 7 6 5 4 3 2 1 0        |  |  |  |  |  |  |  |  |

## 4.1.1 Selection of Write / Read (WRITE\_notREAD)

The read and write selection is controlled by the MSB of the address byte (bit 39 of the SPI datagram). This bit is 0 for read access and 1 for write access. So, the bit named W is a WRITE\_notREAD control bit. The active high write bit is the MSB of the address byte. So, 0x80 has to be added to the address for a write access. The SPI interface always delivers data back to the master, independent of the W bit. The data transferred back is the data read from the address which was transmitted with the *previous* datagram, if the previous access was a read access. If the previous access was a write access, then the data read back mirrors the previously received write data. So, the difference between a read and a write access is that the read access does not transfer data to the addressed register but it transfers the address only and its 32 data bits are dummies, and, further the following read or write access delivers back the data read from the address transmitted in the preceding read cycle.

A read access request datagram uses dummy write data. Read data is transferred back to the master with the subsequent read or write access. Hence, reading multiple registers can be done in a pipelined fashion.

Whenever data is read from or written to the TMC2041, the MSBs delivered back contain the SPI status, SPI\_STATUS, a number of eight selected status bits.

#### Example:

For a read access to the register (*CHOPCONF*) with the address 0x6C, the address byte has to be set to 0x6C in the access preceding the read access. For a write access to the register (*CHOPCONF*), the address byte has to be set to 0x80 + 0x6C = 0xEC. For read access, the data bit might have any value (-). So, one can set them to 0.

| action                               | data sent to TMC2041 | data received from TMC2041 |
|--------------------------------------|----------------------|----------------------------|
| read CHOPCONF1                       | → 0x6C00000000       | ← 0xSS & unused data       |
| read CHOPCONF1                       | → 0x6C00000000       | ← 0xSS & CHOPCONF1         |
| write CHOPCONF1:= 0x00ABCDEF         | → 0xEC00ABCDEF       | ← 0xSS & CHOPCONF1         |
| write <i>CHOPCONF1</i> := 0x00123456 | → 0xEC00123456       | ← 0xSS00ABCDEF             |

<sup>\*)</sup> S: is a placeholder for the status bits SPI\_STATUS

## 4.1.2 SPI Status Bits Transferred with Each Datagram Read Back

New status information becomes latched at the end of each access and is available with the next SPI transfer.

| SPI_ | SPI_STATUS - status flags transmitted with each SPI access in bits 39 to 32 |                                                                           |  |  |  |  |  |  |  |
|------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Bit  | Name                                                                        | Comment                                                                   |  |  |  |  |  |  |  |
| 7    | -                                                                           | reserved (0)                                                              |  |  |  |  |  |  |  |
| 6    | -                                                                           | reserved (0)                                                              |  |  |  |  |  |  |  |
| 5    | -                                                                           | reserved (0)                                                              |  |  |  |  |  |  |  |
| 4    | -                                                                           | reserved (0)                                                              |  |  |  |  |  |  |  |
| 3    | -                                                                           | reserved (0)                                                              |  |  |  |  |  |  |  |
| 2    | driver_error(2)                                                             | GSTAT[2] – 1: Signals driver 2 driver error (clear by reading GSTAT)      |  |  |  |  |  |  |  |
| 1    | driver_error(1)                                                             | GSTAT[1] - 1: Signals driver 1 driver error (clear by reading GSTAT)      |  |  |  |  |  |  |  |
| 0    | reset_flag                                                                  | GSTAT[0] – 1: Signals, that a reset has occurred (clear by reading GSTAT) |  |  |  |  |  |  |  |

## 4.1.3 Data Alignment

All data are right aligned. Some registers represent unsigned (positive) values, some represent integer values (signed) as two's complement numbers, single bits or groups of bits are represented as single bits respectively as integer groups.

# 4.2 SPI Signals

The SPI bus on the TMC2041 has four signals:

- SCK bus clock input
- SDI serial data input
- SDO serial data output
- CSN chip select input (active low)

The slave is enabled for an SPI transaction by a low on the chip select input CSN. Bit transfer is synchronous to the bus clock SCK, with the slave latching the data from SDI on the rising edge of SCK and driving data to SDO following the falling edge. The most significant bit is sent first. A minimum of 40 SCK clock cycles is required for a bus transaction with the TMC2041.

If more than 40 clocks are driven, the additional bits shifted into SDI are shifted out on SDO after a 40-clock delay through an internal shift register. This can be used for daisy chaining multiple chips.

CSN must be low during the whole bus transaction. When CSN goes high, the contents of the internal shift register are latched into the internal control register and recognized as a command from the master to the slave. If more than 40 bits are sent, only the last 40 bits received before the rising edge of CSN are recognized as the command.

# 4.3 Timing

The SPI interface is synchronized to the internal system clock, which limits the SPI bus clock SCK to half of the system clock frequency. If the system clock is based on the on-chip oscillator, an additional 10% safety margin must be used to ensure reliable data transmission. All SPI inputs as well as the ENN input are internally filtered to avoid triggering on pulses shorter than 20ns. Figure 4.1 shows the timing parameters of an SPI bus transaction, and the table below specifies their values.



Figure 4.1 SPI timing

Hint
Usually this SPI timing is referred to as SPI MODE 3

| SPI interface timing                             | AC-Characteristics             |                                                                                                       |                     |                        |                      |      |  |  |  |  |  |  |
|--------------------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------|---------------------|------------------------|----------------------|------|--|--|--|--|--|--|
|                                                  | clock period: t <sub>CLK</sub> |                                                                                                       |                     |                        |                      |      |  |  |  |  |  |  |
| Parameter                                        | Symbol                         | Conditions                                                                                            | Min                 | Тур                    | Max                  | Unit |  |  |  |  |  |  |
| SCK valid before or after change of CSN          | t <sub>CC</sub>                |                                                                                                       | 10                  |                        |                      | ns   |  |  |  |  |  |  |
| CSN high time                                    | t <sub>CSH</sub>               | *) Min time is for<br>synchronous CLK<br>with SCK high one<br>t <sub>CH</sub> before CSN high<br>only | t <sub>CLK</sub> *) | >2t <sub>CLK</sub> +10 |                      | ns   |  |  |  |  |  |  |
| SCK low time                                     | t <sub>CL</sub>                | *) Min time is for<br>synchronous CLK<br>only                                                         | t <sub>CLK</sub> *) | >t <sub>CLK</sub> +10  |                      | ns   |  |  |  |  |  |  |
| SCK high time                                    | t <sub>CH</sub>                | *) Min time is for<br>synchronous CLK<br>only                                                         | t <sub>CLK</sub> *) | >t <sub>CLK</sub> +10  |                      | ns   |  |  |  |  |  |  |
| SCK frequency using internal clock               | f <sub>SCK</sub>               | assumes minimum OSC frequency                                                                         |                     |                        | 4                    | MHz  |  |  |  |  |  |  |
| SCK frequency using external 16MHz clock         | f <sub>SCK</sub>               | assumes<br>synchronous CLK                                                                            |                     |                        | 8                    | MHz  |  |  |  |  |  |  |
| SDI setup time before rising edge of SCK         | t <sub>DU</sub>                |                                                                                                       | 10                  |                        |                      | ns   |  |  |  |  |  |  |
| SDI hold time after rising edge of SCK           | t <sub>DH</sub>                |                                                                                                       | 10                  |                        |                      | ns   |  |  |  |  |  |  |
| Data out valid time after falling SCK clock edge | t <sub>DO</sub>                | no capacitive load on SDO                                                                             |                     |                        | t <sub>FILT</sub> +5 | ns   |  |  |  |  |  |  |
| SDI, SCK and CSN filter delay time               | t <sub>FILT</sub>              | rising and falling edge                                                                               | 12                  | 20                     | 30                   | ns   |  |  |  |  |  |  |

# 5 UART Single Wire Interface

The UART single wire interface allows the control of the TMC2041 with any microcontroller UART. It shares transmit and receive line like an RS485 based interface. Data transmission is secured using a cyclic redundancy check, so that increased interface distances (e.g. over cables between two PCBs) can be bridged without the danger of wrong or missed commands even in the event of electro-magnetic disturbance. The automatic baud rate detection and an advanced addressing scheme make this interface easy and flexible to use.

# 5.1 Datagram Structure

## 5.1.1 Write Access

|                                                     | UART WRITE ACCESS DATAGRAM STRUCTURE |   |    |   |   |                        |   |                           |   |                       |      |                                          |      |     |   |      |    |   |    |
|-----------------------------------------------------|--------------------------------------|---|----|---|---|------------------------|---|---------------------------|---|-----------------------|------|------------------------------------------|------|-----|---|------|----|---|----|
| each byte is LSBMSB, highest byte transmitted first |                                      |   |    |   |   |                        |   |                           |   |                       |      |                                          |      |     |   |      |    |   |    |
|                                                     | 0 63                                 |   |    |   |   |                        |   |                           |   |                       |      |                                          |      |     |   |      |    |   |    |
| sync + reserved                                     |                                      |   |    |   |   | 8 bit slave<br>address |   | RW + 7 bit register addr. |   | 32 bit data           |      |                                          | CRC  |     |   |      |    |   |    |
|                                                     |                                      |   | 0. | 7 |   |                        |   | 815                       |   |                       | 1623 |                                          | 2455 |     |   | 5663 |    |   |    |
| 1                                                   | 0                                    | 1 | 0  |   |   | don't o<br>ed in (     |   | SLAVEADDR                 |   | register<br>address 1 |      | data bytes 3, 2, 1, 0 (high to low byte) |      | CRC |   |      |    |   |    |
| 0                                                   | Н                                    | 5 | 3  | 4 | 5 | 9                      | 7 | 8                         | ı | 15                    | 16   | ı                                        | 83   | 24  | i | 55   | 95 | i | 63 |

A sync nibble precedes each transmission to and from the TMC2041 and is embedded into the first transmitted byte, followed by an addressing byte. Each transmission allows a synchronization of the internal baud rate divider to the master clock. The actual baud rate is adapted and variations of the internal clock frequency are compensated. Thus, the baud rate can be freely chosen within the valid range. Each transmitted byte starts with a start bit (logic 0, low level on SWIOP) and ends with a stop bit (logic 1, high level on SWIOP). The bit time is calculated by measuring the time from the beginning of start bit (1 to 0 transition) to the end of the sync frame (1 to 0 transition from bit 2 to bit 3). All data is transmitted byte wise. The 32 bit data words are transmitted with the highest byte first.

A minimum baud rate of 9000 baud is permissible, assuming 20 MHz clock (worst case for low baud rate). Maximum baud rate is  $f_{CLK}/16$  due to the required stability of the baud clock.

The slave address is determined by the register *SLAVEADDR*. If the external address pin NEXTADDR is set, the slave address becomes incremented by one.

The communication becomes reset if a pause time of longer than 63 bit times between the start bits of two successive bytes occurs. This timing is based on the last correctly received datagram. In this case, the transmission needs to be restarted after a failure recovery time of minimum 12 bit times of bus idle time. This scheme allows the master to reset communication in case of transmission errors. Any pulse on an idle data line below 16 clock cycles will be treated as a glitch and leads to a timeout of 12 bit times, for which the data line must be idle. Other errors like wrong CRC are also treated the same way. This allows a safe re-synchronization of the transmission after any error conditions. Remark, that due to this mechanism, an abrupt reduction of the baud rate to less than 15 percent of the previous value is not possible.

Each accepted write datagram becomes acknowledged by the receiver by incrementing an internal cyclic datagram counter (8 bit). Reading out the datagram counter allows the master to check the success of an initialization sequence or single write accesses. Read accesses do not modify the counter.

## 5.1.2 Read Access

|   | UART READ ACCESS REQUEST DATAGRAM STRUCTURE                         |   |    |   |                  |   |   |           |   |    |      |                  |    |      |     |    |
|---|---------------------------------------------------------------------|---|----|---|------------------|---|---|-----------|---|----|------|------------------|----|------|-----|----|
|   | each byte is LSBMSB, highest byte transmitted first                 |   |    |   |                  |   |   |           |   |    |      |                  |    |      |     |    |
|   | sync + reserved 8 bit slave address RW + 7 bit register address CRC |   |    |   |                  |   |   |           |   |    |      |                  |    |      |     |    |
|   |                                                                     |   | 0. | 7 |                  |   |   | 815       |   |    | 1623 |                  |    | 2431 |     |    |
| 1 | 0                                                                   | 1 | 0  |   | rved (<br>includ |   |   | SLAVEADDR |   |    | ı    | register address |    |      | CRC |    |
| 0 | 1                                                                   | 2 | 3  | 4 | 5                | 9 | 7 | 8         | ı | 15 | 16   | i                | 23 | 24   |     | 31 |

The read access request datagram structure is identical to the write access datagram structure, but uses a lower number of user bits. Its function is the addressing of the slave and the transmission of the desired register address for the read access. The TMC2041 responds with the same baud rate as the master uses for the read request.

In order to ensure a clean bus transition from the master to the slave, the TMC2041 does not immediately send the reply to a read access, but it uses a programmable delay time after which the first reply byte becomes sent following a read request. This delay time can be set in multiples of eight bit times using SENDDELAY time setting (default=8 bit times) according to the needs of the master. In a multi-slave system, set SENDDELAY to min. 2 for all slaves. Otherwise a non-addressed slave might detect a transmission error upon read access to a different slave.

|   | UART READ ACCESS REPLY DATAGRAM STRUCTURE                                       |   |    |   |        |        |   |      |      |  |             |           |    |    |                           |    |    |     |    |
|---|---------------------------------------------------------------------------------|---|----|---|--------|--------|---|------|------|--|-------------|-----------|----|----|---------------------------|----|----|-----|----|
|   | each byte is LSBMSB, highest byte transmitted first                             |   |    |   |        |        |   |      |      |  |             |           |    |    |                           |    |    |     |    |
|   | 0 63                                                                            |   |    |   |        |        |   |      |      |  |             |           |    |    |                           |    |    |     |    |
|   | sync + reserved  8 bit slave RW + 7 bit address register addr.  32 bit data CRC |   |    |   |        |        |   |      |      |  |             |           |    |    |                           |    |    |     |    |
|   |                                                                                 |   | 0. | 7 |        |        |   | 815  |      |  |             | 1623 2455 |    |    | 5663                      |    |    |     |    |
| 1 | 0                                                                               | 1 | 0  |   | reserv | ed (0) |   | 0xFF |      |  | regi<br>add |           | 0  |    | bytes 3, 2,<br>h to low b |    |    | CRC |    |
| 0 | н                                                                               | 2 | m  | 4 | 2      | 9      | 7 | ∞    | 8 15 |  | 16          |           | 23 | 24 | ŀ                         | 55 | 26 | ÷   | 63 |

The read response is sent to the master using address code %1111. The transmitter becomes switched inactive four bit times after the last bit is sent.

Address %11111111 is reserved for read accesses going to the master. A slave cannot use this address.

#### **ERRATA IN READ ACCESS**

A known bug in the UART interface implementation affects read access to registers that change during the access. While the SPI interface takes a snapshot of the read register before transmission, the UART interface transfers the register directly MSB to LSB without taking a snapshot. This may lead to inconsistent data when reading out a register that changes during the transmission. Further, the CRC sent from the driver may be incorrect in this case (but must not), which will lead to the master repeating the read access. As a workaround, it is advised not to read out quickly changing registers like MSCNT during a motion, but instead first stop the motor and read out these values afterwards.

## 5.2 CRC Calculation

An 8 bit CRC polynomial is used for checking both read and write access. It allows detection of up to eight single bit errors. The CRC8-ATM polynomial with an initial value of zero is applied LSB to MSB, including the sync- and addressing byte. The sync nibble is assumed to always be correct. The TMC2041 responds only to correctly transmitted datagrams containing its own slave address. It increases its datagram counter for each correctly received write access datagram.

$$CRC = x^8 + x^2 + x^1 + x^0$$

#### **SERIAL CALCULATION EXAMPLE**

CRC = (CRC << 1) OR (CRC.7 XOR CRC.1 XOR CRC.0 XOR [new incoming bit])

```
C-CODE EXAMPLE FOR CRC CALCULATION
void swuart calcCRC(UCHAR* datagram, UCHAR datagramLength)
  int i,j;
  UCHAR* crc = datagram + (datagramLength-1); // CRC located in last byte of message
  UCHAR currentByte;
  for (i=0; i<(datagramLength-1); i++) {</pre>
                                                // Execute for all bytes of a message
                                                \ensuremath{//} Retrieve a byte to be sent from Array
    currentByte = datagram[i];
    for (j=0; j<8; j++) {
      if ((*crc >> 7) ^ (currentByte&0x01)) // update CRC based result of XOR operation
        *crc = (*crc << 1) ^ 0x07;
      else
      {
        *crc = (*crc << 1);
      currentByte = currentByte >> 1;
     // for CRC bit
  } // for message byte
```

# 5.3 UART Signals

The UART interface on the TMC2041 has following signals:

| TMC2041 UART | TMC2041 UART INTERFACE SIGNALS                                                                                                                                                                                             |  |  |  |  |  |  |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| SWIOP        | Non-inverted data input and output                                                                                                                                                                                         |  |  |  |  |  |  |
| SWION        | Inverted data input and output for use in differential transmission. Can be left open in a 5V IO voltage system. Tie to the half IO level voltage for best performance in a 3.3V single wire non-differential application. |  |  |  |  |  |  |
| NEXTADDR     | Address increment pin for sequential addressing scheme                                                                                                                                                                     |  |  |  |  |  |  |
| SD0          | Configuration input: Tie low for standard mode!                                                                                                                                                                            |  |  |  |  |  |  |

In UART mode (SW\_SEL high) the slave checks the single wire SWIOP and SWION for correctly received datagrams with its own address continuously. Both signals are switched as input during this time. It adapts to the baud rate based on the sync nibble, as described before. In case of a read access, it switches on its output drivers on SWIOP and SWION and sends its response using the same baud rate.

# 5.4 Addressing Multiple Slaves

#### **ADDRESSING ONE OR TWO SLAVES**

If only one or two TMC2041 are addressed by a master using a single UART interface, a hardware address selection can be done by setting the NEXTADDR pins to different levels.

#### **ADDRESSING UP TO 255 SLAVES**

A different approach can address any number of devices by using the input NEXTADDR as a selection pin. Addressing up to 255 units is possible.



#### EXAMPLE FOR ADDRESSING UP TO 255 TMC2041



Figure 5.1 Addressing multiple TMC2041 via single wire interface using chaining

#### Proceed as follows:

- Tie the NEXTADDR pin of your first TMC2041 to GND.
- Interconnect one of the general purpose IO-pins of the first TMC2041 to the next drivers NEXTADDR pin using an additional pull-up resistor. Connect further drivers in the same fashion.
- Now, the first driver responds to address 0. Following drivers are set to address 1.
- Program the first driver to its dedicated slave address. Note: once a driver is initialized with
  its slave address, its general purpose output, which is tied to the next drivers NEXTADDR has
  to be programmed as output and set to 0.
- Now, the second driver is accessible and can get its slave address. Further units can be programmed to their slave addresses sequentially.

continue procedure



Figure 5.2 Addressing multiple TMC2041 via differential interface, additional filtering for NEXTADDR

A different scheme (not shown) uses bus switches (like 74HC4066) to connect the bus to the next unit in the chain without using the NAI input. The bus switch can be controlled in the same fashion, using the NAO output to enable it (low level shall enable the bus switch). Once the bus switch is enabled it allows addressing the next bus segment. As bus switches add a certain resistance, the maximum number of nodes will be reduced.

It is possible to mix different styles of addressing in a system. For example a system using two boards with each two TMC2041 can have both devices on a board with a different level on NEXTADDR, while the next board is chained using analog switches separating the bus until the drivers on the first board have been programmed.

# 6 Register Mapping

This chapter gives an overview of the complete register set. Some of the registers bundling a number of single bits are detailed in extra tables. The functional practical application of the settings is detailed in dedicated chapters.

#### Note

- All registers become reset to 0 upon power up, unless otherwise noted.
- Add 0x80 to the address Addr for write accesses!

| NOTATION OF HEXADECIMAL AND BINARY NUMBERS |                                               |  |  |  |  |
|--------------------------------------------|-----------------------------------------------|--|--|--|--|
| 0x                                         | precedes a hexadecimal number, e.g. 0x04      |  |  |  |  |
| %                                          | precedes a multi-bit binary number, e.g. %100 |  |  |  |  |

| NOTATION OF R/W FIELD |                             |  |  |  |  |
|-----------------------|-----------------------------|--|--|--|--|
| R                     | Read only                   |  |  |  |  |
| W                     | Write only                  |  |  |  |  |
| R/W                   | Read- and writable register |  |  |  |  |
| R+C                   | Clear upon read             |  |  |  |  |

#### **OVERVIEW REGISTER MAPPING**

| REGISTER                        | DESCRIPTION                                                                                                                    |
|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| General Configuration Registers | These registers contain  - global configuration  - global status flags  - slave address configuration  - and I/O configuration |
| Current Setting                 | This register set offers registers for - driver current control and hold current                                               |
| Motor Driver Register Set       | This register set offers registers for - chopper and driver configuration - coolStep and stallGuard2 configuration             |

# 6.1 General Configuration Registers

| GENER | AL CONFI | GURAT | ION REGISTERS | (0x000   | x0F)                                                                                                                                                                                           |
|-------|----------|-------|---------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R/W   | Addr     | n     | Register      | Descri   | ption / bit names                                                                                                                                                                              |
|       |          |       |               | Bit<br>0 | GCONF - Global configuration flags single driver                                                                                                                                               |
|       |          |       |               |          | 0: Two motors can be operated.                                                                                                                                                                 |
|       |          |       |               |          | 1: Single motor, double current operation - driver 2 outputs are identical to driver 1, all driver 2 related controls are unused in this mode.  Attention: Set correctly before driver enable! |
|       |          |       |               | 1        | stepdir1_enable                                                                                                                                                                                |
|       |          |       |               |          | <ul><li>0: Driver 1 does not accept steps.</li><li>1: Step/Dir interface enabled via STEP1 and DIR1</li></ul>                                                                                  |
|       |          |       |               | 2        | stepdir2_enable                                                                                                                                                                                |
|       |          |       |               |          | 0: Driver 2 does not accept steps.                                                                                                                                                             |
|       |          |       |               |          | 1: Step/Dir interface enabled via STEP2 and DIR2                                                                                                                                               |
|       |          |       |               | 3        | reserved                                                                                                                                                                                       |
|       |          |       |               | set to 0 |                                                                                                                                                                                                |
|       |          |       | CCONE         | 4        | reserved                                                                                                                                                                                       |
| RW    | 0x00     | 10    | GCONF         |          | set to 0                                                                                                                                                                                       |
|       |          |       |               | 5        | reserved set to 0                                                                                                                                                                              |
|       |          |       |               | 6        | reserved                                                                                                                                                                                       |
|       |          |       |               |          | set to 0                                                                                                                                                                                       |
|       |          |       |               | 7        | test_mode                                                                                                                                                                                      |
|       |          |       |               |          | 0: Normal operation                                                                                                                                                                            |
|       |          |       |               |          | 1: Enable analog test output on pin REFR2<br>SLAVEADDR selects the function of REFR2:<br>04: T120, DAC1, VDDH1, DAC2, VDDH2                                                                    |
|       |          |       |               | 0        | Attention: Not for user, set to 0 for normal operation!                                                                                                                                        |
|       |          |       |               | 8        | <ul><li>shaft1</li><li>1: Inverse motor 1 direction</li></ul>                                                                                                                                  |
|       |          |       |               | 9        | shaft2 1: Inverse motor 2 direction                                                                                                                                                            |
|       |          |       |               | 10       | lock_gconf                                                                                                                                                                                     |
|       |          |       |               |          | 1: GCONF is locked against further write access.                                                                                                                                               |

| GENERA | AL CONFIC | GURAT       | ON REGISTERS | (0x000x0F)                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------|-----------|-------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R/W    | Addr      | n           | Register     | Description / bit names                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|        |           |             |              | Bit GSTAT - Global status flags                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|        |           |             |              | 0 reset 1: Indicates that the IC has been reset since the last read access to GSTAT. All registers have been cleared to reset values.                                                                                                                                                                                                                                                                                                                                                  |
| R+C    | 0x01      | 4           | GSTAT        | <ul> <li>1 drv_err1</li> <li>1: Indicates, that driver 1 has been shut down due to overtemperature or short circuit detection since the last read access. Read DRV_STATUS1 for details. The flag can only be reset when all error conditions are cleared.</li> </ul>                                                                                                                                                                                                                   |
|        |           |             |              | <ul> <li>2 drv_err2</li> <li>1: Indicates, that driver 2 has been shut down due to overtemperature or short circuit detection since the last read access. Read DRV_STATUS2 for details. The flag can only be reset when all error conditions are cleared.</li> <li>3 uv_cp</li> <li>1: Indicates an undervoltage on the charge pump. The driver is disabled in this case.</li> </ul>                                                                                                   |
| R      | 0x02      | 8           | IFCNT        | Interface transmission counter. This register becomes incremented with each successful UART interface write access. It can be read out to check the serial transmission for lost data. Read accesses do not change the content. Disabled in SPI operation. The counter wraps around from 255 to 0.                                                                                                                                                                                     |
| W      | 0x03      | 8<br>+<br>4 | SLAVECONF    | Bit SLAVECONF  70 SLAVEADDR: Sets the address of unit for the UART interface. The address becomes incremented by one when the external address pin NEXTADDR is active. Range: 0-253 (254), default=0 In ring mode, 0 disables forwarding.  118 SENDDELAY: 0, 1: 8 bit times (not allowed with multiple slaves) 2, 3: 3*8 bit times 4, 5: 5*8 bit times 6, 7: 7*8 bit times 6, 7: 7*8 bit times 10, 11: 11*8 bit times 11, 13*8 bit times 12, 13: 13*8 bit times 14, 15: 15*8 bit times |
| R      | 0x04      | 9 + 8       | INPUT        | Reads the digital state of all input pins available plus the state of IO pins set to output.  0 io0_in: IO0 polarity 1 io1_in: IO1 polarity 2 io2_in: IO2 polarity 3 io3_in: IO3 polarity 4 iop_in: IOP pin polarity (always input in SPI mode) 5 ion_in: ION pin polarity (always input in SPI mode) 6 nextaddr_in: NEXTADDR pin polarity 7 drv_enn_in: DRV_ENN pin polarity 8 sw_comp_in: UART input comparator (1: IOP voltage is above ION voltage). The accuracy is about 20mV.   |

| GENER | GENERAL CONFIGURATION REGISTERS (0x000x0F) |   |          |                         |                                                     |  |  |
|-------|--------------------------------------------|---|----------|-------------------------|-----------------------------------------------------|--|--|
| R/W   | Addr                                       | n | Register | Description I bit names |                                                     |  |  |
|       |                                            |   |          | 31                      | VERSION: 0x10=version of the IC                     |  |  |
|       |                                            |   |          | 24                      | Identical numbers mean full digital compatibility.  |  |  |
|       |                                            |   |          | Bit                     | OUTPUT                                              |  |  |
|       |                                            |   |          |                         | Sets the IO output pin polarity and data direction. |  |  |
|       |                                            |   |          | 0                       | io0_out: I00 output polarity                        |  |  |
|       |                                            |   |          | 1                       | io1_out: IO1 output polarity                        |  |  |
| W     |                                            | 4 | ОИТРИТ   | 2                       | io2_out: IO2 output polarity                        |  |  |
| VV    |                                            | 4 | OUTFUT   | 3                       | -                                                   |  |  |
|       |                                            | 4 |          | 8                       | ioddr0 (IO0: 0=input, 1=output)                     |  |  |
|       |                                            |   |          | 9                       | ioddr1 (IO1: 0=input, 1=output)                     |  |  |
|       |                                            |   |          | 10                      | ioddr2 (IO2: 0=input, 1=output)                     |  |  |
|       |                                            |   |          | 11                      | - (IO3 is always input)                             |  |  |

Addresses **Addr** are specified for motor 1 (upper value) and motor 2 (second address).

# 6.2 Current Setting

| RAMP ( | RAMP GENERATOR DRIVER FEATURE CONTROL REGISTER SET (MOTOR 1: 0x300x36, MOTOR 2: 0x500x56) |             |            |                         |                                                                                                                      |  |  |  |
|--------|-------------------------------------------------------------------------------------------|-------------|------------|-------------------------|----------------------------------------------------------------------------------------------------------------------|--|--|--|
| R/W    | Addr                                                                                      | n           | Register   | Description I bit names |                                                                                                                      |  |  |  |
|        |                                                                                           |             |            | Bit                     | IHOLD_IRUN - Driver current control                                                                                  |  |  |  |
|        |                                                                                           |             |            | 40                      | IHOLD                                                                                                                |  |  |  |
|        | 0×30                                                                                      |             |            |                         | Standstill current (0=1/3231=32/32)                                                                                  |  |  |  |
|        |                                                                                           |             |            | 128                     | IRUN                                                                                                                 |  |  |  |
|        |                                                                                           |             | THOUS TRUM |                         | Motor run current (0=1/3231=32/32)                                                                                   |  |  |  |
| W      |                                                                                           | 5<br>+<br>5 |            |                         | Hint: Choose sense resistors in a way, that normal IRUN is 16 to 31 for best microstep performance.                  |  |  |  |
| VV     | 0x50                                                                                      |             | IHOLD_IRUN | 1916                    | IHOLDDELAY                                                                                                           |  |  |  |
|        | OX30                                                                                      | 4           |            |                         | Controls the number of clock cycles for motor power down. The smooth transition avoids a motor jerk upon power down. |  |  |  |
|        |                                                                                           |             |            |                         | 0: instant power down 115: Delay per current reduction step in multiple of 2^18 clocks                               |  |  |  |

# 6.3 Motor Driver Registers

| R/W | Addr         | n     | Register       | Description / bit names                                                                                                                                                                                                                                            | Range [Unit] |
|-----|--------------|-------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| R   | 0x6A<br>0x7A | 10    | MSCNT          | Microstep counter. Indicates actual position in the microstep table for <i>CUR_B</i> . <i>CUR_A</i> uses an offset of 256.                                                                                                                                         | 01023        |
| R   | 0x6B<br>0x7B | 9 + 9 | MSCURACT       | bit 8 0: Sine CUR_B (signed):  Actual microstep current for motor phase B as read from microstep table (not scaled by current)  bit 24 16: Cosine CUR_A (signed):  Actual microstep current for motor phase A as read from microstep table (not scaled by current) | +/-0255      |
| RW  | 0x6C<br>0x7C | 32    | CHOPCONF       | chopper and driver configuration See separate table!                                                                                                                                                                                                               |              |
| W   | 0x6D<br>0x7D | 25    | COOLCONF       | coolStep smart current control register and stallGuard2 configuration See separate table!                                                                                                                                                                          |              |
| R   | 0x6F<br>0x7F | 32    | DRV_<br>STATUS | stallGuard2 value and driver error flags See separate table!                                                                                                                                                                                                       |              |

# 6.3.1 CHOPCONF - Chopper Configuration

| 0x60 | , <b>0</b> x <b>7</b> C: <i>CHO</i> | PCONF - CHOPPER CONFI  | GURATION                                                                                                        |  |  |  |  |  |
|------|-------------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Bit  | Name                                | Function               | Comment                                                                                                         |  |  |  |  |  |
| 31   | -                                   | reserved               | set to 0                                                                                                        |  |  |  |  |  |
| 30   | diss2g                              | short to GND           | 0: Short to GND protection is on                                                                                |  |  |  |  |  |
|      | J 22 3                              | protection disable     | 1: Short to GND protection is disabled                                                                          |  |  |  |  |  |
| 29   | dedge                               | enable double edge     | 1: Enable step impulse at each step edge to reduce step                                                         |  |  |  |  |  |
|      |                                     | step pulses            | frequency requirement.                                                                                          |  |  |  |  |  |
| 28   | intpol16                            | 16 microsteps with     | 1: In 16 microstep mode, the microstep resolution                                                               |  |  |  |  |  |
|      |                                     | interpolation          | becomes extrapolated to 256 microsteps for smoothest                                                            |  |  |  |  |  |
|      |                                     |                        | motor operation                                                                                                 |  |  |  |  |  |
| 27   | mres3                               | MRES                   | %0000:                                                                                                          |  |  |  |  |  |
| 26   | mres2                               | micro step resolution  | Native 256 microstep setting.                                                                                   |  |  |  |  |  |
| 25   | mres1                               |                        |                                                                                                                 |  |  |  |  |  |
| 24   | mres0                               |                        | %0001 %1000:                                                                                                    |  |  |  |  |  |
|      |                                     |                        | 128, 64, 32, 16, 8, 4, 2, FULLSTEP                                                                              |  |  |  |  |  |
|      |                                     |                        | Reduced microstep resolution.                                                                                   |  |  |  |  |  |
|      |                                     |                        | The resolution gives the number of microstep entries per                                                        |  |  |  |  |  |
|      |                                     |                        | sine quarter wave.                                                                                              |  |  |  |  |  |
|      |                                     |                        | Especially when switching to a low resolution of 8                                                              |  |  |  |  |  |
|      |                                     |                        | microsteps and below, take care to switch at certain microstep positions. The switching position determines the |  |  |  |  |  |
|      |                                     |                        | sequence of patterns.                                                                                           |  |  |  |  |  |
|      |                                     |                        | step width=2^MRES [microsteps]                                                                                  |  |  |  |  |  |
| 23   | -                                   | reserved               | set to 0                                                                                                        |  |  |  |  |  |
| 22   | -                                   |                        |                                                                                                                 |  |  |  |  |  |
| 21   | -                                   |                        |                                                                                                                 |  |  |  |  |  |
| 20   | -                                   |                        |                                                                                                                 |  |  |  |  |  |
| 19   | -                                   | reserved               | set to 0                                                                                                        |  |  |  |  |  |
| 18   | -                                   | reserved               | set to 0                                                                                                        |  |  |  |  |  |
| 17   | vsense                              | sense resistor voltage | 0: Low sensitivity, high sense resistor voltage                                                                 |  |  |  |  |  |
|      |                                     | based current scaling  | 1: High sensitivity, low sense resistor voltage                                                                 |  |  |  |  |  |
| 16   | tbl1                                | TBL                    | %00 %11:                                                                                                        |  |  |  |  |  |
| 15   | tbl0                                | blank time select      | Set comparator blank time to 16, 24, 36 or 54 clocks                                                            |  |  |  |  |  |
|      |                                     |                        | Hint: %01 or %10 recommended for most applications                                                              |  |  |  |  |  |
| 14   | chm                                 | chopper mode           | O Standard mode (spreadCycle)                                                                                   |  |  |  |  |  |
|      |                                     |                        | 1 Constant off time with fast decay time.                                                                       |  |  |  |  |  |
|      |                                     |                        | Fast decay time is also terminated when the                                                                     |  |  |  |  |  |
|      |                                     |                        | negative nominal current is reached. Fast decay is                                                              |  |  |  |  |  |
| 4.5  | 1.6                                 | T055 :                 | after on time.                                                                                                  |  |  |  |  |  |
| 13   | rndtf                               | random TOFF time       | O Chopper off time is fixed as set by TOFF                                                                      |  |  |  |  |  |
|      |                                     |                        | 1 Random mode, TOFF is random modulated by                                                                      |  |  |  |  |  |
| 42   | 1: 61                               | f                      | dN <sub>CLK</sub> = -12 +3 clocks.                                                                              |  |  |  |  |  |
| 12   | disfdcc                             | fast decay mode        | chm=1:                                                                                                          |  |  |  |  |  |
|      |                                     |                        | disfdcc=1 disables current comparator usage for termi-                                                          |  |  |  |  |  |
|      |                                     |                        | nation of the fast decay cycle                                                                                  |  |  |  |  |  |

| 0x6C | 0x6C, 0x7C: CHOPCONF - CHOPPER CONFIGURATION |                         |                                                                                   |                                                      |  |
|------|----------------------------------------------|-------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------|--|
| Bit  | Name                                         | Function                | Comment                                                                           |                                                      |  |
| 11   | fd3                                          | TFD [3]                 | chm=1:                                                                            |                                                      |  |
|      |                                              |                         | MSB of fast decay time setting TFD                                                |                                                      |  |
| 10   | hend3                                        | HEND                    | chm=0                                                                             | %0000 %1111:                                         |  |
| 9    | hend2                                        | hysteresis low value    |                                                                                   | Hysteresis is -3, -2, -1, 0, 1,, 12                  |  |
| 8    | hend1                                        | OFFSET                  |                                                                                   | (1/512 of this setting adds to current setting)      |  |
| 7    | hend0                                        | sine wave offset        | This is the hysteresis value which become used for the hysteresis chopper.        |                                                      |  |
|      |                                              |                         |                                                                                   |                                                      |  |
|      |                                              |                         | chm=1                                                                             | %0000 %1111:                                         |  |
|      |                                              |                         | Offset is -3, -2, -1, 0, 1,, 12                                                   |                                                      |  |
|      |                                              |                         |                                                                                   | This is the sine wave offset and 1/512 of the        |  |
|      |                                              |                         |                                                                                   | value becomes added to the absolute value            |  |
|      |                                              |                         |                                                                                   | of each sine wave entry.                             |  |
| 6    | hstrt2                                       | HSTRT                   | chm=0                                                                             | %000 %111:                                           |  |
| 5    | hstrt1                                       | hysteresis start value  | Add 1, 2,, 8 to hysteresis low value HEND                                         |                                                      |  |
| 4    | hstrt0                                       | added to HEND           | (1/512 of this setting adds to current setting)                                   |                                                      |  |
|      |                                              |                         |                                                                                   | Attention: Effective HEND+HSTRT ≤ 16.                |  |
|      |                                              |                         |                                                                                   | Hint: Hysteresis decrement is done each 16           |  |
|      |                                              | TED [2 0]               | clocks                                                                            |                                                      |  |
|      |                                              | TFD [20]                | chm=1 Fast decay time setting (MSB: fd3):                                         |                                                      |  |
|      |                                              | fast decay time setting |                                                                                   | %0000 %1111:                                         |  |
|      |                                              |                         |                                                                                   | Fast decay time setting <i>TFD</i> with              |  |
| 3    | toff3                                        | TOFF off time           | Off time a                                                                        | N <sub>CLK</sub> = 32*HSTRT (%0000: slow decay only) |  |
| 2    | toff2                                        | and driver enable       | Off time setting controls duration of slow decay phase                            |                                                      |  |
| 1    |                                              | and driver enable       | N <sub>CLK</sub> = 24 + 32* <i>TOFF</i><br>%0000: Driver disable, all bridges off |                                                      |  |
| 0    | toff1                                        |                         | %0000: Driver disable, all bridges on %0001: 1 – use only with TBL ≥ 36 clocks    |                                                      |  |
| U    | toff0                                        |                         |                                                                                   |                                                      |  |
|      |                                              |                         | %0010 %1111: 2 15                                                                 |                                                      |  |

# 6.3.2 COOLCONF - Smart Energy Control coolStep and stallGuard2

| <b>0</b> x6D | 0x6D, 0x7D: COOLCONF - SMART ENERGY CONTROL COOLSTEP AND STALLGUARD2 |                              |                                                                                                                  |  |  |
|--------------|----------------------------------------------------------------------|------------------------------|------------------------------------------------------------------------------------------------------------------|--|--|
| Bit          | Name                                                                 | Function                     | Comment                                                                                                          |  |  |
|              | -                                                                    | reserved                     | set to 0                                                                                                         |  |  |
| 24           | sfilt                                                                | stallGuard2 filter<br>enable | O Standard mode, high time resolution for stallGuard2                                                            |  |  |
|              |                                                                      |                              | 1 Filtered mode, stallGuard2 signal updated for each four fullsteps only to compensate for motor pole tolerances |  |  |
| 23           | -                                                                    | reserved                     | set to 0                                                                                                         |  |  |
| 22           | sgt6                                                                 | stallGuard2 threshold        | This signed value controls stallGuard2 level for stall                                                           |  |  |
| 21           | sgt5                                                                 | value                        | output and sets the optimum measurement range for                                                                |  |  |
| 20           | sgt4                                                                 |                              | readout. A lower value gives a higher sensitivity. Zero is                                                       |  |  |
| 19           | sgt3                                                                 |                              | the starting value working with most motors.                                                                     |  |  |
| 18           | sgt2                                                                 |                              | -64 to +63: A higher value makes stallGuard2 less                                                                |  |  |
| 17           | sgt1                                                                 |                              | sensitive and requires more torque to                                                                            |  |  |
| 16           | sgt0                                                                 |                              | indicate a stall.                                                                                                |  |  |
| 15           | seimin                                                               | minimum current for          | 0: 1/2 of current setting (IRUN)                                                                                 |  |  |
|              |                                                                      | smart current control        | 1: 1/4 of current setting (IRUN)                                                                                 |  |  |
| 14           | sedn1                                                                | current down step            | %00: For each 32 stallGuard2 values decrease by one                                                              |  |  |
| 13           | sedn0                                                                | speed                        | %01: For each 8 stallGuard2 values decrease by one                                                               |  |  |
|              |                                                                      |                              | %10: For each 2 stallGuard2 values decrease by one                                                               |  |  |
|              |                                                                      |                              | %11: For each stallGuard2 value decrease by one                                                                  |  |  |
| 12           | -                                                                    | reserved                     | set to 0                                                                                                         |  |  |
| 11           | semax3                                                               | stallGuard2 hysteresis       | If the stallGuard2 result is equal to or above                                                                   |  |  |
| 10           | semax2                                                               | value for smart current      | (SEMIN+SEMAX+1)*32, the motor current becomes                                                                    |  |  |
| 9            | semax1                                                               | control                      | decreased to save energy.                                                                                        |  |  |
| 8            | semax0                                                               |                              | %0000 %1111: 0 15                                                                                                |  |  |
| 7            | -                                                                    | reserved                     | set to 0                                                                                                         |  |  |
| 6            | seup1                                                                | current up step width        | Current increment steps per measured stallGuard2 value                                                           |  |  |
| 5            | seup0                                                                |                              | %00 %11: 1, 2, 4, 8                                                                                              |  |  |
| 4            | -                                                                    | reserved                     | set to 0                                                                                                         |  |  |
| 3            | semin3                                                               | minimum stallGuard2          | If the stallGuard2 result falls below SEMIN*32, the motor                                                        |  |  |
| 2            | semin2                                                               | value for smart current      | current becomes increased to reduce motor load angle.                                                            |  |  |
| 1            | semin1                                                               | control and                  | %0000: smart current control coolStep off                                                                        |  |  |
| 0            | semin0                                                               | smart current enable         | %0001 %1111: 1 15                                                                                                |  |  |

# 6.3.3 DRV\_STATUS - stallGuard2 Value and Driver Error Flags

| 0x6F     | 0x6F, 0x7F: DRV_STATUS - STALLGUARD2 VALUE AND DRIVER ERROR FLAGS |                                      |                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|----------|-------------------------------------------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit      | Name                                                              | Function                             | Comment                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 31       | stst                                                              | standstill indicator                 | This flag indicates motor stand still in each operation mode. It is especially useful for step & dir mode.                                                                                                                                                                                                                                                                                  |  |  |
| 30       | olb                                                               | open load indicator phase B          | 1: Open load detected on phase A or B.  Hint: This is just an informative flag. The driver takes no action                                                                                                                                                                                                                                                                                  |  |  |
| 29       | ola                                                               | open load indicator phase A          | upon it. False detection may occur in fast motion ar standstill. Check during slow motion or after a motion, only.                                                                                                                                                                                                                                                                          |  |  |
| 28       | s2gb                                                              | short to ground indicator phase B    | 1: Short to GND detected on phase A or B. The driver becomes disabled. The flags stay active, until the driver is disabled by                                                                                                                                                                                                                                                               |  |  |
| 27       | s2ga                                                              | short to ground indicator phase A    | software ( <i>TOFF</i> =0) or by the ENN input.                                                                                                                                                                                                                                                                                                                                             |  |  |
| 26       | otpw                                                              | overtemperature pre-<br>warning flag | 1: Overtemperature pre-warning threshold is exceeded. The overtemperature pre-warning flag is common for both drivers.                                                                                                                                                                                                                                                                      |  |  |
| 25       | ot                                                                | overtemperature flag                 | 1: Overtemperature limit has been reached. Drivers become disabled until <i>otpw</i> is also cleared due to cooling down of the IC.  The overtemperature flag is common for both drivers.                                                                                                                                                                                                   |  |  |
| 24       | stallGuard                                                        | stallGuard2 status                   | 1: Motor stall detected (SG_RESULT=0) or dcStep stall in dcStep mode.                                                                                                                                                                                                                                                                                                                       |  |  |
| 23       | -                                                                 | reserved                             | Ignore these bits                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| 22       |                                                                   |                                      |                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 21       |                                                                   |                                      |                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 20       | CS                                                                | actual motor current /               | Actual current control scaling, for monitoring smart energy                                                                                                                                                                                                                                                                                                                                 |  |  |
| 19       | ACTUAL                                                            | smart energy current                 | current scaling controlled via settings in register COOLCONF, or                                                                                                                                                                                                                                                                                                                            |  |  |
| 18       |                                                                   |                                      | for monitoring the function of the automatic current scaling.                                                                                                                                                                                                                                                                                                                               |  |  |
| 17       |                                                                   |                                      |                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 16<br>15 |                                                                   |                                      | Toward this his                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 14       | -                                                                 | reserved<br>reserved                 | Ignore this bit Ignore these bits                                                                                                                                                                                                                                                                                                                                                           |  |  |
| 13       | -                                                                 | reserveu                             | Tyriore triese bits                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 12       |                                                                   |                                      |                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 11       |                                                                   |                                      |                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 10       |                                                                   |                                      |                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 9        | SG                                                                | stallGuard2 result                   | Mechanical load measurement:                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 8        | RESULT                                                            | respectively PWM on                  | The stallGuard2 result gives a means to measure mechanical                                                                                                                                                                                                                                                                                                                                  |  |  |
| 7        |                                                                   | time for coil A in stand             | motor load. A higher value means lower mechanical load. A                                                                                                                                                                                                                                                                                                                                   |  |  |
| 6        |                                                                   | still for motor                      | value of 0 signals highest load. With optimum SGT setting, this is an indicator for a motor stall. The stall detection                                                                                                                                                                                                                                                                      |  |  |
| 5        |                                                                   | temperature detection                | compares SG_RESULT to 0 in order to detect a stall. SG_RESULT                                                                                                                                                                                                                                                                                                                               |  |  |
| 4        |                                                                   |                                      | is used as a base for coolStep operation, by comparing it to a                                                                                                                                                                                                                                                                                                                              |  |  |
| 3        |                                                                   |                                      | programmable upper and a lower limit.                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 2        |                                                                   |                                      | stallGuard2 works best with microstep operation.                                                                                                                                                                                                                                                                                                                                            |  |  |
| 1        |                                                                   |                                      | Temperature measurement:                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 0        |                                                                   |                                      | In standstill, no stallGuard2 result can be obtained. SG_RESULT shows the chopper on-time for motor coil A instead. If the motor is moved to a determined microstep position at a certain current setting, a comparison of the chopper on-time can help to get a rough estimation of motor temperature. As the motor heats up, its coil resistance rises and the chopper on-time increases. |  |  |

# 7 Current Setting

The internal 5V supply voltage available at the pin 5VOUT is used as a reference for the coil current regulation based on the sense resistor voltage measurement. The desired maximum motor current is set by selecting an appropriate value for the sense resistor. The sense resistor voltage range can be selected by the *vsense* bit in *CHOPCONF*. The low sensitivity setting (high sense resistor voltage, *vsense*=0) brings best and most robust current regulation, while high sensitivity (low sense resistor voltage, *vsense*=1) reduces power dissipation in the sense resistor. The high sensitivity setting reduces the power dissipation in the sense resistor by nearly half.

After choosing the *vsense* setting and selecting the sense resistor, the currents to both coils are scaled by the 5-bit current scale parameters (*IHOLD*, *IRUN*). The sense resistor value is chosen so that the maximum desired current (or slightly more) flows at the maximum current setting (*IRUN* = %11111).

Using the internal sine wave table, which has the amplitude of 248, the RMS motor current can be calculated by:

$$I_{RMS} = \frac{CS+1}{32} * \frac{V_{FS}}{R_{SENSE} + 20m\Omega} * \frac{1}{\sqrt{2}}$$

The momentary motor current is calculated by:

$$I_{MOT} = \frac{CUR_{A/B}}{248} * \frac{CS+1}{32} * \frac{V_{FS}}{R_{SENSE} + 20m\Omega}$$

CS is the current scale setting as set by the IHOLD and IRUN and coolStep.

 $V_{FS}$  is the full scale voltage as determined by *vsense* control bit (please refer to electrical characteristics,  $V_{SRTL}$  and  $V_{SRTH}$ ).

 $CUR_{A/B}$  is the actual value from the internal sine wave table.

The internal resistance of  $20m\Omega$  will be increased by external trace resistance,  $5m\Omega$  are realistic.

| CHOICE OF R <sub>SENSE</sub> AND RESULTING MAX. MOTOR CURRENT |                   |                   |  |
|---------------------------------------------------------------|-------------------|-------------------|--|
| R <sub>SENSE</sub> [Ω]                                        | RMS current [A]   | RMS current [A]   |  |
|                                                               | (CS=31, vsense=0) | (CS=31, vsense=1) |  |
| 1.00                                                          | 0.21              | 0.12              |  |
| 0.82                                                          | 0.26              | 0.15              |  |
| 0.75                                                          | 0.28              | 0.16              |  |
| 0.68                                                          | 0.31              | 0.18              |  |
| 0.50                                                          | 0.42              | 0.24              |  |
| 0.47                                                          | 0.45              | 0.25              |  |
| 0.33                                                          | 0.63              | 0.35              |  |
| 0.27                                                          | 0.76              | 0.43              |  |
| 0.22                                                          | 0.91              | 0.51              |  |
| 0.15                                                          | 1.29*)            | 0.72              |  |

<sup>\*)</sup> Value exceeds upper current rating for single motor operation.

#### Hin

For best precision of current setting, it is advised to measure and fine tune the current in the application.

| Parameter | Description                                                                                                                                                                                                                                                                                                                                                                                      | Setting | Comment                                                                 |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------|
| IRUN      | Current scale when motor is running. Scales coil current values as taken from the internal sine wave table. For high precision motor operation, work with a current scaling factor in the range 16 to 31, because scaling down the current values reduces the effective microstep resolution by making microsteps coarser. This setting also controls the maximum current value set by coolStep. | 0 31    | scaling factor<br>1/32, 2/32, 32/32                                     |
| IHOLD     | Identical to IRUN, but for motor in stand still.                                                                                                                                                                                                                                                                                                                                                 |         |                                                                         |
| IHOLD     | Allows smooth current reduction from run current                                                                                                                                                                                                                                                                                                                                                 |         | instant IHOLD                                                           |
| DELAY     | to hold current. IHOLDDELAY controls the number of clock cycles for motor power down after stand still in increments of 2^18 clocks: 0=instant power down, 115: Current reduction delay per current step in multiple of 2^18 clocks.                                                                                                                                                             | 115     | 1*2 <sup>18</sup> 15*2 <sup>18</sup><br>clocks per current<br>decrement |
|           | Example: When using IRUN=31 and IHOLD=16, 15 current steps are required for hold current reduction. A IHOLDDELAY setting of 4 thus results in a power down time of 4*15*2^18 clock cycles, i.e. roughly one second at 16MHz.                                                                                                                                                                     |         |                                                                         |
| vsense    | Allows control of the sense resistor voltage range                                                                                                                                                                                                                                                                                                                                               | 0       | V <sub>FS</sub> = 0.32 V                                                |
|           | for full scale current.                                                                                                                                                                                                                                                                                                                                                                          |         | V <sub>FS</sub> = 0.18 V                                                |

## 7.1 Sense Resistors

Sense resistors should be carefully selected. The full motor current flows through the sense resistors. They also see the switching spikes from the MOSFET bridges. A low-inductance type such as film or composition resistors is required to prevent spikes causing ringing on the sense voltage inputs leading to unstable measurement results. A low-inductance, low-resistance PCB layout is essential. Any common GND path for the two sense resistors must be avoided, because this would lead to coupling between the two current sense signals. A massive ground plane is best. Please also refer to layout considerations in chapter 19.

The sense resistor needs to be able to conduct the peak motor coil current in motor standstill conditions, unless standby power is reduced. Under normal conditions, the sense resistor conducts less than the coil RMS current, because no current flows through the sense resistor during the slow decay phases.

The peak sense resistor power dissipation is:

$$P_{RSMAX} = I_{COIL}^2 * R_{SENSE}$$

For high current applications, power dissipation is halved by using the low *vsense* setting and using an adapted resistance value. Please be aware, that in this case any voltage drop in PCB traces has a larger influence on the result. A compact layout with massive ground plane is best to avoid parasitic resistance effects.

# 8 spreadCycle and Classic Chopper

spreadCycle is a cycle-by-cycle current control. Therefore, it can react extremely fast to changes in motor velocity or motor load. The currents through both motor coils are controlled using choppers. The choppers work independently of each other. In Figure 8.1 the different chopper phases are shown.



Figure 8.1 Chopper phases

Although the current could be regulated using only on phases and fast decay phases, insertion of the slow decay phase is important to reduce electrical losses and current ripple in the motor. The duration of the slow decay phase is specified in a control parameter and sets an upper limit on the chopper frequency. The current comparator can measure coil current during phases when the current flows through the sense resistor, but not during the slow decay phase, so the slow decay phase is terminated by a timer. The on phase is terminated by the comparator when the current through the coil reaches the target current. The fast decay phase may be terminated by either the comparator or another timer.

When the coil current is switched, spikes at the sense resistors occur due to charging and discharging parasitic capacitances. During this time, typically one or two microseconds, the current cannot be measured. Blanking is the time when the input to the comparator is masked to block these spikes.

There are two cycle-by-cycle chopper modes available: a new high-performance chopper algorithm called spreadCycle and a proven constant off-time chopper mode. The constant off-time mode cycles through three phases: on, fast decay, and slow decay. The spreadCycle mode cycles through four phases: on, slow decay, fast decay, and a second slow decay.

The chopper frequency is an important parameter for a chopped motor driver. A too low frequency might generate audible noise. A higher frequency reduces current ripple in the motor, but with a too high frequency magnetic losses may rise. Also power dissipation in the driver rises with increasing frequency due to the increased influence of switching slopes causing dynamic dissipation. Therefore, a compromise needs to be found. Most motors are optimally working in a frequency range of 16 kHz to 30 kHz. The chopper frequency is influenced by a number of parameter settings as well as by the motor inductivity and supply voltage.

#### Hint

A chopper frequency in the range of 16 kHz to 30 kHz gives a good result for most motors when using spreadCycle. A higher frequency leads to increased switching losses. It is advised to check the resulting frequency and to work below 50 kHz.

| Parameter | Description                                                                                                                                                                                                                                                                                              | Setting | Comment                                                                                                     |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------|
| TOFF      | Sets the slow decay time (off time). This setting also                                                                                                                                                                                                                                                   | 0       | chopper off                                                                                                 |
|           | limits the maximum chopper frequency.  Setting this parameter to zero completely disables all driver transistors and the motor can free-wheel.                                                                                                                                                           | 115     | off time setting N <sub>CLK</sub> = 24 + 32* <i>TOFF</i> (1 will work with minimum blank time of 24 clocks) |
| TBL       | Selects the comparator blank time. This time needs to safely cover the switching event and the duration of the ringing on the sense resistor. For most applications, a setting of 1 or 2 is good. For highly capacitive loads, e.g. when filter networks are used, a setting of 2 or 3 will be required. |         | 16 t <sub>CLK</sub>                                                                                         |
|           |                                                                                                                                                                                                                                                                                                          | 1       | 24 t <sub>CLK</sub>                                                                                         |
|           |                                                                                                                                                                                                                                                                                                          |         | 36 t <sub>CLK</sub>                                                                                         |
|           |                                                                                                                                                                                                                                                                                                          | 3       | 54 t <sub>CLK</sub>                                                                                         |
| chm       | Selection of the chopper mode                                                                                                                                                                                                                                                                            | 0       | spreadCycle                                                                                                 |
|           |                                                                                                                                                                                                                                                                                                          | 1       | classic const. off time                                                                                     |

Three parameters are used for controlling both chopper modes:

## 8.1 spreadCycle Chopper

The spreadCycle (patented) chopper algorithm is a precise and simple to use chopper mode which automatically determines the optimum length for the fast-decay phase. The spreadCycle will provide superior microstepping quality even with default settings. Several parameters are available to optimize the chopper to the application.

Each chopper cycle is comprised of an on phase, a slow decay phase, a fast decay phase and a second slow decay phase (see Figure 8.3). The two slow decay phases and the two blank times per chopper cycle put an upper limit to the chopper frequency. The slow decay phases typically make up for about 30%-70% of the chopper cycle in standstill and are important for low motor and driver power dissipation.

Calculation of a starting value for the slow decay time *TOFF*:

Assumptions:

Target Chopper frequency: 25kHz

Two slow decay cycles make up for 50% of overall chopper cycle time

$$t_{OFF} = \frac{1}{25kHz} * \frac{50}{100} * \frac{1}{2} = 10 \mu s$$

For the TOFF setting this means:

$$TOFF = (t_{OFF} * f_{CLK} - 24)/32$$

With 12 MHz clock this gives a setting of TOFF=3, i.e. 3.

With 16 MHz clock this gives a setting of TOFF=4.25, i.e. 4 or 5.

The hysteresis start setting forces the driver to introduce a minimum amount of current ripple into the motor coils. The current ripple must be higher than the current ripple which is caused by resistive losses in the motor in order to give best microstepping results. This will allow the chopper to precisely regulate the current both for rising and for falling target current. The time required to introduce the current ripple into the motor coil also reduces the chopper frequency. Therefore, a higher hysteresis setting will lead to a lower chopper frequency. The motor inductance limits the ability of the chopper to follow a changing motor current. Further the duration of the on phase and the fast decay must be longer than the blanking time, because the current comparator is disabled during blanking.

It is easiest to find the best setting by starting from a low hysteresis setting (e.g. *HSTRT*=0, *HEND*=0) and increasing HSTRT, until the motor runs smoothly at low velocity settings. This can best be checked when measuring the motor current either with a current probe or by probing the sense resistor voltages (see Figure 8.2). Checking the sine wave shape near zero transition will show a small ledge between both half waves in case the hysteresis setting is too small. At medium velocities (i.e.

100 to 400 fullsteps per second), a too low hysteresis setting will lead to increased humming and vibration of the motor.



Figure 8.2 No ledges in current wave with sufficient hysteresis (magenta: current A, yellow & blue: sense resistor voltages A and B)

A too high hysteresis setting will lead to reduced chopper frequency and increased chopper noise but will not yield any benefit for the wave shape.

#### **Ouick Start**

For a quick start, see the Quick Configuration Guide in chapter 13. For detail procedure see Application Note AN001 - Parameterization of spreadCycle

As experiments show, the setting is quite independent of the motor, because higher current motors typically also have a lower coil resistance. Therefore choosing a low to medium default value for the hysteresis (for example, effective hysteresis = 4) normally fits most applications. The setting can be optimized by experimenting with the motor: A too low setting will result in reduced microstep accuracy, while a too high setting will lead to more chopper noise and motor power dissipation. When measuring the sense resistor voltage in motor standstill at a medium coil current with an oscilloscope, a too low setting shows a fast decay phase not longer than the blanking time. When the fast decay time becomes slightly longer than the blanking time, the setting is optimum. You can reduce the off-time setting, if this is hard to reach.

The hysteresis principle could in some cases lead to the chopper frequency becoming too low, e.g. when the coil resistance is high when compared to the supply voltage. This is avoided by splitting the hysteresis setting into a start setting (HSTRT+HEND) and an end setting (HEND). An automatic hysteresis decrementer (HDEC) interpolates between both settings, by decrementing the hysteresis value stepwise each 16 system clocks. At the beginning of each chopper cycle, the hysteresis begins with a value which is the sum of the start and the end values (HSTRT+HEND), and decrements during the cycle, until either the chopper cycle ends or the hysteresis end value (HEND) is reached. This way, the chopper frequency is stabilized at high amplitudes and low supply voltage situations, if the frequency gets too low. This avoids the frequency reaching the audible range.



Figure 8.3 spreadCycle chopper scheme showing coil current during a chopper cycle

Two parameters control spreadCycle mode:

| Parameter | Description                                                                                                                                             | Setting | Comment                  |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------------|
| HSTRT     | Hysteresis start setting. This value is an offset                                                                                                       | 07      | HSTRT=18                 |
|           | from the hysteresis end value HEND.                                                                                                                     |         | This value adds to HEND. |
| HEND      | Hysteresis end setting. Sets the hysteresis end                                                                                                         |         | -31: negative HEND       |
|           | value after a number of decrements. The sum HSTRT+HEND must be ≤16. At a current setting of max. 30 (amplitude reduced to 240), the sum is not limited. |         | 0: zero HEND             |
|           |                                                                                                                                                         |         | 112: positive HEND       |

Even at HSTRT=0 and HEND=0, the TMC2041 sets a minimum hysteresis via analog circuitry.

#### Example:

In the example a hysteresis of 4 has been chosen. You might decide to not use hysteresis decrement. In this case set:

HEND=6 (sets an effective end value of 6-3=3) HSTRT=0 (sets minimum hysteresis, i.e. 1: 3+1=4)

In order to take advantage of the variable hysteresis, we can set most of the value to the HSTRT, i.e. 4, and the remaining 1 to hysteresis end. The resulting configuration register values are as follows:

HEND=0 (sets an effective end value of -3)

HSTRT=6 (sets an effective start value of hysteresis end +7: 7-3=4)

#### Hint

Highest motor velocities sometimes benefit from setting TOFF to 1, 2 or 3 and a short TBL of 1 or 0.

#### Classic Constant Off Time Chopper 8.2

The classic constant off time chopper is an alternative to spreadCycle. Perfectly tuned, it also gives good results. Also, the classic constant off time chopper (automatically) is used in combination with fullstepping in dcStep operation.

The classic constant off-time chopper uses a fixed-time fast decay following each on phase. While the duration of the on-phase is determined by the chopper comparator, the fast decay time needs to be long enough for the driver to follow the falling slope of the sine wave, but it should not be so long that it causes excess motor current ripple and power dissipation. This can be tuned using an oscilloscope or evaluating motor smoothness at different velocities. A good starting value is a fast decay time setting similar to the slow decay time setting.



Figure 8.4 Classic const. off time chopper with offset showing coil current

After tuning the fast decay time, the offset should be tuned for a smooth zero crossing. This is necessary because the fast decay phase makes the absolute value of the motor current lower than the target current (see Figure 8.5). If the zero offset is too low, the motor stands still for a short moment during current zero crossing. If it is set too high, it makes a larger microstep. Typically, a positive offset setting is required for smoothest operation.



Figure 8.5 Zero crossing with classic chopper and correction using sine wave offset

Three parameters control constant off-time mode:

Coil current does not have optimum shape

| Parameter        | Description                                                                                                                                                   | Setting | Comment                                                 |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------|
| TFD              | Fast decay time setting. With CHM=1, these bits                                                                                                               |         | slow decay only                                         |
| (fd3 &<br>HSTRT) | control the portion of fast decay for each chopper cycle.                                                                                                     | 115     | duration of fast decay<br>phase                         |
| OFFSET           | Sine wave offset. With CHM=1, these bits control                                                                                                              |         | negative offset: -31                                    |
| (HEND)           | he sine wave offset. A positive offset corrects for erro crossing error.                                                                                      | 3       | no offset: 0                                            |
|                  | zero crossing error.                                                                                                                                          | 415     | positive offset 112                                     |
| disfdcc          | Selects usage of the <i>current comparator</i> for termination of the <i>fast decay</i> cycle. If current comparator is enabled, it terminates the fast decay |         | enable comparator<br>termination of fast decay<br>cycle |
|                  | cycle in case the current reaches a higher negative value than the actual positive value.                                                                     | 1       | end by time only                                        |

#### 8.3 Random Off Time

In the constant off-time chopper mode, both coil choppers run freely without synchronization. The frequency of each chopper mainly depends on the coil current and the motor coil inductance. The inductance varies with the microstep position. With some motors, a slightly audible beat can occur between the chopper frequencies when they are close together. This typically occurs at a few microstep positions within each quarter wave. This effect is usually not audible when compared to mechanical noise generated by ball bearings, etc. Another factor which can cause a similar effect is a poor layout of the sense resistor GND connections.

#### Hint

A common factor, which can cause motor noise, is a bad PCB layout causing coupling of both sense resistor voltages (please refer layouts hint in chapter 19).

To minimize the effect of a beat between both chopper frequencies, an internal random generator is provided. It modulates the slow decay time setting when switched on by the *rndtf* bit. The *rndtf* feature further spreads the chopper spectrum, reducing electromagnetic emission on single frequencies.

| Parameter | Description                                                                                                      | Setting | Comment                  |
|-----------|------------------------------------------------------------------------------------------------------------------|---------|--------------------------|
| rndtf     | This bit switches on a <i>random off time</i> generator, which slightly modulates the off time <i>TOFF</i> using | •       | disable                  |
|           | a random polynomial.                                                                                             | 1       | random modulation enable |

## 9 Driver Diagnostic Flags

The TMC2041 drivers supply a complete set of diagnostic and protection capabilities, like short to GND protection and undervoltage detection. A detection of an open load condition allows testing if a motor coil connection is interrupted. See the *DRV\_STATUS* table for details.

### 9.1 Temperature Measurement

The driver integrates a two level temperature sensor (120°C pre-warning and 150°C thermal shutdown) for diagnostics and for protection of the IC against excess heat. Heat is mainly generated by the motor driver stages, and, at increased voltage, by the internal voltage regulator. Most critical situations, where the driver MOSFETs could be overheated, are avoided when enabling the short to GND protection. For many applications, the overtemperature pre-warning will indicate an abnormal operation situation and can be used to initiate user warning or power reduction measures like motor current reduction. The thermal shutdown is just an emergency measure and temperature rising to the shutdown level should be prevented by design.

After triggering the overtemperature sensor (ot flag), the driver remains switched off until the system temperature falls below the pre-warning level (otpw) to avoid continuous heating to the shutdown level.

#### 9.2 Short to GND Protection

The TMC2041 power stages are protected against a short circuit condition by an additional measurement of the current flowing through the high-side MOSFETs. This is important, as most short circuit conditions result from a motor cable insulation defect, e.g. when touching the conducting parts connected to the system ground. The short detection is protected against spurious triggering, e.g. by ESD discharges, by retrying three times before switching off the motor.

Once a short condition is safely detected, the corresponding driver bridge becomes switched off, and the s2ga or s2gb flag becomes set. In order to restart the motor, the user must intervene by disabling and re-enabling the driver. It should be noted, that the short to GND protection cannot protect the system and the power stages for all possible short events, as a short event is rather undefined and a complex network of external components may be involved. Therefore, short circuits should basically be avoided.

### 9.3 Open Load Diagnostics

Interrupted cables are a common cause for systems failing, e.g. when connectors are not firmly plugged. The TMC2041 detects open load conditions by checking, if it can reach the desired motor coil current. This way, also undervoltage conditions, high motor velocity settings or short and overtemperature conditions may cause triggering of the open load flag, and inform the user, that motor torque may suffer. In motor stand still, open load cannot be measured, as the coils might eventually have zero current.

In order to safely detect an interrupted coil connection, read out the open load flags at low or nominal motor velocity operation, only. However, the *ola* and *olb* flags have just informative character and do not cause any action of the driver.

### 10 stallGuard2 Load Measurement

stallGuard2 provides an accurate measurement of the load on the motor. It can be used for stall detection as well as other uses at loads below those which stall the motor, such as coolStep load-adaptive current reduction. The stallGuard2 measurement value changes linearly over a wide range of load, velocity, and current settings, as shown in Figure 10.1. At maximum motor load, the value goes to zero or near to zero. This corresponds to a load angle of 90° between the magnetic field of the coils and magnets in the rotor. This also is the most energy-efficient point of operation for the motor.



Figure 10.1 Function principle of stallGuard2

| Parameter      | Description                                                                                                                                                                                                                                                                                                                    | Setting | Comment                                                          |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------|
| SGT            | This signed value controls the stallGuard2 threshold level for stall detection and sets the optimum measurement range for readout. A lower                                                                                                                                                                                     | +1 +63  | indifferent value<br>less sensitivity                            |
|                | value gives a higher sensitivity. Zero is the starting value working with most motors. A higher value makes stallGuard2 less sensitive and requires more torque to indicate a stall.                                                                                                                                           | -164    | higher sensitivity                                               |
| sfilt          | Enables the stallGuard2 filter for more precision of                                                                                                                                                                                                                                                                           |         | standard mode                                                    |
|                | the measurement. If set, reduces the measurement frequency to one measurement per electrical period of the motor (4 fullsteps). Filtering shouldbe switched off for pure stall detection.                                                                                                                                      | _       | filtered mode                                                    |
| Status<br>word | Description                                                                                                                                                                                                                                                                                                                    | Range   | Comment                                                          |
| SG             | This is the stallGuard2 result. A higher reading indicates less mechanical load. A lower reading indicates a higher load and thus a higher load angle. Tune the SGT setting to show a SG reading of roughly 0 to 100 at maximum load before motor stall. To safely detect a stall, poll this value at least once per fullstep! |         | 0: highest load<br>low value: high load<br>high value: less load |

#### Attention

In order to use stallGuard2 and coolStep, the stallGuard2 sensitivity should first be tuned using the SGT setting!

### 10.1 Tuning stallGuard2 Threshold SGT

The stallGuard2 value SG is affected by motor-specific characteristics and application-specific demands on load and velocity. Therefore the easiest way to tune the stallGuard2 threshold SGT for a specific motor type and operating conditions is interactive tuning in the actual application.

#### INITIAL PROCEDURE FOR TUNING STALLGUARD SGT

- 1. Operate the motor at the normal operation velocity for your application and monitor SG.
- 2. Apply slowly increasing mechanical load to the motor. If the motor stalls before *SG* reaches zero, decrease *SGT*. If *SG* reaches zero before the motor stalls, increase *SGT*. A good *SGT* starting value is zero. *SGT* is signed, so it can have negative or positive values.
- 3. Now enable poll SG and check if it reaches zero. Polling should be done at least once per full step, i.e. with 1kHz polling rate a 200 step motor can be operated up to 5 RPS. Make sure, that the motor stall is safely detected at least once (SG=0) whenever it is stalled. Increase SGT if the motor becomes stopped before a stall occurs. Restart the motor by disabling sg\_stop or by reading the RAMP\_STAT register (read and clear function).
- 4. The optimum setting is reached when SG is between 0 and roughly 100 at increasing load shortly before the motor stalls, and SG increases by 100 or more without load. SGT in most cases can be tuned for a certain motion velocity or a velocity range. Make sure, that the setting works reliable in a certain range (e.g. 80% to 120% of desired velocity) and also under extreme motor conditions (lowest and highest applicable temperature).

#### OPTIONAL PROCEDURE ALLOWING AUTOMATIC TUNING OF SGT

The basic idea behind the *SGT* setting is a factor, which compensates the stallGuard measurement for resistive losses inside the motor. At standstill and very low velocities, resistive losses are the main factor for the balance of energy in the motor, because mechanical power is zero or near to zero. This way, *SGT* can be set to an optimum at near zero velocity. This algorithm is especially useful for tuning *SGT* within the application to give the best result independent of environment conditions, motor stray, etc.

- 1. Operate the motor at low velocity < 10 RPM (i.e. a few to a few fullsteps per second) and target operation current and supply voltage. In this velocity range, there is not much dependence of *SG* on the motor load, because the motor does not generate significant back EMF. Therefore, mechanical load will not make a big difference on the result.
- 2. Switch on *sfilt*. Now increase *SGT* starting from 0 to a value, where *SG* starts rising. With a high *SGT*, *SG* will rise up to the maximum value. Reduce again to the highest value, where *SG* stays at 0. Now the *SGT* value is set as sensibly as possible. When you see *SG* increasing at higher velocities, there will be useful stall detection.

The upper velocity for the stall detection with this setting is determined by the velocity, where the motor back EMF approaches the supply voltage and the motor current starts dropping when further increasing velocity.

SG goes to zero for a time of one fullstep when the motor stalls. Evaluate SG only when the desired homing velocity is reached.

The system clock frequency affects SG. An external crystal-stabilized clock should be used for applications that demand the highest performance. The power supply voltage also affects SG, so tighter regulation results in more accurate values. SG measurement has a high resolution, and there are a few ways to enhance its accuracy, as described in the following sections.

#### Quick Start

For a quick start, see the Quick Configuration Guide in chapter 13.

For detail procedure see Application Note AN002 - Parameterization of stallGuard2 & coolStep

### 10.1.1 Variable Velocity Limits

The SGT setting chosen as a result of the previously described SGT tuning can be used for a certain velocity range. Outside this range, a stall may not be detected safely, and coolStep might not give the optimum result.



Figure 10.2 Example: Optimum SGT setting and stallGuard2 reading with an example motor

In many applications, operation at or near a single operation point is used most of the time and a single setting is sufficient.

In some applications, a velocity dependent tuning of the *SGT* value can be expedient, using a small number of support points and linear interpolation.

### 10.1.2 Small Motors with High Torque Ripple and Resonance

Motors with a high detent torque show an increased variation of the stallGuard2 measurement value *SG* with varying motor currents, especially at low currents. For these motors, the current dependency should be checked for best result.

### 10.1.3 Temperature Dependence of Motor Coil Resistance

Motors working over a wide temperature range may require temperature correction, because motor coil resistance increases with rising temperature. This can be corrected as a linear reduction of SG at increasing temperature, as motor efficiency is reduced.

### 10.1.4 Accuracy and Reproducibility of stallGuard2 Measurement

In a production environment, it may be desirable to use a fixed *SGT* value within an application for one motor type. Most of the unit-to-unit variation in stallGuard2 measurements results from manufacturing tolerances in motor construction. The measurement error of stallGuard2 – provided that all other parameters remain stable – can be as low as:

 $stallGuard\ measurement\ error = \pm max(1, |SGT|)$ 

### 10.2 stallGuard2 Update Rate and Filter

The stallGuard2 measurement value *SG* is updated with each full step of the motor. This is enough to safely detect a stall, because a stall always means the loss of four full steps. In a practical application, especially when using coolStep, a more precise measurement might be more important than an update for each fullstep because the mechanical load never changes instantaneously from one step to the next. For these applications, the *sfilt* bit enables a filtering function over four load measurements. The filter should always be enabled when high-precision measurement is required. It compensates for variations in motor construction, for example due to misalignment of the phase A to phase B magnets. The filter should be disabled when rapid response to increasing load is required and for best results of sensorless homing using stallGuard.

### 10.3 Detecting a Motor Stall

For best stall detection, work without stallGuard filtering (*sfilt*=0). To safely detect a motor stall the stall threshold must be determined using a specific *SGT* setting. Therefore, the maximum load needs to be determined, which the motor can drive without stalling. At the same time, monitor the *SG* value at this load, e.g. some value within the range 0 to 100. The stall threshold should be a value safely within the operating limits, to allow for parameter stray. The response at an *SGT* setting at or near 0 gives some idea on the quality of the signal: Check the *SG* value without load and with maximum load. They should show a difference of at least 100 or a few 100, which shall be large compared to the offset. If you set the *SGT* value in a way, that a reading of 0 occurs at maximum motor load, the stall can be automatically detected by the motion controller to issue a motor stop. In the moment of the step resulting in a step loss, the lowest reading will be visible. After the step loss, the motor will vibrate and show a higher *SG* reading.

### 10.4 Homing with stallGuard

The homing of a linear drive requires moving the motor into the direction of a hard stop. As stallGuard needs a certain velocity to work, make sure that the start point is far enough away from the hard stop to provide the distance required for the acceleration phase. After setting up *SGT*, start a motion into the direction of the hard stop and check *SG* for reaching 0.

### 10.5 Limits of stallGuard2 Operation

stallGuard2 does not operate reliably at extreme motor velocities: Very low motor velocities (for many motors, less than one revolution per second) generate a low back EMF and make the measurement unstable and dependent on environment conditions (temperature, etc.). The automatic tuning procedure described above will compensate for this. Other conditions will also lead to extreme settings of SGT and poor response of the measurement value SG to the motor load.

Very high motor velocities, in which the full sinusoidal current is not driven into the motor coils also leads to poor response. These velocities are typically characterized by the motor back EMF reaching the supply voltage.

## 11 coolStep Operation

coolStep is an automatic smart energy optimization for stepper motors based on the motor mechanical load, making them "green".

#### 11.1 User Benefits



Energy efficiency Motor generates less heat Less cooling infrastructure Cheaper motor

- consumption decreased up to 75%improved mechanical precision
- for motor and driver
- does the job!

coolStep allows substantial energy savings, especially for motors which see varying loads or operate at a high duty cycle. Because a stepper motor application needs to work with a torque reserve of 30% to 50%, even a constant-load application allows significant energy savings because coolStep automatically enables torque reserve when required. Reducing power consumption keeps the system cooler, increases motor life, and allows reducing cost in the power supply and cooling components.

Reducing motor current by half results in reducing power by a factor of four.

### 11.2 Setting up for coolStep

coolStep is controlled by several parameters, but two are critical for understanding how it works:

| Parameter | Description                                                                                                                                                                                                                                                                        | Range | Comment                            |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------------------------|
| SEMIN     | 4-bit unsigned integer that sets a lower threshold.                                                                                                                                                                                                                                | 0     | disable coolStep                   |
|           | If SG goes below this threshold, coolStep increases the current to both coils. The 4-bit SEMIN value is scaled by 32 to cover the lower half of the range of the 10-bit SG value. (The name of this parameter is derived from smartEnergy, which is an earlier name for coolStep.) | 115   | threshold is SEMIN*32              |
| SEMAX     | 4-bit unsigned integer that controls an <i>upper</i> threshold. If SG is sampled equal to or above this threshold enough times, coolStep decreases the current to both coils. The upper threshold is (SEMIN + SEMAX + 1)*32.                                                       | 015   | threshold is<br>(SEMIN+SEMAX+1)*32 |

Figure 11.1 shows the operating regions of coolStep:

- The black line represents the SG measurement value.
- The blue line represents the mechanical load applied to the motor.
- The red line represents the current into the motor coils.

When the load increases, SG falls below SEMIN, and coolStep increases the current. When the load decreases, SG rises above (SEMIN + SEMAX + 1) \* 32, and the current is reduced.



Figure 11.1 coolStep adapts motor current to the load

Five more parameters control coolStep and one status value is returned:

| Parameter      | Description                                                                                                                                                                                                   | Range | Comment                                                                |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------------------------------------------------------------|
| SEUP           | Sets the <i>current increment step</i> . The current becomes incremented for each measured stallGuard2 value below the lower threshold.                                                                       | 03    | step width is<br>1, 2, 4, 8                                            |
| SEDN           | Sets the number of stallGuard2 readings above the upper threshold necessary for each current decrement of the motor current.                                                                                  | 03    | number of stallGuard2<br>measurements per<br>decrement:<br>32, 8, 2, 1 |
| SEIMIN         | Sets the <i>lower motor current limit</i> for coolStep operation by scaling the <i>IRUN</i> current setting.                                                                                                  | 0     | 0: 1/2 of IRUN<br>1: 1/4 of IRUN                                       |
| Status<br>word | Description                                                                                                                                                                                                   | Range | Comment                                                                |
| CSACTUAL       | This status value provides the <i>actual motor</i> current scale as controlled by coolStep. The value goes up to the <i>IRUN</i> value and down to the portion of <i>IRUN</i> as specified by <i>SEIMIN</i> . | 031   | 1/32, 2/32, 32/32                                                      |

### 11.3 Tuning coolStep

Before tuning coolStep, first tune the stallGuard2 threshold level SGT, which affects the range of the load measurement value SG. coolStep uses SG to operate the motor near the optimum load angle of  $+90^{\circ}$ .

The current increment speed is specified in *SEUP*, and the current decrement speed is specified in *SEDN*. They can be tuned separately because they are triggered by different events that may need different responses. The encodings for these parameters allow the coil currents to be increased much more quickly than decreased, because crossing the lower threshold is a more serious event that may require a faster response. If the response is too slow, the motor may stall. In contrast, a slow response to crossing the upper threshold does not risk anything more serious than missing an opportunity to save power.

coolStep operates between limits controlled by the current scale parameter IRUN and the seimin bit.

#### 11.3.1 Response Time

For fast response to increasing motor load, use a high current increment step *SEUP*. If the motor load changes slowly, a lower current increment step can be used to avoid motor oscillations. If the filter controlled by *sfilt* is enabled, the measurement rate and regulation speed are cut by a factor of four.

#### Hint

The most common and most beneficial use is to adapt coolStep for operation at the typical system target operation velocity and to set the velocity thresholds according. As acceleration and decelerations normally shall be quick, they will require the full motor current, while they have only a small contribution to overall power consumption due to their short duration.

### 11.3.2 Low Velocity and Standby Operation

Because coolStep is not able to measure the motor load in standstill and at very low RPM, a lower velocity threshold shall be used, before activating coolStep. It should be set to an application specific default value. Below this threshold the normal current setting via *IRUN* respectively *IHOLD* is valid. An upper threshold also might be required by the application. Both thresholds can be set as a result of the stallGuard2 tuning process.

## 12 Step/Dir Interface

The STEP and DIR inputs provide a simple, standard interface compatible with many existing motion controllers. The microPlyer STEP pulse interpolator brings the smooth motor operation of high-resolution microstepping to applications originally designed for coarser stepping. The current settings are configured separately for motor run and standstill in register *IHOLD IRUN*.

### 12.1 Timing

Figure 12.1 shows the timing parameters for the STEP and DIR signals, and the table below gives their specifications. When the DEDGE mode bit in the *DRVCTRL* register is set, both edges of STEP are active. If DEDGE is cleared, only rising edges are active. STEP and DIR are sampled and synchronized to the system clock. An internal analog filter removes glitches on the signals, such as those caused by long PCB traces. If the signal source is far from the chip, and especially if the signals are carried on cables, the signals should be filtered or differentially transmitted.



Figure 12.1 STEP and DIR timing, Input pin filter

| STEP and DIR interface timing                      | AC-Charact           | teristics                          |                                                    |                     |                       |      |
|----------------------------------------------------|----------------------|------------------------------------|----------------------------------------------------|---------------------|-----------------------|------|
|                                                    | clock perio          | d is t <sub>CLK</sub>              |                                                    |                     |                       |      |
| Parameter                                          | Symbol               | Conditions                         | Min                                                | Тур                 | Max                   | Unit |
| step frequency (at maximum                         | f <sub>STEP</sub>    | dedge=0                            |                                                    |                     | ½ f <sub>CLK</sub>    |      |
| microstep resolution)                              |                      | dedge=1                            |                                                    |                     | 1/4 f <sub>CLK</sub>  |      |
| fullstep frequency                                 | f <sub>FS</sub>      |                                    |                                                    |                     | f <sub>CLK</sub> /512 |      |
| STEP input low time *)                             | t <sub>SL</sub>      |                                    | max(t <sub>FILTSD</sub> ,<br>t <sub>CLK</sub> +20) |                     |                       | ns   |
| STEP input high time *)                            | t <sub>SH</sub>      |                                    | max(t <sub>FILTSD</sub> ,<br>t <sub>CLK</sub> +20) |                     |                       | ns   |
| DIR to STEP setup time                             | t <sub>DSU</sub>     |                                    | 20                                                 |                     |                       | ns   |
| DIR after STEP hold time                           | t <sub>DSH</sub>     |                                    | 20                                                 |                     |                       | ns   |
| STEP and DIR spike filtering time *)               | t <sub>FILTSD</sub>  | rising and falling edge            | 36                                                 | 60                  | 85                    | ns   |
| STEP and DIR sampling relative to rising CLK input | t <sub>SDCLKHI</sub> | before rising edge<br>of CLK input |                                                    | t <sub>FILTSD</sub> |                       | ns   |

<sup>\*)</sup> These values are valid with full input logic level swing, only. Asymmetric logic levels will increase filtering delay  $t_{\text{FILTSD}}$ , due to an internal input RC filter.

### 12.2 Changing Resolution

The TMC2041 allows operation in fullstep to 256 microsteps. Best performance is given with 16 microsteps and interpolation (MRES=4, intpol16=1), or in native 256 microstep mode (MRES=0). The internal microstep table uses 1024 sine wave entries to generate the wave. The step width taken within the table depends on the microstep resolution setting MRES. Depending on the DIR input, the microstep counter is increased (DIR=0) or decreased (DIR=1) with each STEP pulse by the step width. In principle, the microstep resolution can be changed at any time. The microstep resolution determines the increment respectively the decrement, the TMC2041 uses for advancing in the microstep table. At maximum resolution, it advances one step for each step pulse. At half resolution, it advances two steps and so on. This way, a change of resolution is possible transparently at each time.

### 12.2.1 Working with Half- and Fullstep Resolution

Fullstepping is desirable in some applications, where maximum torque at maximum velocity with a given motor is desired. Especially at low microstep resolutions like full- or halfstepping, the absolute current values and thus the absolute positions in the table are important for best motor performance. Thus, a software which uses resolution switching in order to get maximum torque and velocity from the drive, should switch the resolution at or near certain positions, as shown in the following table.

| Step position | MSCNT value | current coil A | current coil B |
|---------------|-------------|----------------|----------------|
| half step 0   | 0           | 0%             | 100%           |
| full step 0   | 128         | 70.7%          | 70.7%          |
| half step 1   | 256         | 100%           | 0%             |
| full step 1   | 384         | 70.7%          | -70.7%         |
| half step 2   | 512         | 0%             | -100%          |
| full step 2   | 640         | -70.7%         | -70.7%         |
| half step 3   | 768         | -100%          | 0%             |
| full step 3   | 896         | -70.7%         | 70.7%          |

Table 12.1 Optimum position sequence for half- and full stepping

When operating at less than 16 times microstepping, be sure to first position to a suitable, symmetric switching position, before changing *MRES*, otherwise the motor behavior may differ for left and right rotation. For 16 times microstepping, interpolation to 256 microsteps gives best results!

### 12.3 microPlyer Step Interpolator and Stand Still Detection

For each active edge on STEP, microPlyer produces 16 microsteps at 256x resolution, as shown in Figure 12.2.

Enable microPlyer by setting the *intpol*16 bit in the *CHOPCONF* register. It only supports input at 16x setting, which becomes transformed into 256x resolution.

The step rate for the 16 microsteps is determined by measuring the time interval of the previous step period and dividing it into 16 equal parts. The maximum time between two microsteps corresponds to 2<sup>20</sup> (roughly one million system clock cycles), for an even distribution of 256 microsteps. At 16 MHz system clock frequency, this results in a minimum step input frequency of 16 Hz for microPlyer operation (one fullstep per second). A lower step rate causes the *STST* bit to be set, which indicates a standstill event. At that frequency, microsteps occur at a rate of (system clock frequency)/2<sup>16</sup> - 256 Hz. When a stand still is detected, the driver automatically switches the motor to holding current *IHOLD*.

#### Attention

microPlyer only works well with a stable STEP frequency. Do not use the *dedge* option if the STEP signal does not have a 50% duty cycle.



Figure 12.2 microPlyer microstep interpolation with rising STEP frequency

In Figure 12.2, the first STEP cycle is long enough to set the standstill bit stst. This bit is cleared on the next STEP active edge. Then, the external STEP frequency increases. After one cycle at the higher rate microPlyer adapts the interpolated microstep rate to the higher frequency. During the last cycle at the slower rate, microPlyer did not generate all 16 microsteps, so there is a small jump in motor angle between the first and second cycles at the higher rate.

## 13 Quick Configuration Guide

This guide is meant as a practical tool to come to a first configuration and do a minimum set of measurements and decisions for tuning the driver. It does not cover all advanced functionalities, but concentrates on the basic function set to make a motor run smoothly. Once the motor runs, you may decide to explore additional features, e.g. freewheeling and further functionality in more detail. A current probe on one motor coil is a good aid to find the best settings, but it is not a must.

#### **CURRENT SETTING AND TUNING SPREADCYCLE**



Figure 13.1 Current setting and configuration of spreadCycle

#### **ENABLING COOLSTEP (ONLY IN COMBINATION WITH SPREADCYCLE)**



Figure 13.2 Enabling coolStep (only in combination with spreadCycle)

## 14 Getting Started

Please refer to the TMC2041 evaluation board to allow a quick start with the device, and in order to allow interactive tuning of the device setup in your application. Alternatively, all tuning can be done using a TMC5072 evaluation board, as the TMC5072 driver part is fully compatible. Chapter 13 will guide you through the process of correctly setting up all registers.

### 14.1 Initialization Examples

Initialization SPI datagram example sequence to enable driver 1 for step and direction operation and initialize the chopper for a 2 phase motor:

```
SPI send: 0x8000000006; // GCONF=6: Enable both drivers for step and direction operation SPI send: 0xEC000100C3; // CHOPCONF: TOFF=3, HSTRT=4, HEND=1, TBL=2, CHM=0 (spreadCycle) SPI send: 0xB000061F05; // IHOLD IRUN: IHOLD=5, IRUN=31 (max. current), IHOLDDELAY=6
```

For UART based operation it is important to make sure that the CRC byte is correct. The following example shows initialization for a TMC2041 with slave address 0 (NEXTADDR pin low). It programs driver 1 and driver 2 to spreadCycle mode:

```
UART write: 0x05 0x00 0x80 0x00 0x00 0x00 0x06 0x6E; // stepdir1=1, stepdir2=1

UART write: 0x05 0x00 0xEC 0x00 0x01 0x00 0xC5 0xD3; // DRV1: TOFF=5, HEND=1, HSTR=4, // TBL=2, MRES=0, CHM=0

UART write: 0x05 0x00 0xB0 0x00 0x01 0x14 0x05 0xBB; // IHOLD=5, IRUN=20, IHOLDDELAY=1

UART write: 0x05 0x00 0xFC 0x00 0x01 0x00 0xC5 0x01; // DRV2: TOFF=5, HEND=1, HSTR=4, // TBL=2, MRES=0, CHM=0

UART write: 0x05 0x00 0xD0 0x00 0x01 0x14 0x05 0xF0; // IHOLD=5, IRUN=20, IHOLDDELAY=1

UART read: 0x05 0x00 0x01 0xC1; // Request driver status GSTAT
```

#### Hint

Tune the configuration parameters for your motor and application for optimum performance. For generation of the UART data, use the CRC calculation tool from <a href="https://www.trinamic.com">www.trinamic.com</a>.

### 15 External Reset

The chip is loaded with default values during power on via its internal power-on reset. In order to reset the chip to power on defaults, any of the supply voltages monitored by internal reset circuitry (VSA, +5VOUT or VCC\_IO) must be cycled. VCC is not monitored. Therefore VCC must not be switched off during operation of the chip. As +5VOUT is the output of the internal voltage regulator, it cannot be cycled via an external source except by cycling VSA. It is easiest and safest to cycle VCC\_IO in order to completely reset the chip. Also, current consumed from VCC\_IO is low and therefore it has simple driving requirements. Due to the input protection diodes not allowing the digital inputs to rise above VCC\_IO level, all inputs must be driven low during this reset operation. When this is not possible, an input protection resistor may be used to limit current flowing into the related inputs.

In case, VCC becomes supplied by an external source, make sure that VCC is at a stable value above the lower operation limit once the reset ends. This normally is satisfied when generating a 3.3V VCC\_IO from the +5V supply supplying the VCC pin, because it will then come up with a certain delay.

## 16 Clock Oscillator and Clock Input

The clock is the timing reference for the chopper operation. As the actual chopper frequency normally is less critical, the internal clock oscillator can be used for most cases.

### 16.1 Using the Internal Clock

Directly tie the CLK input to GND near to the TMC2041 if the internal clock oscillator is to be used. The temperature dependency and ageing of the internal clock is comparatively low.

#### Hint

In case precise motor chopper operation and best stability of stallGuard are desired, it is supposed to work with an external clock source.

### 16.2 Using an External Clock

When an external clock is available, a frequency of 10 MHz to 16 MHz is recommended for optimum performance. The duty cycle of the clock signal is uncritical, as long as minimum high or low input time for the pin is satisfied (refer to electrical characteristics). Up to 18 MHz can be used, when the clock duty cycle is 50%. Make sure, that the clock source supplies clean CMOS output logic levels and steep slopes when using a high clock frequency. The external clock input is enabled with the first positive polarity seen on the CLK input.

#### Attention

Switching off the external clock frequency prevents the driver from operating normally. Therefore be careful to switch off the motor drivers before switching off the clock (e.g. using the enable input), because otherwise the chopper would stop and the motor current level could rise uncontrolled. The short to GND detection stays active even without clock, if enabled.

### 16.3 Considerations on the Frequency

A higher frequency allows faster step rates, faster SPI operation and higher chopper frequencies. On the other hand, it may cause more electromagnetic emission of the system and causes more power dissipation in the TMC2041 digital core and voltage regulator. Generally, a frequency of 10 MHz to 16 MHz should be sufficient for most applications. For reduced requirements concerning the motor dynamics, a clock frequency of down to 8 MHz can be considered.

## 17 Absolute Maximum Ratings

The maximum ratings may not be exceeded under any circumstances. Operating the circuit at or near more than one maximum rating at a time for extended periods shall be avoided by application design.

| Parameter                                                                            | Symbol                             | Min  | Max                   | Unit |
|--------------------------------------------------------------------------------------|------------------------------------|------|-----------------------|------|
| Supply voltage operating with inductive load $(V_{VS} \ge V_{VSA})$                  | V <sub>VS</sub> , V <sub>VSA</sub> | -0.5 | 27                    | V    |
| Supply and bridge voltage max. *)                                                    | V <sub>VS</sub>                    | -0.5 | 28                    | ٧    |
| VSA when different from to VS                                                        | V <sub>VSA</sub>                   | -0.5 | V <sub>VS</sub> +0.5  | V    |
| I/O supply voltage                                                                   | V <sub>VIO</sub>                   | -0.5 | 5.5                   | ٧    |
| digital VCC supply voltage (if not supplied by internal                              | V <sub>VCC</sub>                   | -0.5 | 5.5                   | ٧    |
| regulator)                                                                           |                                    |      |                       |      |
| Logic input voltage                                                                  | $V_{\mathrm{I}}$                   | -0.5 | V <sub>VIO</sub> +0.5 | V    |
| Maximum current to / from digital pins                                               | $I_{IO}$                           |      | +/-10                 | mΑ   |
| and analog low voltage I/Os                                                          |                                    |      |                       |      |
| 5V regulator output current (internal plus external load)                            | I <sub>5VOUT</sub>                 |      | 50                    | mΑ   |
| 5V regulator continuous power dissipation (V <sub>VM</sub> -5V) * I <sub>5VOUT</sub> | P <sub>5VOUT</sub>                 |      | 1                     | W    |
| Power bridge repetitive output current                                               | $I_{Ox}$                           |      | 2.0                   | Α    |
| Junction temperature                                                                 | Tı                                 | -50  | 150                   | °C   |
| Storage temperature                                                                  | T <sub>STG</sub>                   | -55  | 150                   | °C   |
| ESD-Protection for interface pins (Human body model,                                 | V <sub>ESDAP</sub>                 |      | 4 (tbd.)              | kV   |
| HBM)                                                                                 |                                    |      |                       |      |
| ESD-Protection for handling (Human body model, HBM)                                  | V <sub>ESD</sub>                   |      | 1 (tbd.)              | kV   |

<sup>\*)</sup> Stray inductivity of GND and VS connections will lead to ringing of the supply voltage when driving an inductive load. This ringing results from the fast switching slopes of the driver outputs in combination with reverse recovery of the body diodes of the output driver MOSFETs. Even small trace inductivities as well as stray inductivity of sense resistors can easily generate a few volts of ringing leading to temporary voltage overshoot. This should be considered when working near the maximum voltage.

## 18 Electrical Characteristics

## 18.1 Operational Range

| Parameter                                                                            | Symbol    | Min  | Max  | Unit |
|--------------------------------------------------------------------------------------|-----------|------|------|------|
| Junction temperature                                                                 | TJ        | -40  | 125  | °C   |
| Supply voltage (using internal +5V regulator)                                        | $V_{VS}$  | 5.5  | 26   | V    |
| Supply voltage (internal +5V regulator bridged: V <sub>VCC</sub> =V <sub>VSA</sub> ) | $V_{VS}$  | 4.7  | 5.4  | V    |
| I/O supply voltage                                                                   | $V_{VIO}$ | 3.00 | 5.25 | V    |
| VCC voltage when using optional external source (supplies                            | $V_{VCC}$ | 4.6  | 5.25 | V    |
| digital logic and charge pump)                                                       |           |      |      |      |
| RMS motor coil current per coil (value for design guideline)                         | $I_{RMS}$ |      | 0.8  | Α    |
| Peak output current per motor coil output (sine wave peak)                           | $I_{Ox}$  |      | 1.1  | Α    |
| Peak output current per motor coil output (sine wave peak)                           | $I_{Ox}$  |      | 1.5  | Α    |
| Limit T <sub>J</sub> ≤ 105°C, e.g. for 100ms short time acceleration                 |           |      |      |      |
| phase below 50% duty cycle.                                                          |           |      |      |      |

## 18.2 DC Characteristics and Timing Characteristics

DC characteristics contain the spread of values guaranteed within the specified supply voltage range unless otherwise specified. Typical values represent the average value of all parts measured at +25°C. Temperature variation also causes stray to some values. A device with typical values will not leave Min/Max range within the full temperature range.

| Power supply current                      |                  | DC-Characteristics<br>V <sub>VS</sub> = 24.0V        |     |            |     |        |
|-------------------------------------------|------------------|------------------------------------------------------|-----|------------|-----|--------|
| Parameter                                 | Symbol           | Conditions                                           | Min | Тур        | Max | Unit   |
| Total supply current, driver              | $I_{S}$          | f <sub>CLK</sub> =16MHz                              |     | <b>2</b> 5 | 40  | mA     |
| disabled $I_{VS}$ + $I_{VSA}$ + $I_{VCC}$ |                  |                                                      |     |            |     |        |
| Total supply current, operating,          | $I_{S}$          | f <sub>CLK</sub> =16MHz, 40kHz                       |     | 28         |     | mA     |
| $I_{VS} + I_{VSA} + I_{VCC}$              |                  | chopper                                              |     |            |     |        |
| Static supply current                     | $I_{VSO}$        | f <sub>CLK</sub> =0Hz                                | 3   | 4.5        | 7   | mA     |
| Supply current, driver disabled,          | $I_{VSX}$        | f <sub>CLK</sub> variable,                           |     | 1.3        |     | mA/MHz |
| dependency on CLK frequency               |                  | additional to $I_{\text{VSO}}$                       |     |            |     |        |
| Internal current consumption              | $I_{VCC}$        | f <sub>CLK</sub> =16MHz, 40kHz                       |     | 25         | 40  | mA     |
| from 5V supply on VCC pin                 |                  | chopper                                              |     |            |     |        |
| IO supply current                         | I <sub>VIO</sub> | no load on outputs, inputs at V <sub>IO</sub> or GND |     | 15         | 30  | μΑ     |

| Motor driver section              | DC- and 1           | DC- and Timing-Characteristics |     |     |     |      |
|-----------------------------------|---------------------|--------------------------------|-----|-----|-----|------|
|                                   | $V_{VS} = 24.0$     | V                              |     |     |     |      |
| Parameter                         | Symbol              | Conditions                     | Min | Тур | Max | Unit |
| RDS <sub>ON</sub> lowside MOSFET  | R <sub>ONL</sub>    | measure at 100mA,              |     | 0.4 | 0.5 | Ω    |
|                                   |                     | 25°C, static state             |     |     |     |      |
| RDS <sub>ON</sub> highside MOSFET | R <sub>ONH</sub>    | measure at 100mA,              |     | 0.5 | 0.6 | Ω    |
|                                   |                     | 25°C, static state             |     |     |     |      |
| slope, MOSFET turning on          | t <sub>SLPON</sub>  | measured at 700mA              | 50  | 120 | 250 | ns   |
|                                   |                     | load current                   |     |     |     |      |
| slope, MOSFET turning off         | t <sub>SLPOFF</sub> | measured at 700mA              | 50  | 220 | 450 | ns   |
|                                   |                     | load current                   |     |     |     |      |
| Current sourcing, driver off      | I <sub>OIDLE</sub>  | O <sub>XX</sub> pulled to GND  | 120 | 180 | 250 | μΑ   |

| Charge pump                                              | DC-Chara                          | DC-Characteristics                          |     |                             |                    |      |
|----------------------------------------------------------|-----------------------------------|---------------------------------------------|-----|-----------------------------|--------------------|------|
| Parameter                                                | Symbol                            | Conditions                                  | Min | Тур                         | Max                | Unit |
| Charge pump output voltage                               | $V_{VCP}$ - $V_{VS}$              | operating, typical f <sub>chop</sub> <40kHz | 4.0 | V <sub>5VOUT</sub> - 0.4    | V <sub>5VOUT</sub> | V    |
| Charge pump voltage threshold for undervoltage detection | V <sub>VCP</sub> -V <sub>VS</sub> | using internal 5V regulator voltage         | 3.1 | 3.6                         | 3.9                | V    |
| Charge pump frequency                                    | f <sub>CP</sub>                   |                                             |     | 1/16<br>f <sub>CLKOSC</sub> |                    |      |

| Linear regulator                                            | DC-Characteristics      |                                                          |      |     |      |      |
|-------------------------------------------------------------|-------------------------|----------------------------------------------------------|------|-----|------|------|
| Parameter                                                   | Symbol                  | Conditions                                               | Min  | Тур | Max  | Unit |
| Output voltage                                              | V <sub>5VOUT</sub>      | $I_{5VOUT} = 0mA$<br>$T_J = 25^{\circ}C$                 | 4.75 | 5.0 | 5.25 | V    |
| Output resistance                                           | R <sub>5VOUT</sub>      | Static load                                              |      | 3   |      | Ω    |
| Deviation of output voltage over the full temperature range | V <sub>5VOUT(DEV)</sub> | I <sub>5VOUT</sub> = 30mA<br>T <sub>J</sub> = full range |      | 30  | 100  | mV   |

| Clock oscillator and input       | Timing-Ch                             | naracteristics                              |      |       |      |      |
|----------------------------------|---------------------------------------|---------------------------------------------|------|-------|------|------|
| Parameter                        | Symbol                                | Conditions                                  | Min  | Тур   | Max  | Unit |
| Clock oscillator frequency       | $f_{CLKOSC}$                          | t <sub>j</sub> =-50°C                       | 9    | 12.4  |      | MHz  |
| Clock oscillator frequency       | $f_{CLKOSC}$                          | t <sub>J</sub> =50°C                        | 10.1 | 13.2  | 17.2 | MHz  |
| Clock oscillator frequency       | f <sub>CLKOSC</sub>                   | t <sub>j</sub> =150°C                       |      | 13.4  | 18   | MHz  |
| External clock frequency         | f <sub>CLK</sub>                      |                                             | 4    | 10-16 | 18   | MHz  |
| (operating)                      |                                       |                                             |      |       |      |      |
| External clock high / low level  | t <sub>CLKL</sub> / t <sub>CLKH</sub> | CLK driven to                               | 10   |       |      | ns   |
| time                             |                                       | 0.1 V <sub>VIO</sub> / 0.9 V <sub>VIO</sub> |      |       |      |      |
| External clock first cycle       | t <sub>CLK1</sub>                     | CLK driven high                             | 30   | 25    |      | ns   |
| triggering switching to external |                                       |                                             |      |       |      |      |
| clock source                     |                                       |                                             |      |       |      |      |

| Detector levels                                                     | DC-Chara                | cteristics                                      |     |      |     |      |
|---------------------------------------------------------------------|-------------------------|-------------------------------------------------|-----|------|-----|------|
| Parameter                                                           | Symbol                  | Symbol Conditions                               |     | Тур  | Max | Unit |
| V <sub>VSA</sub> undervoltage threshold for RESET                   | V <sub>UV_VSA</sub>     | V <sub>VS</sub> rising                          | 3.8 | 4.2  | 4.6 | V    |
| V <sub>SVOUT</sub> undervoltage threshold for RESET                 | V <sub>UV_5VOUT</sub>   | V <sub>SVOUT</sub> rising                       |     | 3.5  |     | V    |
| $V_{\text{VCC\_IO}}$ undervoltage threshold for RESET               | V <sub>UV_VIO</sub>     | V <sub>vcc_Io</sub> rising                      | 1.9 | 2.55 | 3.0 | V    |
| V <sub>VCC_IO</sub> undervoltage detector hysteresis                | V <sub>UV_VIOHYST</sub> |                                                 | 0.1 | 0.3  | 0.5 | V    |
| Short to GND detector threshold $(V_{VSP} - V_{Ox})$                | V <sub>OS2G</sub>       |                                                 | 1.5 | 2.2  | 3   | V    |
| Short to GND detector delay (high side switch on to short detected) | t <sub>S2G</sub>        | High side output clamped to V <sub>SP</sub> -3V | 0.8 | 1.3  | 2   | μs   |
| Overtemperature prewarning                                          | totpw                   | Temperature rising                              | 100 | 120  | 140 | °C   |
| Overtemperature shutdown                                            | t <sub>OT</sub>         | Temperature rising                              | 135 | 150  | 170 | °C   |

| Sense resistor voltage levels                                                                 | DC-Chara          | cteristics                                                            |     |     |     |      |
|-----------------------------------------------------------------------------------------------|-------------------|-----------------------------------------------------------------------|-----|-----|-----|------|
| Parameter                                                                                     | Symbol            | Conditions                                                            | Min | Тур | Max | Unit |
| Sense input peak threshold voltage (low sensitivity)                                          | V <sub>SRTL</sub> | vsense=0<br>csactual=31<br>sin_x=248<br>Hyst.=0; I <sub>BRxy</sub> =0 |     | 320 |     | mV   |
| sense input peak threshold voltage (high sensitivity)                                         | V <sub>SRTH</sub> | vsense=1<br>csactual=31<br>sin_x=248<br>Hyst.=0; I <sub>BRxy</sub> =0 |     | 180 |     | mV   |
| Sense input tolerance / motor current full scale tolerance                                    | $I_{COIL}$        | vsense=0                                                              | -5  |     | +5  | %    |
| Internal resistance from pin BRxy to internal sense comparator (additional to sense resistor) | R <sub>BRxy</sub> |                                                                       |     | 20  |     | mΩ   |

| Digital logic levels             | DC-Chara             | DC-Characteristics |                       |                  |                       |      |
|----------------------------------|----------------------|--------------------|-----------------------|------------------|-----------------------|------|
| Parameter                        | Symbol               | Conditions         | Min                   | Тур              | Max                   | Unit |
| Input voltage low level          | V <sub>INLO</sub>    |                    | -0.3                  |                  | 0.3 V <sub>VIO</sub>  | V    |
| Input voltage high level         | V <sub>INHI</sub>    |                    | 0.7 V <sub>VIO</sub>  |                  | V <sub>VIO</sub> +0.3 | ٧    |
| Input Schmitt trigger hysteresis | V <sub>INHYST</sub>  |                    |                       | 0.12             |                       | V    |
|                                  |                      |                    |                       | $V_{\text{VIO}}$ |                       |      |
| Output voltage low level         | V <sub>OUTLO</sub>   | $I_{OUTLO}$ = 2mA  |                       |                  | 0.2                   | ٧    |
| Output voltage high level        | V <sub>OUTHI</sub>   | $I_{OUTHI} = -2mA$ | V <sub>VIO</sub> -0.2 |                  |                       | ٧    |
| Input leakage current            | $\mathbf{I}_{ILEAK}$ |                    | -10                   |                  | 10                    | μΑ   |
| Digital pin capacitance          | С                    |                    |                       | 3.5              |                       | pF   |

### 18.3 Thermal Characteristics

The following table shall give an idea on the thermal resistance of the QFN-48 package. The thermal resistance for a four layer board will provide a good idea on a typical application. The single layer board example is kind of a worst case condition, as the typical application will require a 4 layer board. Actual thermal characteristics will depend on the PCB layout, PCB type and PCB size.

A thermal resistance of 23°C/W for a typical board means, that the package is capable of continuously dissipating 4W at an ambient temperature of 25°C with the die temperature staying below 125°C.

| Parameter                                                                  | Symbol             | Conditions                                                                                                                           | Тур | Unit |
|----------------------------------------------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----|------|
| Typical power dissipation                                                  | P <sub>D</sub>     | One motor 1.00A RMS 115°C (125°C)                                                                                                    | 3.7 | W    |
| One motor active, one motor in                                             |                    | One motor 0.71A RMS 85°C (93°C)                                                                                                      | 2.4 | W    |
| standby at low current                                                     |                    | Surface temperature at package center (peak surface temperature), board 55mm x 85mm, 25°C environment                                |     |      |
|                                                                            |                    | spreadCycle, sinewave, 40 or 20kHz<br>chopper, 24V, 16MHz, internal supply<br>for VCC                                                |     |      |
|                                                                            |                    | Motors: QSH4218-035-10-027                                                                                                           |     |      |
| Typical power dissipation                                                  | P <sub>D</sub>     | Two motors 0.71A RMS 113°C (119°C)                                                                                                   | 3.7 | W    |
| Two motors active                                                          |                    | Two motors 0.35A RMS 64°C (68°C)                                                                                                     | 1.4 | W    |
| Thermal resistance junction to ambient on a single layer board             | R <sub>TJA</sub>   | Single signal layer board (1s) as<br>defined in JEDEC EIA JESD51-3<br>(FR4, 76.2mm x 114.3mm, d=1.6mm)                               | 80  | K/W  |
| Thermal resistance junction to ambient on a multilayer board               | R <sub>TMJA</sub>  | Dual signal and two internal power plane board (2s2p) as defined in JEDEC EIA JESD51-5 and JESD51-7 (FR4, 76.2mm x 114.3mm, d=1.6mm) | 23  | K/W  |
| Thermal resistance junction to ambient on a multilayer board with air flow | R <sub>TMJA1</sub> | Identical to $R_{\text{TMJA}}$ , but with air flow 1m/s                                                                              | 20  | K/W  |
| Thermal resistance junction to board                                       | R <sub>TJB</sub>   | PCB temperature measured within 1mm distance to the package                                                                          | 10  | K/W  |
| Thermal resistance junction to case                                        | R <sub>TJC</sub>   | Junction temperature to heat slug of package                                                                                         | 3   | K/W  |

The thermal resistance in an actual layout can be tested by checking for the heat up caused by the standby power consumption of the chip. When no motor is attached, all power seen on the power supply is dissipated within the chip.

#### Note

A spread-sheet for calculating TMC2041 power dissipation is available on www.trinamic.com.

## 19 Layout Considerations

### 19.1 Exposed Die Pad

The TMC2041 uses its die attach pad to dissipate heat from the drivers and the linear regulator to the board. For best electrical and thermal performance, use a reasonable amount of solid, thermally conducting vias between the die attach pad and the ground plane. The printed circuit board should have a solid ground plane spreading heat into the board and providing for a stable GND reference.

### 19.2 Wiring GND

All signals of the TMC2041 are referenced to their respective GND. Directly connect all GND pins under the TMC2041 to a common ground area (GND, GNDP, GNDA and die attach pad). The GND plane right below the die attach pad should be treated as a virtual star point. For thermal reasons, the PCB top layer shall be connected to a large PCB GND plane spreading heat within the PCB.

#### Attention

Especially, the sense resistors are susceptible to GND differences and GND ripple voltage, as the microstep current steps make up for voltages down to 0.5 mV. No current other than the sense resistor current should flow on their connections to GND and to the TMC2041. Optimally place them close to the TMC2041, with one or more vias to the GND plane for each sense resistor. The two sense resistors for one coil should not share a common ground connection trace or vias, as also PCB traces have a certain resistance.

### 19.3 Supply Filtering

The 5VOUT output voltage ceramic filtering capacitor (4.7  $\mu$ F recommended) should be placed as close as possible to the 5VOUT pin, with its GND return going directly to the GNDA pin. Use as short and as thick connections as possible. For best microstepping performance and lowest chopper noise an additional filtering capacitor can be used for the VCC pin to GND, to avoid charge pump and digital part ripple influencing motor current regulation. Therefore place a ceramic filtering capacitor (470nF recommended) as close as possible (1-2mm distance) to the VCC pin with GND return going to the ground plane. VCC can be coupled to 5VOUT using a 2.2  $\Omega$  resistor in order to supply the digital logic from 5VOUT while keeping ripple away from this pin.

A 100 nF filtering capacitor should be placed as close as possible to the VSA pin to ground plane. The motor supply pins VS should be decoupled with an electrolytic capacitor (47  $\mu$ F or larger is recommended) and a ceramic capacitor, placed close to the device.

Take into account that the switching motor coil outputs have a high dV/dt. Thus capacitive stray into high resistive signals can occur, if the motor traces are near other traces over longer distances.

### 19.4 Single Driver Connection

In a parallel connection setup, where the TMC2041 drives one motor with double current, take into account, that driver 1 takes over the complete control. Thus, the driver 1 layout should be optimized concerning sense resistor placement, etc. Connect driver 2 bridge outputs and BR pins in parallel to the corresponding driver 1 pins. Especially for the BR pins of driver 2, it is important to use low inductivity interconnection lines to driver 1.

## 19.5 Layout Example



Figure 19.1 Layout example

# 20 Package Mechanical Data

## 20.1 Dimensional Drawings

Attention: Drawings not to scale.



Figure 20.1 Dimensional drawings

| Parameter [mm]         | Ref | Min  | Nom   | Max  |
|------------------------|-----|------|-------|------|
| total thickness        | Α   | 0.80 | 0.85  | 0.90 |
| stand off              | A1  | 0.00 | 0.035 | 0.05 |
| mold thickness         | A2  | -    | 0.65  | 0.67 |
| lead frame thickness   | A3  |      | 0.203 |      |
| lead width             | b   | 0.2  | 0.25  | 0.3  |
| body size X            | D   |      | 7.0   |      |
| body size Y            | E   |      | 7.0   |      |
| lead pitch             | e   |      | 0.5   |      |
| exposed die pad size X | J   | 5.2  | 5.3   | 5.4  |
| exposed die pad size Y | K   | 5.2  | 5.3   | 5.4  |
| lead length            | L   | 0.35 | 0.4   | 0.45 |
| package edge tolerance | aaa |      |       | 0.1  |
| mold flatness          | bbb |      |       | 0.1  |
| coplanarity            | ссс |      |       | 0.08 |
| lead offset            | ddd |      |       | 0.1  |
| exposed pad offset     | eee |      |       | 0.1  |

## 20.2 Package Codes

| Туре         | Package                      | Temperature range | Code & marking | MSL level    |  |
|--------------|------------------------------|-------------------|----------------|--------------|--|
| TMC2041-LA   | QFN48 (RoHS)                 | -40°C +125°C      | TMC2041-LA     | MSL 3 / 160h |  |
| TMC2041-LA-T | Tape on reel packed products |                   |                |              |  |

### 21 Disclaimer

TRINAMIC Motion Control GmbH & Co. KG does not authorize or warrant any of its products for use in life support systems, without the specific written consent of TRINAMIC Motion Control GmbH & Co. KG. Life support systems are equipment intended to support or sustain life, and whose failure to perform, when properly used in accordance with instructions provided, can be reasonably expected to result in personal injury or death.

Information given in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed for the consequences of its use nor for any infringement of patents or other rights of third parties which may result from its use.

Specifications are subject to change without notice.

All trademarks used are property of their respective owners.

### 22 ESD Sensitive Device

The TMC2041 is an ESD sensitive CMOS device sensitive to electrostatic discharge. Take special care to use adequate grounding of personnel and machines in manual handling. After soldering the devices to the board, ESD requirements are more relaxed. Failure to do so can result in defect or decreased reliability.



## 23 Designed for Sustainability

Sustainable growth is one of the most important and urgent challenges today. We at Trinamic try to contribute by designing highly efficient IC products, to minimize energy consumption, ensure best customer experience and long-term satisfaction by smooth and silent run, while minimizing the demand for external resources, e.g. for power supply, cooling infrastructure, reduced motor size and magnet material by intelligent control interfaces and advanced algorithms.

Please help and design efficient and durable products made for a sustainable world.

# **24** Table of Figures

| Figure 1.1 Basic application and block diagram                                                     | 4     |
|----------------------------------------------------------------------------------------------------|-------|
| Figure 1.2 Energy efficiency with coolStep (example)                                               | 6     |
| Figure 2.1 TMC2041 pin assignments                                                                 |       |
| Figure 3.1 Standard application circuit                                                            | 10    |
| Figure 3.2 5V only operation                                                                       | 11    |
| Figure 3.3 Driving a single motor with high current                                                | 12    |
| Figure 3.4 Using an external 5V supply to bypass internal regulator                                | 13    |
| Figure 3.5 RC-Filter on VCC for reduced ripple                                                     | 13    |
| Figure 3.6 Simple ESD enhancement and more elaborate motor output protection                       | 14    |
| Figure 4.1 SPI timing                                                                              | 17    |
| Figure 5.1 Addressing multiple TMC2041 via single wire interface using chaining                    | 21    |
| Figure 5.2 Addressing multiple TMC2041 via differential interface, additional filtering for NEXTAL | DR 22 |
| Figure 8.1 Chopper phases                                                                          | 34    |
| Figure 8.2 No ledges in current wave with sufficient hysteresis (magenta: current A, yellow        |       |
| sense resistor voltages A and B)                                                                   |       |
| Figure 8.3 spreadCycle chopper scheme showing coil current during a chopper cycle                  | 37    |
| Figure 8.4 Classic const. off time chopper with offset showing coil current                        | 38    |
| Figure 8.5 Zero crossing with classic chopper and correction using sine wave offset                | 38    |
| Figure 10.1 Function principle of stallGuard2                                                      |       |
| Figure 10.2 Example: Optimum SGT setting and stallGuard2 reading with an example motor             | 43    |
| Figure 11.1 coolStep adapts motor current to the load                                              | 46    |
| Figure 12.1 STEP and DIR timing, Input pin filter                                                  | 48    |
| Figure 12.2 microPlyer microstep interpolation with rising STEP frequency                          | 50    |
| Figure 13.1 Current setting and configuration of spreadCycle                                       |       |
| Figure 13.3 Enabling coolStep (only in combination with spreadCycle)                               |       |
| Figure 19.1 Layout example                                                                         | 61    |
| Figure 20.1 Dimensional drawings                                                                   | 62    |

## 25 Revision History

| Version | Date        | Author<br>BD - Bernhard Dwersteg | Description                              |
|---------|-------------|----------------------------------|------------------------------------------|
| 0.90    | 2016-NOV-23 | BD                               | First version based on TMC5072 datasheet |
| 1.00    | 2016-NOV-25 | BD                               | Complete version                         |
| 1.02    | 2017-MAY-16 | BD                               | Minor corrections                        |
| 1.03    | 2020-JUN-12 | BD                               | Updated front page, minor corrections    |

Table 25.1 Documentation revisions

### **26** References

[AN001] Trinamic Application Note 001 - Parameterization of spreadCycle™, <u>www.trinamic.com</u> [AN002] Trinamic Application Note 002 - Parameterization of stallGuard2™ & coolStep™, <u>www.trinamic.com</u>

Calculation sheet TMC50XX Calculations.xlsx