

### ZERO DELAY, LOW SKEW BUFFER

#### **ICS574**

### **Description**

The ICS574 is a low jitter, low-skew, high performance PLL-based zero delay buffer for high speed applications. Based on IDT's proprietary low jitter Phase Locked Loop (PLL) techniques, the device provides four low skew outputs at speeds up to 160 MHz at 3.3 V. When one of the outputs is connected directly to FBIN, the rising edge of each output is aligned with the rising edge of the input clock. External delay elements connected in the feedback loops will cause the outputs to occur before the inputs by the amount of propagation delay of the external element.

#### **Features**

- Packaged in 8 pin narrow SOIC, Pb (lead) free
- Zero input-to-output delay
- · Four 1X outputs
- Output to output skew is less than 150 ps
- Output clocks up to 160 MHz at 3.3 V
- External feedback path for output edge placement
- Spread Smart<sup>™</sup> technology works with spread spectrum clock generators
- Full CMOS outputs with 18 mA output drive capability at TTL levels at 3.3 V
- · Advanced, low power, sub-micron CMOS process
- Operating voltage from 3.0 to 5.5 V
- Industrial temperature version available

# **Block Diagram**



# **Pin Assignment**



# **Pin Descriptions**

| Pin<br>Number | Pin<br>Name | Pin<br>Type | Pin Description                                                        |
|---------------|-------------|-------------|------------------------------------------------------------------------|
| 1             | CLKIN       | Input       | Clock input. Connect to input clock source.                            |
| 2, 3, 6, 7    | CLK1:4      | Output      | Clock Outputs (4).                                                     |
| 4             | GND         | Power       | Connect to ground.                                                     |
| 5             | VDD         | Power       | Power supply. Connect both pins to same voltage (either 3.3 V or 5 V). |
| 8             | FBIN        | Input       | Feedback input.                                                        |

ICS574

### **External Components**

The ICS574 requires a minimum number of external components for proper operation. Decoupling capacitors of  $0.1\mu\text{F}$  should be connected between VDD and GND on pins 4 and 5, as close to the device as possible. A series termination resistor of  $33\Omega$  may be used close to the pin for each clock output to reduce reflections.

### **Absolute Maximum Ratings**

Stresses above the ratings listed below can cause permanent damage to the ICS574. These ratings, which are standard values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range.

| Item                                       | Rating              |
|--------------------------------------------|---------------------|
| Supply Voltage, VDD (referenced to ground) | -0.5 V to 7 V       |
| All Inputs and Outputs                     | -0.5 V to VDD+0.5 V |
| Electrostatic Discharge (MII-STD-883)      | 2000 V (minimum)    |
| Ambient Operating Temperature              | -40° C to +85° C    |
| Soldering Temperature (10 seconds max.)    | 260° C              |
| Junction Temperature                       | 150° C              |
| Storage Temperature                        | -65 to +150° C      |

### **DC Electrical Characteristics**

Unless stated otherwise, **VDD** = **3.3 V**, Ambient Temperature -40 to +85° C

| Parameter                       | Symbol          | Conditions               | Min.    | Тур. | Max.    | Units |
|---------------------------------|-----------------|--------------------------|---------|------|---------|-------|
| Operating Supply Voltage        | VDD             |                          | 3       |      | 5.5     | V     |
| Input High Voltage              | V <sub>IH</sub> |                          | VDD/2+1 |      |         | V     |
| Input Low Voltage               | V <sub>IL</sub> |                          |         |      | VDD/2-1 | V     |
| Output High Voltage, CMOS level | V <sub>OH</sub> | I <sub>OH</sub> = -5 mA  | VDD-0.4 |      |         | V     |
| Output High Voltage             | V <sub>OH</sub> | I <sub>OH</sub> = -18 mA | 2.4     |      |         | V     |
| Output Low Voltage              | V <sub>OL</sub> | I <sub>OL</sub> = 18 mA  |         |      | 0.4     | V     |
| IDD Operating Supply Current    |                 | No load (Note 2)         |         | 36   |         | mA    |
| Short Circuit Current           | Ios             | Each output              |         | ±65  |         | mA    |
| Input Capacitance               | C <sub>IN</sub> |                          |         | 7    |         | pF    |

### **AC Electrical Characteristics**

Unless stated otherwise, **VDD** = **3.3 V**, Ambient Temperature -40 to +85° C

| Parameter                             | Symbol          | Conditions               | Min. | Тур. | Max. | Units |
|---------------------------------------|-----------------|--------------------------|------|------|------|-------|
| Input Frequency, clock                | f <sub>IN</sub> | FBIN from CLK4           | 20   |      | 160  | MHz   |
| Output Frequency, clock               |                 | FBIN from CLK4           | 20   |      | 160  | MHz   |
| Output Clock Rise Time                |                 | 0.8 to 2.0 V, 15 pF load |      |      | 1.5  | ns    |
| Output Clock Fall Time                |                 | 2.0 to 0.8 V, 15 pF load |      |      | 1.5  | ns    |
| Output Clock Duty Cycle, 3.3 V        |                 | At 1.4 V                 | 40   | 50   | 60   | %     |
| Device-to-device Skew, equally loaded |                 | Rising edges at VDD/2    |      |      | 700  | ps    |
| Outpu-to-output Skew, equally loaded  |                 | Rising edges at VDD/2    |      |      | 150  | ps    |
| Maximum Absolute Jitter               |                 |                          |      | 170  |      | ps    |
| Cycle-to-cycle Jitter, 15 pF loads    |                 | 66.67 MHz outputs        |      |      | 250  | ps    |

#### Notes:

## **Using Spread Spectrum Input Clocks**

The ICS574 uses IDT's Spread Smart technology, allowing it to accurately track (pass through) any clocks that implement spread spectrum techniques.

<sup>1.</sup> Stresses beyond those listed in Absolute Maximum Ratings can permanently damage the device. Prolonged exposure to levels above the operating limits but below the Absolute Maximum Ratings may affect device reliability.

2. With CLKIN = 160 MHz, FBIN to CLK4.

# **Thermal Characteristics**

| Parameter                                  | Symbol            | Conditions     | Min. | Тур. | Max. | Units |
|--------------------------------------------|-------------------|----------------|------|------|------|-------|
| Thermal Resistance Junction to             | $\theta_{JA}$     | Still air      |      | 150  |      | ° C/W |
| Ambient                                    | $\theta_{JA}$     | 1 m/s air flow |      | 140  |      | ° C/W |
|                                            | $\theta_{JA}$     | 3 m/s air flow |      | 120  |      | ° C/W |
| Thermal Resistance Junction to Case        | $\theta_{\sf JC}$ |                |      | 40   |      | ° C/W |
| Thermal Resistance Junction to Top of Case | $\Psi_{ m JT}$    | Still air      |      | 20   |      | °C/W  |

# Package Outline and Package Dimensions (8-pin SOIC, 150 Mil. Body)

Package dimensions are kept current with JEDEC Publication No. 95



# **Ordering Information**

| Part / Order Number | Marking | Shipping Packaging | Package    | Temperature   |
|---------------------|---------|--------------------|------------|---------------|
| 574MLF              | 574MLF  | Tubes              | 8-pin SOIC | 0 to +70° C   |
| 574MLFT             |         | Tape and Reel      | 8-pin SOIC | 0 to +70° C   |
| 574MILF             | 574MILF | Tubes              | 8-pin SOIC | -40 to +85° C |
| 574MILFT            |         | Tape and Reel      | 8-pin SOIC | -40 to +85° C |

#### "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

ZDB

#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use o any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.0 Mar 2020)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/