# LM118, LM218, LM318 FAST GENERAL-PURPOSE OPERATIONAL AMPLIFIERS

The LM118 and LM218 are obsolete and are no longer supplied.

SLOS063B - JUNE 1976 - REVISED DECEMBER 2002

- Small Signal Bandwidth . . . 15 MHz Typ
- Slew Rate . . . 50 V/μs Min
- Bias Current . . . 250 nA Max (LM118, LM218)
- Supply Voltage Range . . . ±5 V to ±20 V
- Internal Frequency Compensation
- Input and Output Overload Protection
- Same Pin Assignments as General-Purpose Operational Amplifiers

#### description/ordering information

The LM118, LM218, and LM318 are precision, fast operational amplifiers designed for applications requiring wide bandwidth and high slew rate. They feature a factor-of-ten increase in speed over general-purpose devices without sacrificing dc performance.

These operational amplifiers have internal unity-gain frequency compensation. considerably simplifies their application because no external components are necessary for operation. However, unlike most internally compensated amplifiers, external frequency compensation may be added for optimum performance. For inverting applications. feed-forward compensation boosts the slew rate to over 150 V/µs and almost double the bandwidth. Overcompensation can be used with the amplifier for greater stability when maximum bandwidth is not needed. Further, a single capacitor can be added to reduce the settling time for 0.1% error band to under 1 μs.





NC - No internal connection

The high speed and fast settling time of these operational amplifiers make them useful in A/D converters, oscillators, active filters, sample-and-hold circuits, and general-purpose amplifiers.

#### **ORDERING INFORMATION**

| TA          | V <sub>IO</sub> max<br>AT 25°C | PACK     | AGET         | ORDERABLE PART NUMBER | TOP-SIDE<br>MARKING |
|-------------|--------------------------------|----------|--------------|-----------------------|---------------------|
|             |                                | PDIP (P) | Tube of 50   | LM318P                | LM318P              |
| 000 4- 7000 | 10 mV                          | 0010 (D) | Tube of 75   | LM318D                | 1.040               |
| 0°C to 70°C |                                | SOIC (D) | Reel of 2500 | LM318DR               | LM318               |
|             |                                | SOP (PS) | Reel of 2000 | LM318PSR              | LM18                |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symboliztion, and PCB design guidelines are available at www.ti.com/sc/package.

SLOS063B - JUNE 1976 - REVISED DECEMBER 2002

## symbol



Pin numbers shown are for the D, JG, P, and PS packages.

#### schematic



Component values shown are nominal.



# LM118, LM218, LM318 FAST GENERAL-PURPOSE OPERATIONAL AMPLIFIERS

The LM118 and LM218 are obsolete and are no longer supplied.

SLOS063B - JUNE 1976 - REVISED DECEMBER 2002

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage: V <sub>CC+</sub> (see Note 1)                                         | 20 V                                             |
|---------------------------------------------------------------------------------------|--------------------------------------------------|
| V <sub>CC</sub> (see Note 1)                                                          | 20 V                                             |
| Input voltage, V <sub>I</sub> (either input, see Notes 1 and 2)                       |                                                  |
| Differential input current, V <sub>ID</sub> (see Note 3)                              | ±10 V                                            |
| Duration of output short circuit (see Note 4)                                         | Unlimited                                        |
| Operating virtual junction temperature, T <sub>J</sub>                                | 150°C                                            |
| Package thermal impedance, θ <sub>JA</sub> (see Notes 5 and 6): D package             | 97°C/W                                           |
| P package                                                                             | 85°C/W                                           |
| PS package                                                                            | 95°C/W                                           |
| Package thermal impedance, θ <sub>JC</sub> (see Notes 7 and 8): FK package            | 5.61°C/W                                         |
| JG package                                                                            | 14.5°C/W                                         |
| Case temperature for 60 seconds: FK package                                           | 260°C                                            |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds: JG package              | 300°C                                            |
| Lead temperature 1,6 mm (1/16 inch) from case for 60 seconds: D, P, PS, or PW package | 260°C                                            |
| Storage temperature range, T <sub>stg</sub>                                           | . $-65^{\circ}\text{C}$ to $150^{\circ}\text{C}$ |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. All voltage values, unless otherwise noted, are with respect to the midpoint between V<sub>CC+</sub> and V<sub>CC-</sub>
  - 2. The magnitude of the input voltage must never exceed the magnitude of the supply voltage or 15 V, whichever is less.
  - 3. The inputs are shunted with two opposite-facing base-emitter diodes for overvoltage protection. Therefore, excessive current flows if a different input voltage in excess of approximately 1 V is applied between the inputs unless some limiting resistance is used.
  - 4. The output can be shorted to ground or either power supply. For the LM118 and LM218 only, the unlimited duration of the short circuit applies at (or below) 85°C case temperature or 75°C free-air temperature.
  - 5. Maximum power dissipation is a function of T<sub>J</sub>(max), θ<sub>JA</sub>, and T<sub>A</sub>. The maximum allowable power dissipation at any allowable ambient temperautre is P<sub>D</sub> = (T<sub>J</sub>(max) T<sub>A</sub>)/θ<sub>JA</sub>. Operating at the absolute maximum T<sub>J</sub> of 150°C can affect reliability.
  - 6. The package thermal impedance is calculated in accordance with JESD 51-7.
  - 7. Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JC}$ , and  $T_C$ . The maximum allowable power dissipation at any allowable ambient temperautre is  $P_D = (T_J(max) T_C)/\theta_{JC}$ . Operating at the absolute maximum  $T_J$  of 150°C can affect reliability.
  - 8. The package thermal impedance is calculated in accordance with MIL-STD-883.



SLOS063B - JUNE 1976 - REVISED DECEMBER 2002

## electrical characteristics at specified free-air temperature (see Note 5)

| DADAMETED        |                                                                      | TEST                                                      | - +              | LM1   | 18, LM2 | 18  | LM318 |     |     | UNIT   |  |
|------------------|----------------------------------------------------------------------|-----------------------------------------------------------|------------------|-------|---------|-----|-------|-----|-----|--------|--|
|                  | PARAMETER                                                            | CONDITIONS†                                               | T <sub>A</sub> ‡ | MIN   | TYP     | MAX | MIN   | TYP | MAX | UNIT   |  |
| \/               | land offertualte as                                                  | V- 0                                                      | 25°C             |       | 2       | 4   |       | 4   | 10  | \/     |  |
| VIO              | Input offset voltage                                                 | VO = 0                                                    | Full range       |       |         | 6   |       |     | 15  | mV     |  |
|                  | land offeet coment                                                   | V- 0                                                      | 25°C             |       | 6       | 50  |       | 30  | 200 | A      |  |
| lio              | Input offset current                                                 | VO = 0                                                    | Full range       |       |         | 100 |       |     | 300 | nA     |  |
|                  | Input bigg gurrant                                                   | V- 0                                                      | 25°C             |       | 120     | 250 |       | 150 | 500 | nA     |  |
| IВ               | Input bias current                                                   | V <sub>O</sub> = 0                                        | Full range       |       |         | 500 |       |     | 750 | nA     |  |
| VICR             | Common-mode input voltage range                                      | $V_{CC\pm} = \pm 15 \text{ V}$                            | Full range       | ±11.5 |         |     | ±11.5 |     |     | V      |  |
| V <sub>OM</sub>  | Maximum peak output voltage swing                                    | $V_{CC\pm} = \pm 15 \text{ V},$ $R_L = 2 \text{ k}\Omega$ | Full range       | ±12   | ±13     |     | ±12   | ±13 |     | V      |  |
|                  | Large-signal differential voltage amplification                      | $V_{CC\pm} = \pm 15 \text{ V},$                           | 25°C             | 50    | 200     |     | 25    | 200 |     | .,, ., |  |
| AVD              |                                                                      | $V_O = \pm 10 \text{ V},$ $R_L \ge 2 \text{ k}\Omega$     | Full range       | 25    |         |     | 20    |     |     | V/mV   |  |
| B <sub>1</sub>   | Unity-gain bandwidth                                                 | $V_{CC\pm} = \pm 15 \text{ V}$                            | 25°C             |       | 15      |     |       | 15  |     | MHz    |  |
| rį               | Input resistance                                                     |                                                           | 25°C             | 1*    | 3       |     | 0.5   | 3   |     | MΩ     |  |
| CMRR             | Common-mode rejection ratio                                          | V <sub>IC</sub> = V <sub>ICR</sub> min                    | Full range       | 80    | 100     |     | 70    | 100 |     | dB     |  |
| k <sub>SVR</sub> | Supply-voltage rejection ratio (ΔV <sub>CC</sub> /ΔV <sub>IO</sub> ) |                                                           | Full range       | 70    | 80      |     | 65    | 80  |     | dB     |  |
| ICC              | Supply current                                                       | $V_O = 0$ , No load                                       | 25°C             |       | 5       | 8   |       | 5   | 10  | mA     |  |

<sup>\*</sup> On products compliant to MIL-STD-883, Class B, this parameter is not production tested.

# operating characteristics, $V_{CC\pm}$ = ±15 V, $T_A$ = 25°C

|    | PARAMETER               | Т                       | EST CONDITION    | MIN          | TYP | MAX | UNIT |      |
|----|-------------------------|-------------------------|------------------|--------------|-----|-----|------|------|
| SR | Slew rate at unity gain | $\Delta V_{I} = 10 V$ , | $C_L = 100 pF$ , | See Figure 1 | 50* | 70  |      | V/µs |

<sup>\*</sup> On products compliant to MIL-STD-883, Class B, this parameter is not production tested.

## PARAMETER MEASUREMENT INFORMATION



Figure 1. Slew Rate



<sup>&</sup>lt;sup>†</sup> All characteristics are measured under open-loop conditions with common-mode input voltage, unless otherwise specified.

<sup>‡</sup>Full range for LM118 is –55°C to 125°C, full range for LM218 is –25°C to 85°C, and full range for LM318 is 0°C to 70°C.

NOTE 9: Unless otherwise noted,  $V_{CC} = \pm 5 \text{ V}$  to  $\pm 20 \text{ V}$ . All typical values are at  $V_{CC\pm} = \pm 15 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ .





6-Feb-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| LM318D           | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | (6)<br>NIPDAU    | Level-1-260C-UNLIM | 0 to 70      | LM318                | Samples |
| LM318DR          | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | LM318                | Samples |
| LM318DRG4        | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | LM318                | Samples |
| LM318P           | ACTIVE | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | N / A for Pkg Type | 0 to 70      | LM318P               | Samples |
| LM318PE4         | ACTIVE | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | N / A for Pkg Type | 0 to 70      | LM318P               | Samples |
| LM318PSR         | ACTIVE | SO           | PS                 | 8    | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | L318                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## **PACKAGE OPTION ADDENDUM**

6-Feb-2020

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 20-Dec-2018

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| KC | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device  | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM318DR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 20-Dec-2018



#### \*All dimensions are nominal

| Device  | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM318DR | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |

# **PACKAGE OUTLINE**

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# PS (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# P (R-PDIP-T8)

# PLASTIC DUAL-IN-LINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated