# **CLOCK GENERATOR FOR CAVIUM PROCESSORS** ICS840S06I

**PRELIMINARY**

### **General Description**

**JIDT** 



The ICS840S06I is a PLL-based clock generator specifically designed for Cavium Networks SoC processors. This high performance device is optimized to generate the processor core reference clock, the DDR reference clocks, the PCI/PCI-X bus

clocks, and the clocks for both the Gigabit Ethernet MAC and PHY. The clock generator offers ultra low-jitter, low-skew clock outputs, and edge rates that easily meet the input requirements for the OCTEON processors. The output frequencies are generated from a 25MHz external input source or an external 25MHz parallel resonant crystal. The extended temperature range of the ICS840S06I supports telecommunication, networking, and storage requirements.

### **Features**

- **ï** Six LVCMOS/ LVTTL outputs, 20Ω typical output impedance
	- One selectable core clock for the processor - One selectable clock for the PCI/ PCI-X bus
	- One 125MHz clock reference for GbE MAC
	- Three 25MHz clock references for GbE PHY
- **ï** Selectable external crystal or differential (single-ended) input source
- **ï** Crystal oscillator interface designed for 25MHz, parallel resonant crystal
- **ï** Differential input pair (CLK, nCLK) accepts LVPECL, LVDS, LVHSTL, SSTL, HCSL input levels
- **Internal resistor bias on nCLK pin allows the user to drive CLK** input with external single-ended (LVCMOS/ LVTTL) input levels
- **ï** Full 3.3V or mixed 3.3V core/2.5V output supply mode
- **ï** -40°C to 85°C ambient operating temperature
- **ï** Available in lead-free (RoHS 6) packages

# **Applications**

- **ï** Systems using OCTEON MIPS64 Broadband Processors
- **ï** Networking, control and storage equipment, including routers, switches, application-aware gateways, triple-play gateways, WLAN and 3G/4G access and aggregation devices, storage arrays, storage networking equipment, servers, and intelligent NICs
- **ï** 802.11 a/b/g/n wireless for home data and multimedia distribution
- **ï** QoS for high quality Voice, Video, and Data service
- **ï** Next-generationPON, VDSL2, and Cable networks
- **ï** High-performance NAS
- **ï** Audio/Video Storage and distribution
- **ï** Consumer space media server

### **Pin Assignment**



The Preliminary Information presented herein represents a product in pre-production. The noted characteristics are based on initial product characterization and/or qualification. Integrated Device Technology, Incorporated (IDT) reserves the right to change any circuitry or specifications without notice.

# **Block Diagram**



# **Table 1. Pin Descriptions**



NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

# **Table 2. Pin Characteristics**



NOTE: V<sub>DDO\_X</sub> denotes V<sub>DDO\_B</sub>, V<sub>DDO\_C</sub>, V<sub>DDO\_D</sub> and V<sub>DDO\_REF.</sub>

# **Function Tables**

### **Table 3A. Control Input Function Table**



#### **Table 3B. Control Input Function Table**



# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.



# **DC Electrical Characteristics**

**Table 4A. Power Supply DC Characteristics,**  $V_{DD} = V_{DDO X} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}$ C to 85°C



NOTE:  $V_{DDO_X}$  denotes  $V_{DDO_B}$ ,  $V_{DDO_C}$ ,  $V_{DDO_D}$  and  $V_{DDO_REF}$ .

### **Table 4B. Power Supply DC Characteristics,**  $V_{DD} = 3.3V \pm 5\%$ ,  $V_{DDO X} = 2.5V \pm 5\%$ ,  $T_A = -40^{\circ}$ C to 85°C



NOTE: V<sub>DDO\_X</sub> denotes V<sub>DDO\_B</sub>, V<sub>DDO\_C</sub>, V<sub>DDO\_D</sub> and V<sub>DDO\_REF.</sub>



### **Table 4B. LVCMOS/LVTTL DC Characteristics,**  $V_{DD} = 3.3V \pm 5$ %,  $V_{DDO X} = 3.3V \pm 5$ % or 2.5V  $\pm 5$ %, T<sub>A</sub> = -40°C to 85°C

NOTE 1: Outputs terminated with 50 $\Omega$  to V<sub>DDO\_X</sub>/2. See Parameter Measurement Information, Output Load Test Circuit diagram.

#### **Table 4C. Differential DC Characteristics,**  $V_{DD} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to 85°C



NOTE 1:  $V_{IL}$  should not be less than -0.3V.

NOTE 2. Common mode voltage is defined as  $V_{\text{IH}}$ .

#### **Table 5. Crystal Characteristics**



NOTE: Characterized using an 18pF parallel resonant crystal.

# **AC Electrical Characteristics**

**Table 6. AC Characteristics,**  $V_{DD} = 3.3V \pm 5\%$ ,  $V_{DDO_X} = 3.3V \pm 5\%$  or 2.5V  $\pm 5\%$ ,  $T_A = -40\degree$ C to 85 $\degree$ C



All parameters measured at  $f_{MAX}$  unless noted otherwise.

NOTE 1: Refer to the phase noise plot.

NOTE 2: Defined as skew within a bank of outputs at the same supply voltage and with equal load conditions.

NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points.

NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.

# **Parameter Measurement Information**



**3.3V Core/3.3V LVCMOS Output Load AC Test Circuit**



**Differential Input Level**



**RMS Phase Jitter**



**3.3V Core/2.5V LVCMOS Output Load AC Test Circuit**



**LVCMOS Part-to-Part Skew**



**Output Rise/Fall Time**

# **Parameter Measurement Information, continued**





**Cycle-to-Cycle Jitter**

**Bank Skew**



**Output Duty Cycle/Pulse Width/Period**

# **Application Information**

### **Wiring the Differential Input to Accept Single-Ended Levels**

Figure 1 shows how the differential input can be wired to accept single-ended levels. The reference voltage V\_REF =  $V_{DD}/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and  $V_{DD} = 3.3V$ , V\_REF should be 1.25V and  $R2/R1 = 0.609$ .



**Figure 1. Single-Ended Signal Driving Differential Input**

### **Power Supply Filtering Technique**

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The ICS840S06I provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{DD}$ ,  $V_{DDA}$  and  $V_{DDO-X}$ should be individually connected to the power supply plane through vias, and 0.01µF bypass capacitors should be used for each pin. Figure 2 illustrates this for a generic  $V_{DD}$  pin and also shows that V<sub>DDA</sub> requires that an additional 10 $\Omega$  resistor along with a 10 $\mu$ F bypass capacitor be connected to the V<sub>DDA</sub> pin.



**Figure 2. Power Supply Filtering**

### **Recommendations for Unused Input and Output Pins**

#### **Inputs:**

#### **CLK/nCLK Inputs**

For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a 1kΩ resistor can be tied from CLK to ground.

#### **Crystal Inputs**

For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a 1kΩ resistor can be tied from XTAL\_IN to ground.

#### **LVCMOS Control Pins**

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A 1kΩ resistor can be used.

#### **Outputs:**

#### **LVCMOS Outputs**

All unused LVCMOS outputs can be left floating We recommend that there is no trace attached.

### **Differential Clock Input Interface**

The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both  $V_{SWING}$  and  $V_{OH}$  must meet the  $V_{PP}$  and  $V_{CMR}$  input requirements. Figures 3A to 3F show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver







**Figure 3C. HiPerClockS CLK/nCLK Input Driven by a 3.3V LVPECL Driver**



**Figure 3E. HiPerClockS CLK/nCLK Input Driven by a 3.3V HCSL Driver**

component to confirm the driver termination requirements. For example, in Figure 3A, the input termination applies for IDT HiPerClockS open emitter LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.



**Figure 3B. HiPerClockS CLK/nCLK Input Driven by a 3.3V LVPECL Driver**



**Figure 3D. HiPerClockS CLK/nCLK Input Driven by a 3.3V LVDS Driver**



**Figure 3F. HiPerClockS CLK/nCLK Input Driven by a 2.5V SSTL Driver**

### **Crystal Input Interface**

The ICS840S06I has been characterized with 18pF parallel resonant crystals. The capacitor values, C1 and C2, shown in Figure 4 below were determined using a 25MHz, 18pF parallel



**Figure 4. Crystal Input Interface**

### **LVCMOS to XTAL Interface**

The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC coupling capacitor. A general interface diagram is shown in Figure 5. The XTAL\_OUT pin can be left floating. The input edge rate can be as slow as 10ns. For LVCMOS inputs, it is recommended that the amplitude be reduced from full swing to half swing in order to prevent signal interference with the power rail and to reduce noise. This configuration requires that the output

impedance of the driver (Ro) plus the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most 50Ω applications, R1 and R2 can be 100Ω. This can also be accomplished by removing R1 and making R2 50Ω.



**Figure 5. General Diagram for LVCMOS Driver to XTAL Input Interface**

optimum C1 and C2 values can be slightly adjusted for different board layouts.

resonant crystal and were chosen to minimize the ppm error. The

### **VFQFN EPAD Thermal Release Path**

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in Figure 6. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are

application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/Electrically Enhance Leadfame Base Package, Amkor Technology.



**Figure 6. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale)**

### **Power Considerations**

This section provides information on power dissipation and junction temperature for the ICS840S06I. Equations and example calculations are also provided.

#### **1. Power Dissipation.**

The total power dissipation for the ICS840S06I is the sum of the core power, analog power, and power dissipated in the load. The following is the power dissipation for  $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

#### **Core Output Power Dissipation**

• Power (core)<sub>\_MAX</sub> = V<sub>DD\_MAX</sub> \* (I<sub>EE\_MAX</sub> + I<sub>DDA</sub> + I<sub>DDO</sub>) = 3.465V \* (140mA + 16mA + 20mA) = 609.84mW

#### **LVCMOS Output Power Dissipation**

- Output Impedance  $R_{\text{OUT}}$  Power Dissipation due to Loading 50 $\Omega$  to V<sub>DDO</sub>/2 Output Current  $I_{OUT} = V_{DDO-MAX} / [2 * (50Ω + R<sub>OUT</sub>)] = 3.465V / [2 * (50Ω + 20Ω)] = 24.8mA$
- Power Dissipation on the R<sub>OUT</sub> per LVCMOS output Power (R<sub>OUT</sub>) = R<sub>OUT</sub> \* (I<sub>OUT</sub>)<sup>2</sup> = 20 $\Omega$  \* (24.8mA)<sup>2</sup> = **12.3mW per output**
- Total Power Dissipation on the  $R_{\text{OUT}}$ **Total Power (R**<sub>OUT</sub>) = 12.3mW \* 6 = **73.8mW**
- Dynamic Power Dissipation at 25MHz Power (25MHz) = C<sub>PD</sub> \* Frequency \* (V<sub>DDO</sub>)<sup>2</sup> = 10pF \* 25MHz \* (3.465V)<sup>2</sup> = **3mW per output Total Power** (25MHz) = **3mW \* 3 = 9mW**
- Dynamic Power Dissipation at 133MHz Power (133MHz) = C<sub>PD</sub> \* Frequency \* (V<sub>DDO</sub>)<sup>2</sup> = 10pF \* 133MHz \* (3.465V)<sup>2</sup> = **16mW per output Total Power** (133MHz) = **16mW \* 3 = 48mW**

#### **Total Power Dissipation**

- **Total Power**
	- = Power (core) + Total Power ( $R_{OUT}$ ) + Total Power (25MHz) + Total Power (133MHz)
	- $= 610$ mW + 73.8mW + 9mW + 48mW
	- **= 741mW**

#### **2. Junction Temperature.**

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS devices is 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 39.5°C/W per Table 7 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}$ C + 0.741W  $*$  39.5 $^{\circ}$ C/W = 114 $^{\circ}$ C. This is below the limit of 125 $^{\circ}$ C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (single layer or multi-layer).

#### Table 7. Thermal Resistance  $\theta_{JA}$  for 32 Lead VFQFN, Forced Convection



# **Reliability Information**

### **Table 8.** θJA **vs. Air Flow Table for a 32 Lead VFQFN**



NOTE: Most modern PCB design use multi-layered boards. The data in the second row pertains to most designs.

### **Transistor Count**

The transistor count for ICS840S06I is: 10,871

# **Package Outline and Package Dimensions**

### **Package Outline - K Suffix for 32 Lead VFQFN**



The following package mechanical drawing is a generic drawing that applies to any pin count VFQFN package. This drawing is not intended to convey the actual pin count or pin layout of this device. The pin count and pinout are shown on the front page. The package dimensions are in Table 9 below.



#### **Table 9. Package Dimensions**

Reference Document: JEDEC Publication 95, MO-220

# **Ordering Information**

#### **Table 10. Ordering Information**



NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications, such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

### **Contact Information:**



#### **Sales**

800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 www.IDT.com/go/contactIDT

#### **Technical Support**

netcom@idt.com +480-763-2056

#### **Corporate Headquarters**

Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800-345-7015 (inside USA) +408-284-8200 (outside USA)



© 2008 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT and the IDT logo are trademarks of Integrated Device<br>Technology, Inc. Accelerated Thinking is a se Printed in USA