www.ti.com

# 3.3-V PHASE-LOCK LOOP CLOCK DRIVER WITH POWER DOWN MODE

### **FEATURES**

- Designed to Meet and Exceed PC133 SDRAM Registered DIMM Specification Rev. 1.1
- Spread Spectrum Clock Compatible
- Operating Frequency 20 MHz to 175 MHz
- Static Phase Error Distribution at 66 MHz to 166 MHz is ±125 ps
- Jitter (cyc-cyc) at 66 MHz to 166 MHz is |70| ps
- Advanced Deep Submicron Process Results in More Than 40% Lower Power Consumption vs Current Generation PC133 Devices
- Auto Frequency Detection to Disable Device (Power-Down Mode)
- Available in Plastic 24-Pin TSSOP
- Distributes One Clock Input to One Bank of 10 Outputs
- External Feedback (FBIN) Terminal is
   Used to Synchronize the Outputs to the Clock Input
- 25-Ω On-Chip Series Damping Resistors
- No External RC Network Required
- Operates at 3.3 V

# **DESCRIPTION**

The CDCVF2510A is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) clock driver. The CDCVF2510A uses a phase-lock loop (PLL) to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The CDCVF2510A operates at a 3.3-V  $V_{CC}$  and also provides integrated series-damping resistors that make it ideal for driving point-to-point loads.

One bank of 10 outputs provides 10 low-skew, low-jitter copies of CLK. Output signal duty cycles are adjusted to 50%, independent of the duty cycle at CLK. Outputs are enabled or disabled via the control (G) input. When the G input is high, the outputs switch in phase and frequency with CLK; when the G input is low, the outputs are disabled to the logic-low state. The device automically goes into power-down mode when no input signal (< 1 MHz) is applied to CLK; the outputs go into a low state.

Unlike many products containing PLLs, the CDCVF2510A does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost.

Because it is based on PLL circuitry, the CDCVF2510A requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required following power up and application of a fixed-frequency, a fixed-phase signal at CLK, or following any changes to the PLL reference or feedback signals. The PLL can be bypassed by strapping  $AV_{CC}$  to ground to use as a simple clock buffer.

# 

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

# **APPLICATIONS**

- DRAM Applications
- PLL Based Clock Distributors
- Non-PLL Clock Buffer







These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# **DESCRIPTION CONTINUED**

The CDCVF2510A is characterized for operation from 0°C to 85°C.

For application information see the application reports *High Speed Distribution Design Techniques for CDC509/516/2509/2510/2516* (literature number SLMA003) and *Using CDC2509A/2510A PLL With Spread Spectrum Clocking (SSC)* (literature number SCAA039).

# **FUNCTION TABLE**

| IN          | NPUTS |             | OUT              | OUTPUTS          |                |  |  |  |
|-------------|-------|-------------|------------------|------------------|----------------|--|--|--|
| AVDD        | G     | CLK         | 1Y(0:9)          | FBOUT            |                |  |  |  |
| GND         | L     | Signal      | L                | Signal (delayed) | Bypassed / Off |  |  |  |
| GND         | Н     | Signal      | Signal (delayed) | Signal (delayed) | Bypassed / Off |  |  |  |
| 3.3 V (nom) | L     | CLK > 1 MHz | L                | CLK (in phase)   | On             |  |  |  |
| 3.3 V (nom) | Н     | CLK > 1 MHz | CLK (in phase)   | CLK (in phase)   | On             |  |  |  |
| 3.3 V (nom) | Х     | CLK < 1 MHz | L                | L                | Off            |  |  |  |



# **FUNCTIONAL BLOCK DIAGRAM**



# **AVAILABLE OPTIONS**

| _           | PACKAGE            |
|-------------|--------------------|
| I'A         | SMALL OUTLINE (PW) |
| 0°C to 85°C | CDCVF2510APWR      |
| 0 C to 65 C | CDCVF2510APW       |



### **Terminal Functions**

| TE               | RMINAL                                  | TYPE   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------------------|-----------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME             | NO.                                     | ITPE   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| CLK              | 24                                      | I      | Clock input. CLK provides the clock signal to be distributed by the CDCVF2510A clock driver. CLK is used to provide the reference signal to the integrated PLL that generates the clock output signals. CLK must have a fixed frequency and fixed phase for the PLL to obtain phase lock. Once the circuit is powered up and a valid CLK signal is applied, a stabilization time is required for the PLL to phase lock the feedback signal to its reference signal. |
| FBIN             | 13                                      | I      | Feedback input. FBIN provides the feedback signal to the internal PLL. FBIN must be hard-wired to FBOUT to complete the PLL. The integrated PLL synchronizes CLK and FBIN so that there is nominally zero phase error between CLK and FBIN.                                                                                                                                                                                                                         |
| G                | 11                                      | ı      | Output bank enable. G is the output enable for outputs 1Y(0:9). When G is low, outputs 1Y(0:9) are disabled to a logic-low state. When G is high, all outputs 1Y(0:9) are enabled and switch at the same frequency as CLK.                                                                                                                                                                                                                                          |
| FBOUT            | 12                                      | 0      | Feedback output. FBOUT is dedicated for external feedback. It switches at the same frequency as CLK. When externally wired to FBIN, FBOUT completes the feedback loop of the PLL. FBOUT has an integrated $25-\Omega$ series-damping resistor.                                                                                                                                                                                                                      |
| 1Y (0:9)         | 3, 4, 5, 8, 9,<br>15, 16, 17, 20,<br>21 | 0      | Clock outputs. These outputs provide low-skew copies of CLK. Output bank 1Y(0:9) is enabled via the G input. These outputs can be disabled to a logic-low state by deasserting the G control input. Each output has an integrated $25-\Omega$ series-damping resistor.                                                                                                                                                                                              |
| AV <sub>CC</sub> | 23                                      | Power  | Analog power supply. $AV_{CC}$ provides the power reference for the analog circuitry. In addition, $AV_{CC}$ can be used to bypass the PLL. When $AV_{CC}$ is strapped to ground, PLL is bypassed and CLK is buffered directly to the device outputs.                                                                                                                                                                                                               |
| AGND             | 1                                       | Ground | Analog ground. AGND provides the ground reference for the analog circuitry.                                                                                                                                                                                                                                                                                                                                                                                         |
| V <sub>CC</sub>  | 2, 10, 14, 22                           | Power  | Power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| GND              | 6, 7, 18, 19                            | Ground | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

# **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)

| AV <sub>CC</sub> | Supply voltage range (1)                                            | $AV_{CC} < V_{CC} + 0.7 V$        |
|------------------|---------------------------------------------------------------------|-----------------------------------|
| V <sub>CC</sub>  | Supply voltage range                                                | -0.5 V to 4.3 V                   |
| VI               | Input voltage range (2)                                             | -0.5 V to 4.6 V                   |
| Vo               | Voltage range applied to any output in the high or low state (2)(3) | -0.5 V to V <sub>CC</sub> + 0.5 V |
| I <sub>IK</sub>  | Input clamp current, (V <sub>I</sub> < 0)                           | –50 mA                            |
| I <sub>OK</sub>  | Output clamp current, $(V_O < 0 \text{ or } V_O > V_{CC})$          | ±50 mA                            |
| Io               | Continuous output current, (V <sub>O</sub> = 0 to V <sub>CC</sub> ) | ±50 mA                            |
|                  | Continuous current through each V <sub>CC</sub> or GND              | ±100 mA                           |
| $Z_{\theta JA}$  | Junction-to-ambient package thermal impedance (4)                   | 114.5°C/W                         |
| $Z_{\theta JC}$  | Junction-to-case thermal impedance (4)                              | 25.7°C/W                          |
| TJ               | Maximum allowable junction temperature                              | 125°C                             |
| T <sub>stg</sub> | Storage temperature range                                           | −65°C to 150°C                    |

- (1)  $AV_{CC}$  must not exceed  $V_{CC}$  + 0.7 V. (2) The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
- This value is limited to 4.6 V maximum.
- The package thermal impedance and junction-to-case thermal impedance are calculated in accordance with JESD51 (no air flow condition) and JEDEC252P (high-k board).



# **RECOMMENDED OPERATING CONDITIONS (1)**

|                                    |                                | MIN | MAX      | UNIT |
|------------------------------------|--------------------------------|-----|----------|------|
| V <sub>CC</sub> , AV <sub>CC</sub> | Supply voltage                 | 3   | 3.6      | V    |
| V <sub>IH</sub>                    | High-level input voltage       | 2   |          | V    |
| V <sub>IL</sub>                    | Low-level input voltage        |     | 0.8      | V    |
| VI                                 | Input voltage                  | 0   | $V_{CC}$ | V    |
| I <sub>OH</sub>                    | High-level output current      |     | -12      | mA   |
| I <sub>OL</sub>                    | Low-level output current,      |     | 12       | mA   |
| f <sub>clk</sub>                   | Clock frequency <sup>(2)</sup> | 20  | 175      | MHz  |
|                                    | Input clock duty cycle         | 40% | 60%      |      |
|                                    | Stabilization time             |     | 1        | ms   |

(1) Unused inputs must be held high or low to prevent them from floating.

# **ELECTRICAL CHARACTERISTICS**

over recommended operating free-air temperature range (unless otherwise noted)

|                                | PARAMETER                                     | TEST CONDITIONS                                                | $V_{CC}$ , $AV_{CC}$ | MIN                  | TYP <sup>(1)</sup> | MAX  | UNIT |
|--------------------------------|-----------------------------------------------|----------------------------------------------------------------|----------------------|----------------------|--------------------|------|------|
| V <sub>IK</sub>                | Input clamp voltage                           | I <sub>I</sub> = -18 mA                                        | 3 V                  |                      |                    | -1.2 | V    |
|                                |                                               | I <sub>OH</sub> = -100 μA                                      | MIN to MAX           | V <sub>CC</sub> -0.2 |                    |      |      |
| $V_{OH}$                       | High-level output voltage                     | I <sub>OH</sub> = -12 mA                                       | 3 V                  | 2.1                  |                    |      | V    |
|                                |                                               | I <sub>OH</sub> = -6 mA                                        | 3 V                  | 2.4                  |                    |      |      |
|                                |                                               | I <sub>OL</sub> = 100 μA                                       | MIN to MAX           |                      |                    | 0.2  |      |
| $V_{OL}$                       | Low-level output voltage                      | I <sub>OL</sub> = 12 mA                                        | 3 V                  |                      |                    | 0.8  | V    |
|                                |                                               | I <sub>OL</sub> = 6 mA                                         | 3 V                  |                      |                    | 0.55 |      |
|                                |                                               | V <sub>O</sub> = 1 V                                           | 3 V                  | -28                  |                    |      |      |
| I <sub>OH</sub>                | High-level output current                     | V <sub>O</sub> = 1.65 V                                        | 3.3 V                |                      | -36                |      | mA   |
|                                |                                               | V <sub>O</sub> = 3.135 V                                       | 3.6 V                |                      |                    | -8   |      |
|                                |                                               | V <sub>O</sub> = 1.95 V                                        | 3 V                  | 30                   |                    |      |      |
| $I_{OL}$                       | Low-level output current                      | V <sub>O</sub> = 1.65 V                                        | 3.3 V                |                      | 40                 |      | mA   |
|                                |                                               | V <sub>O</sub> = 0.4 V                                         | 3.6 V                |                      |                    | 10   |      |
| l <sub>l</sub>                 | Input current                                 | $V_I = V_{CC}$ or GND                                          | 3.6 V                |                      |                    | ±5   | μΑ   |
| I <sub>CC</sub> <sup>(2)</sup> | Supply current (static, output not switching) | $V_I = V_{CC}$ or GND, $I_O = 0$ ,<br>Outputs: low or high     | 3.6 V, 0 V           |                      |                    | 40   | μΑ   |
| ΔI <sub>CC</sub>               | Change in supply current                      | One input at $V_{CC}$ – 0.6 V, Other inputs at $V_{CC}$ or GND | 3.3 V to 3.6 V       |                      |                    | 500  | μА   |
| Ci                             | Input capacitance                             | $V_I = V_{CC}$ or GND                                          | 3.3 V                |                      | 2.5                |      | pF   |
| Co                             | Output capacitance                            | $V_O = V_{CC}$ or GND                                          | 3.3 V                |                      | 2.8                |      | pF   |

<sup>(1)</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>(2)</sup> Time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal. For phase lock to be obtained, a fixed-frequency, fixed-phase reference signal must be present at CLK. Until phase lock is obtained, the specifications for propagation delay, skew, and jitter parameters given in the *switching characteristics* table are not applicable. This parameter does not apply for input modulation under SSC application.

<sup>(2)</sup> For dynamic I<sub>CC</sub> vs Frequency, see Figure 9 and Figure 10.



# SWITCHING CHARACTERISTICS

over recommended ranges of supply voltage and operating free-air temperature, C<sub>L</sub> = 25 pF (see Note <sup>(1)</sup> and Figure 1 and Figure 2)<sup>(2)</sup>

|                    | PARAMETER                                       | FROM<br>(INPUT)               | TO<br>(OUTPUT) | V <sub>CC</sub> , A | UNIT |     |      |
|--------------------|-------------------------------------------------|-------------------------------|----------------|---------------------|------|-----|------|
|                    |                                                 | (INPOT)                       | (001P01)       | MIN                 | TYP  | MAX |      |
| <b>+</b>           | Phase error time-static (normalized)            | CLK↑ = 25 MHz to 65 MHz       | FBIN↑          | -150                |      | 150 | ne   |
| t <sub>(φ)</sub>   | (see Figure 4 through Figure 7)                 | CLK↑ = 66 MHz to 175 MHz      | FDIIN          | -125                |      | 125 | ps   |
| t <sub>sk(o)</sub> | Output skew time <sup>(3)</sup>                 | Any Y                         | Any Y          |                     |      | 100 | ps   |
|                    | Phase error time-jitter (4)                     | CLK = 66 MHz to 175 MHz       | Any Y or FBOUT | <b>–</b> 50         |      | 50  | ps   |
|                    |                                                 | CLK = 25 MHz to 40 MHz        |                |                     |      | 500 |      |
|                    | Jitter <sub>(cycle-cycle)</sub> (see Figure 8)  | CLK = 41 MHz to 59 MHz        | Any Y or FBOUT |                     |      | 200 | ps   |
|                    |                                                 | CLK = 60 MHz to 175 MHz       |                |                     | 65   | 125 |      |
| 4                  | Dynamic phase offset <sup>(5)</sup>             | CLK↑ = 25 MHz to 65 MHz       | ΓDIN α         |                     |      | 1.5 | 20   |
| $t_{d(\phi)}$      | Dynamic phase diserv                            | CLK↑ = 66 MHz to 175 MHz      | FBIN↑          |                     |      | 0.4 | ns   |
|                    | Duty cycle                                      | f <sub>(CLK)</sub> > 60 MHz   | Any Y or FBOUT | 45%                 |      | 55% |      |
| t <sub>r</sub>     | Rise time                                       | V <sub>O</sub> = 0.4 V to 2 V | Any Y or FBOUT | 0.3                 |      | 1.1 | ns/V |
| t <sub>f</sub>     | Fall time                                       | V <sub>O</sub> = 2 V to 0.4 V | Any Y or FBOUT | 0.3                 |      | 1.1 | ns/V |
| t <sub>PLH</sub>   | Low-to-high propagation delay time, bypass mode | CLK                           | Any Y or FBOUT | 1.8                 |      | 3.9 | ns   |
| t <sub>PHL</sub>   | High-to-low propagation delay time, bypass mode | CLK                           | Any Y or FBOUT | 1.8                 |      | 3.9 | ns   |

- The specifications for parameters in this table are applicable only after any appropriate stabilization time has elapsed.
- These parameters are not production tested.
- (3)
- (4)
- The  $t_{sk(o)}$  specification is only valid for equal loading of all outputs. Calculated per PC DRAM SPEC ( $t_{phase\ error}$ , static jitter( $c_{ycle-to-cycle}$ ). The parameter is assured by design but cannot be 100% production tested.

### PARAMETER MEASUREMENT INFORMATION



NOTES: A.  $C_L$  includes probe and jig capacitance.

- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  133 MHz,  $Z_O = 50~\Omega$ ,  $t_f \leq$  1.2 ns,  $t_f \leq$  1.2 ns.
- C. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms





Figure 2. Skew Calculations





# a) Static Phase Offset



b) Dynamic Phase Offset

Figure 3. Static and Dynmaic Phase Offset



### TYPICAL CHARACTERISTICS







- A. Trace length FBOUT to FBIN = 5 mm,  $Z_0 = 50\Omega$
- B.  $C_{(LY)}$  = Lumped capacitive load  $Y_{1-n}$
- C. C<sub>(LFx)</sub> = Lumped feedback capacitance at FBOUT = FBIN



### STATIC PHASE ERROR VS CLOCK FREQUENCY





# **TYPICAL CHARACTERISTICS (continued)**







- A. Trace length FBOUT to FBIN = 5 mm,  $Z_O$  =  $50\Omega$
- B.  $C_{(LY)}$  = Lumped capacitive load  $Y_{1-n}$
- C. C<sub>(LFx)</sub> = Lumped feedback capacitance at FBOUT = FBIN
- D.  $C_{(LFx)}$  = Lumped feedback capacitance at FBOUT = FBIN



# **Revision History**

# **Table 1. Revision History**

| Date     | Rev | Page | Section                   | Description                                          |
|----------|-----|------|---------------------------|------------------------------------------------------|
| 04/11/05 | В   | 6    | Switching Characteristics | Added static phase error - 25 MHz to 65 MHz          |
|          |     |      |                           | Added jitter - 25 MHz to 65 MHz                      |
|          |     |      |                           | Added Dynamic Phase Offset specification             |
|          |     | 7    | Figure 2                  | Revised into two figures                             |
|          |     | 8    | Figure 3                  | Added Figure 3 for a diagram of dynamic phase offset |
| 2/09/09  | С   | 2    | Function Table            | Revised for clarity                                  |



### PACKAGE OPTION ADDENDUM

11-Apr-2013

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        |                  | (3)                |              | (4)               |         |
| CDCVF2510APW     | ACTIVE | TSSOP        | PW      | 24   | 60      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 85      | CKV2510A          | Samples |
| CDCVF2510APWG4   | ACTIVE | TSSOP        | PW      | 24   | 60      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 85      | CKV2510A          | Samples |
| CDCVF2510APWR    | ACTIVE | TSSOP        | PW      | 24   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 85      | CKV2510A          | Samples |
| CDCVF2510APWRG4  | ACTIVE | TSSOP        | PW      | 24   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 85      | CKV2510A          | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available

OBSOLETE: TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

11-Apr-2013

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 12-May-2017

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS WHO REPLANTS WHO REPLANTS WHO REPLANTS WHO REPLANTS BO WHO REPLANTS Cavity A0 4

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



# \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CDCVF2510APWR | TSSOP           | PW                 | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 12-May-2017



### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CDCVF2510APWR | TSSOP        | PW              | 24   | 2000 | 367.0       | 367.0      | 38.0        |

PW (R-PDSO-G24)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- P. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G24)

# PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
  C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.