## Synchronous DRAM Module #### MT36LSDF6472 - 512MB MT36LSDF12872 - 1GB For the latest data sheet, refer to Micron's Web site: www.micron.com/modules #### **Features** - 168-pin, dual in-line memory module (DIMM) - PC133-compliant - · Registered inputs with one-clock delay - Phase-lock loop (PLL) clock driver to reduce loading - Utilizes 133 MHz SDRAM components - Supports ECC error detection and correction - 512MB (64 Meg x 72) and 1GB (128 Meg x 72) - Single +3.3V power supply - Fully synchronous; all signals registered on positive edge of PLL clock - Internal pipelined operation; column address can be changed every clock cycle - Internal SDRAM banks for hiding row access/ precharge - Programmable burst lengths: 1, 2, 4, 8, or full page - Auto precharge, includes concurrent auto precharge - Auto refresh mode - Self refresh mode: 64ms, 4,096-cycle refresh (512MB) or 8,192-cycle refresh (1GB) - LVTTL-compatible inputs and outputs - Serial presence-detect (SPD) - Gold edge contacts Table 1: Timing Parameters CL = CAS (READ) latency | Module | Clock | Acces | s Time | Setup | Hold | |--------|---------|---------------|--------|-------|------| | | | CL = 2 CL = 3 | | Time | Time | | -13E | 133 MHz | 5.4ns | _ | 1.5 | 0.8 | | -133 | 133 MHz | _ | 5.4ns | 1.5 | 8.0 | 168-Pin DIMM (MO-161) ### Options Marking • Package Figure 1: 168-pin DIMM (standard) G 168-pin DIMM (lead-free)<sup>1</sup> Y • Standard or low-profile PCB See note on page 2 • Frequency/CAS latency<sup>2</sup> $133 \text{ MHz/CL} = 2^3$ -13E 133 MHz/CL = 3 -133 · PCB height Standard 1.70in. (43.18mm) See page 2 note - Notes:1. Contact Micron for product availability. - 2. Registered mode adds one clock cycle to CL. - 3. Available on the 1GB device only. | Parameter | 512MB | 1GB | |----------------------|----------------------------|----------------------------| | Refresh count | 4K | 8K | | Device banks | 4 (BA0, BA1) | 4 (BA0, BA1) | | Device configuration | 128Mb (32 Meg x 4) | 256Mb (64 Meg x 4) | | Row addressing | 4K (A0–A11) | 8K (A0–A12) | | Column addressing | 2K (A0–A9, A11) | 2K (A0-A9, A11) | | Module ranks | 2 (\$0#, \$2#; \$1#, \$3#) | 2 (\$0#, \$2#; \$1#, \$3#) | # 512MB, 1GB (x72, ECC, DR): 168-Pin SDRAM RDIMM Features Table 3: Part Numbers | Part Number | Module Density | Configuration | System Bus Speed | |--------------------|----------------|---------------|------------------| | MT36LSDF6472G-133 | 512MB | 64 Meg x 72 | 133 MHz | | MT36LSDF6472Y-133 | 512MB | 64 Meg x 72 | 133 MHz | | MT36LSDF12872G-13E | 1GB | 128 Meg x 72 | 133 MHz | | MT36LSDF12872Y-13E | 1GB | 128 Meg x 72 | 133 MHz | | MT36LSDF12872G-133 | 1GB | 128 Meg x 72 | 133 MHz | | MT36LSDF12872Y-133 | 1GB | 128 Meg x 72 | 133 MHz | Note: The designators for component and PCB revision are the last two characters of each part number. Consult factory for current revision codes. Example: MT36LSDF12872G-133<u>D1</u>. ## Pin Assignments and Descriptions Table 4: Pin Assignment | | 168-Pin DIMM Front | | | | | 168-Pin DIMM Back | | | | | | | | | | |-----|--------------------|-----|--------|-----|--------|-------------------|--------|-----|--------|-----|---------------------|-----|--------|-----|--------| | Pin | Symbol | 1 | Vss | 22 | CB1 | 43 | Vss | 64 | Vss | 85 | Vss | 106 | CB5 | 127 | Vss | 148 | Vss | | 2 | DQ0 | 23 | Vss | 44 | NC | 65 | DQ21 | 86 | DQ32 | 107 | Vss | 128 | CKE0 | 149 | DQ53 | | 3 | DQ1 | 24 | NC | 45 | S2# | 66 | DQ22 | 87 | DQ33 | 108 | NC | 129 | S3# | 150 | DQ54 | | 4 | DQ2 | 25 | NC | 46 | DQMB2 | 67 | DQ23 | 88 | DQ34 | 109 | NC | 130 | DQMB6 | 151 | DQ55 | | 5 | DQ3 | 26 | VDD | 47 | DQMB3 | 68 | Vss | 89 | DQ35 | 110 | VDD | 131 | DQMB7 | 152 | Vss | | 6 | VDD | 27 | WE# | 48 | NC | 69 | DQ24 | 90 | Vdd | 111 | CAS# | 132 | NC | 153 | DQ56 | | 7 | DQ4 | 28 | DQMB0 | 49 | VDD | 70 | DQ25 | 91 | DQ36 | 112 | DQMB4 | 133 | Vdd | 154 | DQ57 | | 8 | DQ5 | 29 | DQMB1 | 50 | NC | 71 | DQ26 | 92 | DQ37 | 113 | DQMB5 | 134 | NC | 155 | DQ58 | | 9 | DQ6 | 30 | S0# | 51 | NC | 72 | DQ27 | 93 | DQ38 | 114 | S1# | 135 | NC | 156 | DQ59 | | 10 | DQ7 | 31 | NC | 52 | CB2 | 73 | VDD | 94 | DQ39 | 115 | RAS# | 136 | CB6 | 157 | VDD | | 11 | DQ8 | 32 | Vss | 53 | CB3 | 74 | DQ28 | 95 | DQ40 | 116 | Vss | 137 | CB7 | 158 | DQ60 | | 12 | Vss | 33 | Α0 | 54 | Vss | 75 | DQ29 | 96 | Vss | 117 | A1 | 138 | Vss | 159 | DQ61 | | 13 | DQ9 | 34 | A2 | 55 | DQ16 | 76 | DQ30 | 97 | DQ41 | 118 | А3 | 139 | DQ48 | 160 | DQ62 | | 14 | DQ10 | 35 | A4 | 56 | DQ17 | 77 | DQ31 | 98 | DQ42 | 119 | A5 | 140 | DQ49 | 161 | DQ63 | | 15 | DQ11 | 36 | A6 | 57 | DQ18 | 78 | Vss | 99 | DQ43 | 120 | Α7 | 141 | DQ50 | 162 | Vss | | 16 | DQ12 | 37 | A8 | 58 | DQ19 | 79 | CK2 | 100 | DQ44 | 121 | A9 | 142 | DQ51 | 163 | CK3 | | 17 | DQ13 | 38 | A10 | 59 | VDD | 80 | NC | 101 | DQ45 | 122 | BA0 | 143 | Vdd | 164 | NC | | 18 | VDD | 39 | BA1 | 60 | DQ20 | 81 | NC | 102 | Vdd | 123 | A11 | 144 | DQ52 | 165 | SA0 | | 19 | DQ14 | 40 | VDD | 61 | NC | 82 | SDA | 103 | DQ46 | 124 | VDD | 145 | NC | 166 | SA1 | | 20 | DQ15 | 41 | VDD | 62 | NC | 83 | SCL | 104 | DQ47 | 125 | CK1 | 146 | NC | 167 | SA2 | | 21 | CB0 | 42 | CK0 | 63 | NC | 84 | VDD | 105 | CB4 | 126 | NC/A12 <sup>1</sup> | 147 | REGE | 168 | VDD | Notes: 1. Pin 126 is NC for 512MB, A12 for 1GB. Figure 2: 168-Pin DIMM Pin Locations # 512MB, 1GB (x72, ECC, DR): 168-Pin SDRAM RDIMM Pin Assignments and Descriptions #### Table 5: Pin Descriptions Pin numbers may not correlate with symbol order; refer to Pin Assignment table on page 3 for more information | Pin Number | Symbol | Туре | Description | |---------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 27, 111, 115 | RAS#, CAS#,<br>WE# | Input | Command inputs: RAS#, CAS#, and WE# (along with S#) define the command being entered. | | 42, 79, 125, 163 | CK0-CK3 | Input | Clock: CK0 is distributed through an on-board PLL to all devices. CK1-CK3 are terminated. | | 128 | CKE0-1 | Input | Clock enable: CKE activates (HIGH) and deactivates (LOW) the CK0 signal. Deactivating the clock provides power-down and SELF REFRESH operations (all device banksidle) or CLOCK SUSPEND operation (burst access in progress). CKE is synchronous except after the device enters power-down and self refresh modes, where CKE becomes asynchronous until after exiting the same mode. The input buffers, including CK, are disabled during power-down and self refresh modes, providing low standby power. | | 30, 45, 114, 129 | S0# <del>-</del> S3# | Input | Chip select: S# enable (registered LOW) and disable (registered HIGH) the command decoder. All commands are masked when S# are registered HIGH. S# are considered part of the command code. | | 28, 29, 46, 47, 112, 113,<br>130, 131 | DQM B0-<br>DQM B7 | Input | Input/Output mask: DQMB is an input mask signal for write accesses and an output enable signal for read accesses. Input data is masked when DQMB is sampled HIGH during a WRITE cycle. The output buffers are placed in a High-Z state (two-clock latency) when DQMB is sampled HIGH during a READ cycle. | | 39, 122 | BA0, BA1 | Input | Bank Address: BA0 and BA1 define to which device bank the ACTIVE, READ, WRITE, or PRECHARGE command is being applied. | | 33-38, 117-121, 123,<br>126 (1GB) | A0-A11<br>(512MB)<br>A0-A12 (1GB) | Input | Address inputs: Provide the row address for ACTIVE commands, and the column address and auto precharge bit (A10) for READ/WRITE commands, to select one location out of the memory array in the respective device bank. A10 sampled during a PRECHARGE command determines whether the PRECHARGE applies to one device bank (A10 LOW, device bank selected by BA0, BA1) or all device banks (A10 HIGH). The address inputs also provide the op-code during a MODE REGISTER SET command. | | 83 | SCL | Input | Serial clock for presence-detect: SCL is used to synchronize the presence-detect data transfer to and from the module. | | 165-167 | SA0-SA2 | Input | Presence-Detect address inputs: These pins are used to configure the presence-detect device. | | 147 | REGE | Input | Register enable: REGE permits the DIMM to operate in "buffered" mode (LOW) or "registered" mode (HIGH). | | 2–5, 7–11, 13–17, 19–20, 55–58, 60, 65–67, 69–72, 74–77, 86–89, 91–95, 97–101, 103–104, 139–142, 144, 149–151, 153–156, 158–161 | DQ0-DQ63 | Input/<br>Output | Data I/Os: Data bus. | | 21, 22, 52, 53, 105, 106,<br>136, 137 | CB0-CB7 | Input/<br>Output | Check bits. | ## 512MB, 1GB (x72, ECC, DR): 168-Pin SDRAM RDIMM Functional Block Diagram #### Table 5: Pin Descriptions (continued) Pin numbers may not correlate with symbol order; refer to Pin Assignment table on page 3 for more information | Pin Number | Symbol | Type | Description | |--------------------------------------------------------------------------------------------------------|--------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 82 | SDA | Input/<br>Output | Serial presence-detect data: SDA is a bidirectional pin used to transfer addresses and data into and data out of the presence-detect portion of the module. | | 6, 18, 26, 40, 41, 49, 59, 73,<br>84, 90, 102, 110, 124, 133,<br>143, 157, 168 | VDD | Supply | Power supply: +3.3V ±0.3V. | | 1, 12, 23, 32, 43, 54, 64, 68,<br>78, 85, 96, 107, 116, 127,<br>138, 148, 152, 162 | Vss | Supply | Ground. | | 24, 25, 31, 44, 48, 50, 51<br>61–63, 80, 81, 108, 109, 126<br>(512MB), 132, 134, 135,<br>145, 146, 164 | NC | _ | Not connected: Listed pins are not connected on these modules. | ### **Functional Block Diagram** Per industry standard, Micron modules utilize various component speed grades, as referenced in the module part number guide at <a href="https://www.micron.com/numberguide">www.micron.com/numberguide</a>. Standard modules use the following SDRAM devices: MT48LC32M4A2FB (512MB); MT48LC64M4A2FB (1GB). Lead-free modules use the following SDRAM devices: MT48LC32M4A2BB (512MB); MT48LC64M4A2BB (1GB). Figure 3: Functional Block Diagram Note: All resistor values are $10\Omega$ unless otherwise specified. #### **General Description** The MT36LSDF6472 and MT36LSDF12872 are high-speed CMOS, dynamic random-access, 512MB and 1GB memory modules organized in x72 (ECC) configurations. SDRAM modules use internally configured quad-bank SDRAM devices with a synchronous interface (all signals are registered on the positive edge of clock signal CK). Read and write accesses to SDRAM modules are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the device bank and row to be accessed (BAO, BA1 select the device bank; A0–A11 [512MB] or A0–A12 [1GB], select the device row). The address bits registered coincident with the READ or WRITE command are used to select the starting column location for the burst access. SDRAM modules provide for programmable read or write BL of 1, 2, 4, or 8 locations, or full page, with a burst terminate option. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst sequence. SDRAM modules use an internal pipelined architecture to achieve high-speed operation. This architecture is compatible with the 2n rule of prefetch architectures, but it also allows the column address to be changed on every clock cycle to achieve a high-speed, fully random access. Precharging one device bank while accessing one of the other three device banks will hide the PRECHARGE cycles and provide seamless, high-speed, random-access operation. SDRAM modules are designed to operate in 3.3V, low-power memory systems. An auto refresh mode is provided, along with a power-saving, power-down mode. All inputs and outputs are LVTTL-compatible. SDRAM modules offer substantial advances in DRAM operating performance, including the ability to synchronously burst data at a high data rate with automatic columnaddress generation, the ability to interleave between device banks in order to hide precharge time, and the capability to randomly change column addresses on each clock cycle during a burst access. For more information regarding SDRAM operation, refer to the 128Mb or 256Mb SDRAM component data sheets. Prior to normal operation, the SDRAM must be initialized. The following sections provide detailed information covering device initialization, register definition, command descriptions and device operation. ### PLL and Register Operation These modules can be operated in either registered mode (REGE pin HIGH), where the control/address input signals are latched in the register on one rising clock edge and sent to the SDRAM devices on the following rising clock edge (data access is delayed by one clock), or in buffered mode (REGE pin LOW) where the input signals pass through the register/buffer to the SDRAM devices on the same clock. Aphase-lock loop (PLL) on the modules is used to redrive the clock to the SDRAM devices to minimize system clock loading. (CK0 is connected to the PLL, and CK1, CK2, and CK3 are terminated.) ## **Serial Presence-Detect Operation** These modules incorporate serial presence-detect (SPD). The SPD function is implemented using a 2,048-bit EEPROM. This nonvolatile storage device contains 256 bytes. The first 128 bytes can be programmed by Micron to identify the module type and various SDRAM organizations and timing parameters. The remaining 128 bytes of storage #### 512MB, 1GB (x72, ECC, DR): 168-Pin SDRAM RDIMM Initialization are available for use by the customer. System READ/ WRITE operations between the master (system logic) and the slave EEPROM device (DIMM) occur via a standard $I^2C$ bus using the DIMM's SCL (clock) and SDA (data) signals, together with SA (2:0), which provide eight unique DIMM/ EEPROM addresses. Write protect (WP) is tied to ground on the module, permanently disabling hardware write protect. #### Initialization SDRAMs must be powered up and initialized in a predefined manner. Operational procedures other than those specified may result in undefined operation. Once power is applied to VDD and VDDQ (simultaneously) and the clock is stable (stable clock is defined as a signal cycling within timing constraints specified for the clock pin), the SDRAM requires a 100µs delay prior to issuing any command other than a COMMAND INHIBIT or NOP. Starting at some point during this 100µs period and continuing at least through the end of this period, COMMAND INHIBIT or NOP commands should be applied. Once the 100µs delay has been satisfied with at least one COMMAND INHIBIT or NOP command having been applied, a PRECHARGE command should be applied. All device banks must then be precharged, thereby placing the device in the all device banks idle state. Once in the idle state, two AUTO REFRESH cycles must be performed. After the AUTO REFRESH cycles are complete, the SDRAM is ready for mode register programming. Because the mode register will power up in an unknown state, it should be loaded prior to applying any operational command. ### **Mode Register Definition** The mode register is used to define the specific mode of operation of the SDRAM. This definition includes the selection of BL, a burst type, CL, an operating mode, and a write burst mode, as shown in Figure 4 on page 9. The mode register is programmed via the LOAD MODE REGISTER command and will retain the stored information until it is programmed again or the device loses power. Mode register bits M0–M2 specify BL, M3 specifies the type of burst (sequential or interleaved), M4–M6 specify CL, M7 and M8 specify the operating mode, M9 specifies the write burst mode, and M10 and M11 are reserved for future use. Address A12 (M12) is undefined but should be driven LOW during loading of the mode register. The mode register must be loaded when all device banks are idle, and the controller must wait the specified time before initiating the subsequent operation. Violating either of these requirements will result in unspecified operation. #### **Burst Length** Read and write accesses to the SDRAM are burst oriented, with BL being programmable, as shown in Figure 4. BL determines the maximum number of column locations that can be accessed for a given READ or WRITE command. BL of 1, 2, 4, or 8 locations are available for both the sequential and the interleaved burst types, and a full-page burst is available for the sequential type. The full-page burst is used in conjunction with the BURST TERMINATE command to generate arbitrary BL. Reserved states should not be used, as unknown operation or incompatibility with future versions may result. When a READ or WRITE command is issued, a block of columns equal to BL is effectively selected. All accesses for that burst take place within this block, meaning that the burst will wrap within the block if a boundary is reached, as shown in Table 6 on page 10. The ## 512MB, 1GB (x72, ECC, DR): 168-Pin SDRAM RDIMM Mode Register Definition block is uniquely selected by A1-A9, A11 when BL = 2; A2-A9, A11 when BL = 4; and by A3-A9, A11 when BL = 8. The remaining (least significant) address bit(s) is (are) used to select the starting location within the block. Full-page bursts wrap within the page if the boundary is reached, as shown in Table 6 on page 10. Figure 4: Mode Register Definition Diagram ## 512MB, 1GB (x72, ECC, DR): 168-Pin SDRAM RDIMM Mode Register Definition Table 6: Burst Definition Table | | | | | Order of Accesses Within a Burst | | | | |---------------|----------------------------------|--------|----------------------------------------|----------------------------------|--------------------|--|--| | BL | Starting | Column | Address | Type = Sequential | Type = Interleaved | | | | | | | A0 | | | | | | 2 | | | 0 | 0-1 | 0-1 | | | | | | | 1 | 1-0 | 1-0 | | | | | | A1 | A0 | | | | | | | | 0 | 0 | 0-1-2-3 | 0-1-2-3 | | | | 4 | | 0 | 1 | 1-2-3-0 | 1-0-3-2 | | | | | | 1 | 0 | 2-3-0-1 | 2-3-0-1 | | | | | | 1 | 1 | 3-0-1-2 | 3-2-1-0 | | | | | A2 | A1 | A0 | | | | | | | 0 | 0 | 0 | 0-1-2-3-4-5-6-7 | 0-1-2-3-4-5-6-7 | | | | | 0 | 0 | 1 | 1-2-3-4-5-6-7-0 | 1-0-3-2-5-4-7-6 | | | | | 0 | 1 | 0 | 2-3-4-5-6-7-0-1 | 2-3-0-1-6-7-4-5 | | | | 8 | 0 | 1 | 1 | 3-4-5-6-7-0-1-2 | 3-2-1-0-7-6-5-4 | | | | | 1 | 0 | 0 | 4-5-6-7-0-1-2-3 | 4-5-6-7-0-1-2-3 | | | | | 1 | 0 | 1 | 5-6-7-0-1-2-3-4 | 5-4-7-6-1-0-3-2 | | | | | 1 | 1 | 0 | 6-7-0-1-2-3-4-5 | 6-7-4-5-2-3-0-1 | | | | | 1 1 1 | | 7-0-1-2-3-4-5-6 | 7-6-5-4-3-2-1-0 | | | | | Full page (y) | n = A0–A9, A11<br>(location 0-y) | | Cn, Cn+1, Cn+2, Cn+3,<br>Cn+4,Cn-1, Cn | Not supported | | | | Notes: 1. For full-page accesses: y = 2,048. - 2. For BL = 2, A0-A9, A11 will select the block of two burst; A0 selects the starting column within the block. - 3. For BL = 4, A0–A9, A11 will select the block of four burst; A0–A1 select the starting column within the block. - 4. For BL = 8, A0–A9, A11 will select the block of eight burst; A0–A2 select the starting column within the block. - 5. For a full-page burst, the full row is selected and i will select the starting column. - 6. Whenever a boundary of the block is reached within a given sequence above, the following access wraps within the block. - 7. For BL = 1, A0–A9, A11 will select the unique column to be accessed, and mode register bit M3 is ignored. #### Figure 5: CAS Latency Diagram #### **Burst Type** Accesses within a given burst may be programmed to be either sequential or interleaved; this is referred to as the burst type and is selected via bit M3. The ordering of accesses within a burst is determined by BL, the burst type, and the starting column address, as shown in Table 6 on page 10. ### **CAS Latency** CL is the delay, in clock cycles, between the registration of a READ command and the availability of the first piece of output data. The latency can be set to two or three clocks. If a READ command is registered at clock edge n, and the latency is m clocks, the data will be available by clock edge n + m. The DQ will start driving as a result of the clock edge one cycle earlier (n + m - 1), and provided that the relevant access times are met, the data will be valid by clock edge n + m. For example, assuming that the clock cycle time is such that all relevant access times are met, if a read command is registered at T0 and the latency is programmed to two clocks, the DQ will start driving after T1 and the data will be valid by T2, as shown in Figure 5. Table 7 on page 12 indicates the operating frequencies at which each CL setting can be used. Reserved states should not be used as unknown operation or incompatibility with future versions may result. ### **Operating Mode** The normal operating mode is selected by setting M7 and M8 to zero; the other combinations of values for M7 and M8 are reserved for future use and/or test modes. The programmed BL applies to both read and write bursts. Test modes and reserved states should not be used because unknown operation or incompatibility with future versions may result. #### Write Burst Mode When M9 = 0, BL programmed via M0-M2 applies to both READ and WRITE bursts; when M9 = 1, the programmed BL applies to READ bursts, but write accesses are single-location (nonburst) accesses. Table 7: CAS Latency Table Input register adds one clock in registered mode | | Allowable Operating Clock Frequency (MHz) | | | | | | | |-------|-------------------------------------------|--------|--|--|--|--|--| | Speed | CL = 2 | CL = 3 | | | | | | | -13E | ≤ 133 | ≤ 143 | | | | | | | -133 | ≤ 100 | ≤ 133 | | | | | | #### Commands Table 8, provides a quick reference of available commands. This is followed by a written description of each command. For a more detailed description of commands and operations, refer to 128Mb or 256Mb SDRAM component data sheet. Table 8: SDRAM Command and DQMB Operation Truth Table CKE is HIGH for all commands shown except SELF REFRESH | Name (Function) | CS# | RAS# | CAS# | WE# | DQMB | ADDR | DQ | Notes | |--------------------------------------------------------|-----|------|------|-----|------------------|----------|--------|-------| | COMMAND INHIBIT (NOP) | Н | Х | Х | Х | Х | Х | Х | | | NO OPERATION (NOP) | L | Н | Н | Н | Х | Х | Х | | | ACTIVE (Select bank and activate row) | L | L | Н | Н | Х | Bank/Row | Х | 1 | | READ (Select bank and column, and start READ burst) | L | Н | L | Н | L/H <sup>7</sup> | Bank/Col | Х | 2 | | WRITE (Select bank and column, and start WRITE burst) | L | Н | L | L | L/H <sup>7</sup> | Bank/Col | Valid | 2 | | BURST TERMINATE | L | Н | Н | L | Х | Х | Active | | | PRECHARGE (Deactivate row in bank or banks) | L | L | Н | L | Х | Code | Х | 3 | | AUTO REFRESH or SELF REFRESH (Enter self refresh mode) | L | L | L | Н | Х | Х | Х | 4, 5 | | LOAD MODE REGISTER | L | L | L | L | Х | Op-Code | Х | 6 | | Write enable/output enable | - | _ | _ | _ | L | _ | Active | 7 | | Write inhibit/output High-Z | _ | _ | _ | _ | Н | _ | High-Z | 7 | - Notes: 1. A0-A12 provide device row address. BA0, BA1 determine which device bank is made active. - 2. A0–A9, A11 provide device column address; A10 HIGH enables the auto precharge feature (nonpersistent), while A10 LOW disables the auto precharge feature; BA0, BA1 determine which device bank is being read from or written to. - 3. A10 LOW: BA0, BA1 determine which device bank is being precharged. A10 HIGH: both device banks are precharged and BA0, BA1 are "Don't Care." - 4. This command is AUTO REFRESH if CKE is HIGH, SELF REFRESH if CKE is LOW. - Internal refresh counter controls row addressing; all inputs and I/Os are "Don't Care" except for CKE. - 6. A0-A11 (512MB) or A0-A12 (1GB) define the op-code written to the mode register, and should be driven LOW. - 7. Activates or deactivates the DQs during WRITEs (zero-clock delay) and READs (two-clock delay). ### **Electrical Specifications** Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Table 9: Absolute Maximum Ratings | Min | Max | Units | |-----|------|-------------------| | -1 | +4.6 | V | | -1 | +4.6 | V | | 0° | +65 | °C | | -55 | ±150 | °C | | | -1 | -1 +4.6<br>0° +65 | Table 10: DC Electrical Characteristics and Operating Conditions Notes: 1, 5, 6; notes appear on pages 17 and 18; $VDD = VDDQ = +3.3V \pm 0.3V$ | Parameter/Condition | Symbol | Min | Max | Units | Notes | | |---------------------------------------------------------------------------------------------------|------------------------------|-----------|-----------|-------|-------|----| | Supply voltage | | Vdd, VddQ | 3 | 3.6 | V | | | Input high voltage: Logic 1; All inputs | VIH | 2 | VDD + 0.3 | V | 22 | | | Input low voltage: Logic 0; All inputs | VIL | -0.3 | 0.8 | V | 22 | | | Input leakage current: Any input:<br>$0V \le VIN \le VDD$ (All other pins not under test = $0V$ ) | Command and address, CKE, S# | lı | -10 | 10 | 10 μΑ | | | | DQMB | ] | -5 | 5 | | | | Output leakage current: DQs are disabled; 0V ≤ VIN ≤ VDD | DQ | loz | -10 | 10 | μΑ | 33 | | Output levels: Output high voltage (IOUT = -4mA) | | Voн | 2.4 | _ | V | | | Output low voltage (IOUT = 4mA) | | Vol | _ | 0.4 | V | | ## 512MB, 1GB (x72, ECC, DR): 168-Pin SDRAM RDIMM Electrical Specifications #### Table 11: IDD Specifications and Conditions - 512MB SDRAM components only; notes: 1, 5, 6, 11, 13; notes appear on pages 17 and 18; VDD = VDDQ = +3.3V ±0.3V | Parameter/Condition | | Symbol | -133 | Units | Notes | |-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-------------------|--------|-------|------------------| | Operating current: Active mode; Burst = 2; READ or WRITE;<br><sup>t</sup> RC = <sup>t</sup> RC (MIN) | | | 2,736 | mA | 3, 18, 19,<br>30 | | Standby current: Power-down mode; All device banksidle; CKE = LOW | | | 72 | mA | 30 | | Standby current: Active mode; CKE = HIGH; CS# = HIGH; All device banks active after <sup>t</sup> RCD met; No accesses in progress | | IDD3 <sup>a</sup> | 936 | mA | 3, 12, 19,<br>30 | | Operating current: Burst mode; Continuous burst; READ or WRITE; All device banks active | | IDD4 <sup>a</sup> | 2,736 | mA | 3, 18, 19,<br>30 | | Auto refresh current ${}^{t}RFC = {}^{t}RFC (MIN)$ | | IDD5 <sup>b</sup> | 11,160 | mA | 3, 12, 18, | | CS# = HIGH; CKE = HIGH | <sup>t</sup> RFC = 15.625μs | IDD6 <sup>b</sup> | 108 | mA | 19, 30, 31 | | Self refresh current: CKE ≤ 0.2V | | IDD7 <sup>b</sup> | 72 | mA | 4 | Note: Table 12: IDD Specifications and Conditions – 1GB SDRAM components only; notes: 1, 5, 6, 11, 13; notes appear on pages 17 and 18; VDD = VDDQ = +3.3V ±0.3V | | | | | ax | | | |------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-------------------|--------|-------|-------|-------------------| | Parameter/Condition | | Symbol | -13E | -133 | Units | Notes | | Operating current: Active mode; Burst = 2; READ or WRITE; <sup>t</sup> RC = <sup>t</sup> RC (MIN) | | | 2,466 | 2,286 | mA | 3, 18,<br>19, 30 | | Standby current: Power-down mode; All device banksidle; CKE = LOW | | | 72 | 72 | mA | 30 | | Standby current: Aactive mode; CKE = HIGH; CS# = banks active after <sup>t</sup> RCD met; No accesses in progres | | IDD3 <sup>a</sup> | 756 | 756 | mA | 3, 12,<br>19, 30 | | Operating current: Burst mode; Continuous burst; F device banks active | READ or WRITE; All | IDD4 <sup>a</sup> | 2,466 | 2,466 | mA | 3, 18,<br>19, 30 | | Auto refresh current | <sup>t</sup> RFC = <sup>t</sup> RFC (MIN) | IDD5 <sup>b</sup> | 10,260 | 9,720 | mA | 3, 12, | | CS# = HIGH; CKE = HIGH $^{t}$ RFC = 7.8125 $\mu$ s | | IDD6 <sup>b</sup> | 126 | 126 | mA | 18, 19,<br>30, 31 | | Self refresh current: CKE ≤ 0.2V | | IDD7 <sup>b</sup> | 90 | 90 | mA | 4 | Note: #### Table 13: Capacitance Note: 2; notes begin on page 17 | Parameter | Symbol | Min | Тур | Max | Units | |--------------------------------------------|--------|-----|-----|------|-------| | Input capacitance: Address and command, S# | Ci1 | _ | 10 | | pF | | Input capacitance: CKE | Ci1A | _ | 20 | | pF | | Input capacitance: CK0 | Cl2 | _ | 17 | _ | pF | | Input capacitance: CK1-CK3 | C13 | - | 12 | _ | pF | | Input capacitance: DQMB | C14 | 6 | _ | 22.8 | pF | | Input/Output capacitance: DQ | Cio | 6 | _ | 12 | pF | a - Value calculated as one module rank in this operating condition, and all other module ranks in power-down (IDD2) mode. b - Value calculated reflects all module ranks in this operating condition. a - Value calculated as one module rank in this operating condition, and all other module ranks in power-down (IDD2) mode. b - Value calculated reflects all module ranks in this operating condition. ## Table 14: SDRAM Component Electrical Characteristics and Recommended AC Operating Conditions Notes: 5, 6, 8, 9, 11, 32; notes appear on pages 17 and 18 | AC Characteristics | | | -1 | 3E | -1 | 33 | | | |--------------------------------------|--------|------------------------------|----------------|---------|------------------|---------|-------|-------| | Parameter | | Symbol | Min | Max | Min | Max | Units | Notes | | Access time from CLK (positive edge) | CL = 3 | tAC(3) | | 5.4 | | 5.4 | ns | 27 | | | CL = 2 | tAC(2) | | 5.4 | | 6 | ns | | | Address hold time | · · | <sup>t</sup> AH | 8.0 | | 8.0 | | ns | | | Address setup time | | <sup>t</sup> AS | 1.5 | | 1.5 | | ns | | | CLK high-level width | | <sup>t</sup> CH | 2.5 | | 2.5 | | ns | | | CLK low-level width | | <sup>t</sup> CL | 2.5 | | 2.5 | | ns | | | Clock cycle time | CL = 3 | tCK(3) | 7 | | 7.5 | | ns | 23 | | | CL = 2 | tCK(2) | 7.5 | | 10 | | ns | 23 | | CKE hold time | | <sup>t</sup> CKH | 0.8 | | 0.8 | | ns | | | CKE setup time | | <sup>t</sup> CKS | 1.5 | | 1.5 | | ns | | | CS#, RAS#, CAS#, WE#, DQM hold time | | t CM H | 0.8 | | 0.8 | | ns | | | CS#, RAS#, CAS#, WE#, DQM setup time | | t CMS | 1.5 | | 1.5 | | ns | | | Data-in hold time | | <sup>t</sup> DH | 0.8 | | 0.8 | | ns | | | Data-in setup time | | <sup>t</sup> DS | 1.5 | | 1.5 | | ns | | | Data-out High-Ztime | CL = 3 | tHZ(3) | | 5.4 | | 5.4 | ns | 10 | | | CL = 2 | tHZ(2) | | 5.4 | | 6 | ns | 10 | | Data-out Low-Z time | | <sup>t</sup> LZ | 1 | | 1 | | ns | | | Data-out hold time (load) | | tOH | 3 | | 3 | | ns | | | Data-out hold time (no load) | | <sup>t</sup> OH <sub>N</sub> | 1.8 | | 1.8 | | ns | 28 | | ACTIVE-to-PRECHARGE command | | <sup>t</sup> RAS | 37 | 120,000 | 44 | 120,000 | ns | 32 | | ACTIVE-to-ACTIVE command period | | <sup>t</sup> RC | 60 | | 66 | | ns | | | ACTIVE-to-READ or WRITE delay | | <sup>t</sup> RCD | 15 | | 20 | | ns | | | Refresh period | | <sup>t</sup> REF | | 64 | | 64 | ms | | | AUTO REFRESH period | | <sup>t</sup> RFC | 66 | | 66 | | ns | | | PRECHARGE command period | | <sup>t</sup> RP | 15 | | 20 | | ns | | | ACTIVE bank a to ACTIVE bank b comm | and | <sup>t</sup> RRD | 14 | | 15 | | ns | | | Transition time | | <sup>t</sup> T | 0.3 | 1.2 | 0.3 | 1.2 | ns | 7 | | WRITE recovery time | | <sup>t</sup> WR | 1 CLK +<br>7ns | | 1 CLK +<br>7.5ns | | ns | 24 | | | | | 14 | | 15 | | ns | 25 | | Exit SELF REFRESH-to-ACTIVE command | | <sup>t</sup> XSR | 67 | | 75 | | ns | 20 | # 512MB, 1GB (x72, ECC, DR): 168-Pin SDRAM RDIMM Electrical Specifications Table 15: AC Functional Characteristics Notes: 5, 6, 7, 8, 9, 11; notes appear on pages 17 and 18 | Parameter | | | -13E | -133 | Units | Notes | |---------------------------------------------------------|----------------------------|---------------------|------|------|-----------------|------------| | READ/WRITE command to READ/WRITE command | | | 1 | 1 | <sup>t</sup> CK | 17 | | CKE to clock disable or power-down entry mode | | <sup>t</sup> CKED | 1 | 1 | <sup>t</sup> CK | 14, 32 | | CKE to dock enable or power-down exit setup mode | | <sup>t</sup> PED | 1 | 1 | <sup>t</sup> CK | 14, 32 | | DQM to input data delay | | <sup>t</sup> DQD | 0 | 0 | <sup>t</sup> CK | 17, 32 | | DQM to data mask during WRITEs | | <sup>t</sup> DQM | 0 | 0 | <sup>t</sup> CK | 17, 32 | | DQM to data High-Z during READs | | <sup>t</sup> DQZ | 2 | 2 | <sup>t</sup> CK | 17, 32 | | WRITE command to input data delay | | <sup>t</sup> DWD | 0 | 0 | <sup>t</sup> CK | 17, 32 | | Data-in to ACTIVE command | | <sup>t</sup> DAL | 4 | 5 | <sup>t</sup> CK | 15, 21, 32 | | Data-in to PRECHARGE command | | <sup>t</sup> DPL | 2 | 2 | <sup>t</sup> CK | 16, 21, 32 | | Last data-in to burst STOP command | | <sup>t</sup> BDL | 1 | 1 | <sup>t</sup> CK | 17, 32 | | Last data-in to new READ/WRITE command | | <sup>t</sup> CDL | 1 | 1 | <sup>t</sup> CK | 17, 32 | | Last data-in to PRECHARGE command | | <sup>t</sup> RDL | 2 | 2 | <sup>t</sup> CK | 16, 21, 32 | | LOAD MODE REGISTER command to ACTIVE or REFRESH command | | | 2 | 2 | <sup>t</sup> CK | 26 | | Data-out to High-Z from PRECHARGE command | m PRECHARGE command CL = 3 | | 3 | 3 | <sup>t</sup> CK | 17, 32 | | | CL = 2 | <sup>t</sup> ROH(2) | 2 | 2 | <sup>t</sup> CK | 17, 32 | #### Notes - 1. All voltages referenced to Vss. - 2. This parameter is sampled. $VDD = VDDQ = +3.3V \pm 0.3V$ ; f = 1 MHz, $T_A = 25$ °C; pin under test biased at 1.4V. - 3. IDD is dependent on output loading and cycle rates. Specified values are obtained with minimum cycle time and the outputs open. - 4. Enables on-chip refresh and address counters. - 5. The minimum specifications are used only to indicate cycle time at which proper operation over the full temperature range is ensured; $(0^{\circ}\text{C} \le \text{T}_{\text{A}} \le +70^{\circ}\text{C})$ . - 6. An initial pause of 100µs is required after power-up, followed by two AUTO REFRESH commands, before proper device operation is ensured. (VDD and VDDQ must be powered up simultaneously. Vss and VssQ must be at same potential.) The two AUTO REFRESH command wake-ups should be repeated any time the <sup>t</sup>REF refresh requirement is exceeded. - 7. AC characteristics assume ${}^{t}T = 1 \text{ ns}$ . - 8. In addition to meeting the transition rate specification, the clock and CKE must transit between VIH and VIL (or between VIH and VIH) in a monotonic manner. - 9. Outputs measured at 1.5V with equivalent load: - 10. <sup>t</sup>HZ defines the time at which the output achieves the open circuit condition; it is not a reference to VOH or VOL. The last valid data element will meet <sup>t</sup>OH before going High-Z. - 11. AC timing and IDD tests have VIL = 0V and VIH = 3V, using a measurement reference level of 1.5V. If the input transition time is longer than 1ns, then the timing is measured from VIL (MAX) and VIH (MIN) and no longer at the 1.5V midpoint. CLK should always be referenced to crossover. Refer to Micron Technical Note TN-48-09. - 12. Other input signals are allowed to transition no more than once every two clocks and are otherwise at valid VIH or VIL levels. - 13. IDD specifications are tested after the device is properly initialized. - 14. Timing actually specified by <sup>t</sup>CKS; clock(s) specified as a reference only at minimum cycle rate. - 15. Timing actually specified by <sup>t</sup>WR + <sup>t</sup>RP; clock(s) specified as a reference only at minimum cycle rate. - 16. Timing actually specified by <sup>t</sup>WR. - 17. Required clocks are specified by JEDEC functionality and are not dependent on any timing parameter. - 18. The IDD current will increase or decrease proportionally according to the amount of frequency alteration for the test condition. - 19. Address transitions average one transition every two clocks. - 20. CLK must be toggled a minimum of two times during this period. - 21. Based on ${}^{t}CK = 7.5 \text{ ns for } -133 \text{ and } -13E.$ - 22. VIH overshoot: VIH (MAX) = VDDQ + 2V for a pulse width $\leq$ 3ns, and the pulse width cannot be greater than one third of the cycle rate. VIL undershoot: VIL (MIN) = -2V for a pulse width $\leq$ 3ns. ## 512MB, 1GB (x72, ECC, DR): 168-Pin SDRAM RDIMM Notes - 23. The clock frequency must remain constant (stable clock is defined as a signal cycling within timing constraints specified for the clock pin) during access or precharge states (READ, WRITE, including <sup>t</sup>WR, and PRECHARGE commands). CKE may be used to reduce the data rate. - 24. Auto precharge mode only. The precharge timing budget (<sup>t</sup>RP) begins at 7ns for -13E; and 7.5ns for -133 after the first clock delay, after the last WRITE is executed. - 25. Precharge mode only. - 26. JEDEC specifies three clocks. - 27. $^{t}AC$ for -133/-13E at CL = 3 with no load is 4.6ns and is guaranteed by design. - 28. Parameter guaranteed by design. - 29. For -133, CL = 3 and ${}^{t}CK = 7.5$ ns; for -13E, CL = 2 and ${}^{t}CK = 7.5$ ns. - 30. CKE is HIGH during refresh command period <sup>t</sup>RFC (MIN) else CKE is LOW. The IDD6 limit is actually a nominal value and does not result in a fail value. - 31. Refer to device data sheet for timing waveforms. - 32. The value for <sup>t</sup>RAS used in -13E speed grade modules is calculated from <sup>t</sup>RC <sup>t</sup>RP. - 33. This AC timing function will show an extra clock cycle when in registered mode. - 34. Leakage number reflects the worst case leakage possible through the module pin, not what each memory device contributes. ## PLL and Register Specifications Table 16: Register Timing Requirements and Switching Characteristics | | | | | $0^{\circ}C \leq T_{A}$ VDD = +3.3 | ≤ 65°C<br>V ±0.3V | | |------------------------|--------------------|------------------------------------------------|----------------------------|------------------------------------|-------------------|-------| | Register | Symbol | Parameter | Condition | Min | Max | Units | | | f <sub>clock</sub> | Clock frequency | | 150 | 240 | MHz | | | t <sub>pd1</sub> | Propagation delay, Single rank (CK to output) | 50pFto GND and<br>50Ωto Vπ | 1.4 | 3.5 | ns | | SSTL<br>bit pattern by | t <sub>pd2</sub> | Propagation delay, Dual rank<br>(CK to output) | 30pFto GND and<br>50Ωto Vπ | 0.7 | 2.4 | ns | | JESD82-2 | t <sub>w</sub> | Pulse duration | CK, HIGH or LOW | 3.3 | _ | ns | | | t <sub>su</sub> | Setup time | Data before CK HIGH | 0.75 | - | ns | | | t <sub>h</sub> | Hold time | Data after CK HIGH | 0.75 | - | ns | Table 17: PLL Clock Driver Timing Requirements and Switching Characteristics | $\begin{array}{c} 0^{\circ}C \leq T_{A} \leq 0 \\ \text{Vdd} = +3.3V \end{array}$ | | T <sub>A</sub> ≤ 65°C<br>-3.3V ±0.3V | | | | | | |-----------------------------------------------------------------------------------|-------------------------------|--------------------------------------|---------|-----|-----------|--|-------| | Parameter | Symbol | Min | Min Max | | Max Units | | Notes | | Operating clock frequency | f CK | 50 | 140 | MHz | | | | | Input duty cycle | <sup>t</sup> DC | 44 | 55 | % | | | | | Cycle to cycle jitter | <sup>t</sup> JlT <sub>∞</sub> | -75 | 75 | ps | | | | | Static phase offset | <sup>t</sup> Ø | -150 | 150 | ps | | | | | SSC induced skew | tSSC | _ | 150 | ps | 1, 2 | | | | Output to output skew | <sup>t</sup> SK <sub>o</sub> | _ | 150 | ps | | | | Notes: 1. SSC = Spread spectrum clock. The use of SSC synthesizers on the system motherboard will reduce EMI. <sup>2.</sup> Skew is defined as the total clock skew between any two outputs and is therefore specified as a maximum only. Figure 6: Component Case Temperature vs. Airflow Notes: 1. Micron Technology, Inc. recommends a minimum air flow of 1 meter/second (~197 LFM) across all modules when installed in a system. - 2. The component case temperature measurements shown above are obtained experimentally. The system used for experimental purposes is a dual-processor 600 MHz work station, fully loaded with four MT36LSDT12872G modules. Case temperatures charted represent worst-case component locations on modules installed in the internal slots of the system. - 3. Temperature versus air speed data is obtained by performing experiments with the system motherboard removed from its case and mounted in a Eiffel-type low air speed wind tunnel. Peripheral devices installed on the system motherboard for testing are the processor(s) and video card, all other peripheral devices are mounted outside of the wind tunnel test chamber. - 4. The memory diagnostic software used for determining worst-case component temperatures is a memory diagnostic software application developed for internal use by Micron Technology, Inc. #### Serial Presence-Detect #### SPD Clock and Data Conventions Data states on the SDA line can change only during SCL LOW. SDA state changes during SCL HIGH are reserved for indicating start and stop conditions (as shown in Figure 7, and Figure 8 on page 22). #### **SPD Start Condition** All commands are preceded by the start condition, which is a HIGH-to-LOW transition of SDA when SCL is HIGH. The SPD device continuously monitors the SDA and SCL lines for the start condition and will not respond to any command until this condition has been met. #### **SPD Stop Condition** All communications are terminated by a stop condition, which is a LOW-to-HIGH transition of SDA when SCL is HIGH. The stop condition is also used to place the SPD device into standby power mode. #### SPD Acknowledge Acknowledge is a software convention used to indicate successful data transfers. The transmitting device, either master or slave, will release the bus after transmitting 8 bits. During the ninth clock cycle, the receiver will pull the SDA line LOW to acknowledge that it received the 8 bits of data (as shown in Figure 9 on page 22). The SPD device will always respond with an acknowledge after recognition of a start condition and its slave address. If both the device and a WRITE operation have been selected, the SPD device will respond with an acknowledge after the receipt of each subsequent 8-bit word. In the read mode the SPD device will transmit 8 bits of data, release the SDA line and monitor the line for an acknowledge. If an acknowledge is detected and no stop condition is generated by the master, the slave will continue to transmit data. If an acknowledge is not detected, the slave will terminate further data transmissions and await the stop condition to return to standby power mode. Figure 7: Data Validity Figure 8: Definition of Start and Stop Figure 9: Acknowledge Response From Receiver **Table 18: EEPROM Device Select Code**The most significant bit (b7) is sent first | Select Code | Dev | vice Type | e Identii | fier | Ch | ip Enab | le | R₩ | |--------------------------------------|-----|-----------|-----------|------|-----|---------|-----|----| | Select Code | | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | Memory area select code (two arrays) | 1 | 0 | 1 | 0 | SA2 | SA1 | SA0 | RW | | Protection register select code | 0 | 1 | 1 | 0 | SA2 | SA1 | SA0 | RW | Table 19: EEPROM Operating Modes | Mode | RW Bit | ₩c | Bytes | Initial Sequence | |----------------------|--------|------------|-------|-------------------------------------------| | Current address read | 1 | VIH or VIL | 1 | Start, Device select, RW = 1 | | Random address read | 0 | VIH or VIL | 1 | Start, Device select, RW= 0, Address | | | 1 | VIH or VIL | | Restart, Device select, RW= 1 | | Sequential read | 1 | VIH or VIL | ≥ 1 | Smilar to current or random address read | | Byte write | 0 | VIL | 1 | Start, Device select, $R\overline{W} = 0$ | | Page write | 0 | VIL | ≤ 16 | Start, Device select, $R\overline{W} = 0$ | Figure 10: SPD EEPROM Timing Diagram #### Table 20: Serial Presence-Detect EEPROM DC Operating Conditions All voltages referenced to Vss; VDDSPD = +2.3V to +3.6V | Parameter/Condition | Symbol | Min | Max | Units | |------------------------------------------------------------------------|-----------|-----------|-----------|-------| | Supply voltage | VDD | 3 | 3.6 | V | | Input high voltage: Logic 1; All inputs | ViH | VDD x 0.7 | VDD + 0.5 | V | | Input low voltage: Logic 0; All inputs | VIL | -1 | VDD x 0.3 | V | | Output low voltage: IOUT = 3mA | Vol | _ | 0.4 | V | | Input leakage current: VIN = GND to VDD | lu | -10 | 10 | μΑ | | Output leakage current: Vout = GND to VDD | ILO | -10 | 10 | μΑ | | Standby current: SCL = SDA = VDD - 0.3V; All other inputs = VSS or VDD | Iccs | _ | 30 | μΑ | | Power supply current: SCL clock frequency = 100 KHz | Icc Write | - | 3 | mA | | | Icc Read | - | 1 | mA | #### Table 21: Serial Presence-Detect EEPROM AC Operating Conditions All voltages referenced to Vss; VDDSPD = +2.3V TO +3.6V | Parameter/Condition | Symbol | Min | Max | Units | Notes | |-------------------------------------------------------------|---------------------|-----|-----|-------|-------| | SCL LOW to SDA data-out valid | <sup>t</sup> AA | 0.2 | 0.9 | μs | 1 | | Time the bus must be free before a new transition can start | <sup>t</sup> BUF | 1.3 | | μs | | | Data-out hold time | <sup>t</sup> DH | 200 | | ns | | | SDA and SCL fall time | <sup>t</sup> F | | 300 | ns | 2 | | Data-in hold time | tHD:DAT | 0 | | μs | | | Start condition hold time | tHD:STA | 0.6 | | μs | | | Clock HIGH period | tHIGH | 0.6 | | μs | | | Noise suppression time constant at SCL, SDA inputs | <sup>t</sup> l | | 50 | ns | | | Clock LOW period | <sup>t</sup> LOW | 1.3 | | μs | | | SDA and SCL rise time | <sup>t</sup> R | | 0.3 | μs | 2 | | SCL clock frequency | f SCL | | 400 | KHz | | | Data-in setup time | <sup>t</sup> SU:DAT | 100 | | ns | | | Start condition setup time | <sup>t</sup> SU:STA | 0.6 | | μs | 3 | | Stop condition setup time | tsu:sto | 0.6 | | μs | | | WRITE cycle time | <sup>t</sup> WRC | | 10 | ms | 4 | - Notes: 1. To avoid spurious start and stop conditions, a minimum delay is placed between SCL = 1 and the falling or rising edge of SDA. - 2. This parameter is sampled. - 3. For a reSTART condition, or following a WRITE cycle. - 4. The SPD EEPROM WRITE cycle time (<sup>1</sup>WRC) is the time from a valid stop condition of a write sequence to the end of the EEPROM internal erase/program cycle. During the WRITE cycle, the EEPROM bus interface circuit is disabled, SDA remains HIGH due to pull-up resistor, and the EEPROM does not respond to its slave address. Table 22: Serial Presence-Detect Matrix "1"/"0": Serial data, "driven to HIGH"/"driven to LOW"; $VDD = +3.3V \pm 0.3V$ | Byte | Description | Entry (Version) | M T36LSD F6472 | MT36LSDF12872 | |-------|---------------------------------------------------------------------------------|-----------------------------|----------------|---------------| | 0 | Number of bytes used by Micron | 128 | 80 | 80 | | 1 | Total number of SPD memory bytes | 256 | 08 | 08 | | 2 | Memory type | SDRAM | 04 | 04 | | 3 | Number of row addresses | 12 or 13 | 0C | 0D | | 4 | Number of column addresses | 11 | 0B | 0B | | 5 | Number of module ranks | 2 | 02 | 02 | | 6 | Module data width | 72 | 48 | 48 | | 7 | Module data width (continued) | 0 | 00 | 00 | | 8 | Module voltage interface levels | LVTTL | 01 | 01 | | 9 | SDRAM cycle time, <sup>t</sup> CK (CL = 3) | 7ns (-13E) | 70 | 70 | | | | 7.5ns (-133) | 75 | 75 | | 10 | SDRAM access from CLK, <sup>t</sup> AC (CL = 3) | 5.4ns (-13E/-133) | 54 | 54 | | 11 | Module configuration type | ECC | 02 | 02 | | 12 | Refresh rate/type | 15.6μs or 7.81μs/<br>SELF | 80 | 82 | | 13 | SDRAM width (primary SDRAM) | 4 | 04 | 04 | | 14 | Error-checking SDRAM data width | 4 | 04 | 04 | | 15 | Minimum clock delay from back-to-back random column addresses, <sup>t</sup> CCD | 1 | 01 | 01 | | 16 | Burst lengths supported | 1, 2, 4, 8, PAGE | 8F | 8F | | 17 | Number of banks on SDRAM device | 4 | 04 | 04 | | 18 | CASIat encies supported | 2, 3 | 06 | 06 | | 19 | CSlatency | 0 | 01 | 01 | | 20 | WElatency | 0 | 01 | 01 | | 21 | SDRAM module attributes | -13E/-133 | 1F | 1F | | 22 | SDRAM device attributes: General | 0E | 0E | 0E | | 23 | SDRAM cycle time, <sup>t</sup> CK (CL = 2) | 7.5ns (-13E)<br>10ns (-133) | 75<br>A0 | 75<br>A0 | | 24 | SDRAM access from CLK, <sup>†</sup> AC (CL = 2) | 5.4ns (-13E)<br>6ns (-133) | 54<br>60 | 54<br>60 | | 25 | SDRAM cycle time, <sup>t</sup> CK (CL = 1) | _ | 00 | 00 | | 26 | SDRAM access from CLK, <sup>t</sup> AC (CL = 1) | _ | 00 | 00 | | 27 | Minimum row precharge time, <sup>t</sup> RP | 15ns (-13E)<br>20ns (-133) | 0F<br>14 | 0F<br>14 | | 28 | Minimum row active to row active, <sup>t</sup> RRD | 14ns (-13E)<br>15ns (-133) | 0E<br>0F | 0E<br>0F | | 29 | Minimum RAS# to CAS# delay, <sup>t</sup> RCD | 15ns (-13E)<br>20ns (-133) | 0F<br>14 | 0F<br>14 | | 30 | Minimum RAS# pulse width, <sup>t</sup> RAS (see note 1) | 45ns (-13E)<br>44ns (-133) | 2D<br>2C | 2D<br>2C | | 31 | Module rank density | 256MB / 512MB | 40 | 80 | | 32 | Command and address setup time, <sup>t</sup> AS, <sup>t</sup> CMS | 1.5ns (-13E/-133) | 15 | 15 | | 33 | Command and Aaddress hold time, <sup>†</sup> AH, <sup>†</sup> CMH | 0.8ns (-13E/-133) | 08 | 08 | | 34 | Data signal input setup time, <sup>t</sup> DS | 1.5ns (-13E/-133) | 15 | 15 | | 35 | Data signal input hold time, <sup>t</sup> DH | 0.8ns (-13E/-133) | 08 | 08 | | 36–40 | Reserved | / | 00 | 00 | #### Table 22: Serial Presence-Detect Matrix (continued) "1"/"0": Serial data, "driven to HIGH"/"driven to LOW"; VDD = +3.3V ±0.3V | Byte | Description | Entry (Version) | MT36LSDF6472 | MT36LSDF12872 | |--------|----------------------------------------------------------|-----------------|---------------|---------------| | 41 | Device minimum active/auto refresh time, <sup>t</sup> RC | 66ns (-13E) | 3C | 3C | | | | 71ns (-133) | 42 | 42 | | 42–61 | Reserved | | 00 | 00 | | 62 | SPD revision | REV. 2.0 | 02 | 02 | | 63 | Checksum for bytes 0-62 | -13E | DF | 22 | | | | -133 | 2B | 6E | | 64 | Manufacturer's JEDEC ID code | MICRON | 2C | 2C | | 65-71 | Manufacturer's JEDEC ID code (continued) | | FF | FF | | 72 | Manufacturing location | 1–9 | 01–09 | 01–09 | | 73-90 | Module part number (ASCII) | | Variable Data | Variable Data | | 91 | PCB identification code | 1–11 | 01–0B | 01–0B | | 92 | Identification code (continued) | 0 | 00 | 00 | | 93 | Year of manufacture in BCD | | Variable Data | Variable Data | | 94 | Week of manufacture in BCD | | Variable Data | Variable Data | | 95-98 | Module serial nNumber | | Variable Data | Variable Data | | 99-125 | Manufacturer-specific data (RSVD) | | _ | _ | | 126 | System frequency | 100/133 MHz | 64 | 64 | | 127 | SDRAM component and clock detail | | 8F | 8F | Notes: 1. The value of <sup>t</sup>RAS used for the -13E module is calculated from <sup>t</sup>RC - <sup>t</sup>RP. Actual device specification value is 37ns. #### **Module Dimensions** All dimensions are in inches (millimeters); $\frac{MAX}{MIN}$ or typical where noted. Figure 11: 168-Pin DIMM Dimensions 8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900 prodmktg@micron.com www.micron.com Customer Comment Line: 800-932-4992 Micron, the M logo, and the Micron logo are trademarks of Micron Technology, Inc. All other trademarks are the property of their respective owners. This data sheet contains minimum and maximum limits specified over the complete power supply and temperature range for production devices. Although considered final, these specifications are subject to change, as further product development and data characterization sometimes occur.