



# **DualCool™ N-Channel NexFET™ Power MOSFETs**

Check for Samples: CSD16321Q5C

### **FEATURES**

- DualCool™ Package SON 5×6mm
- Optimized for Two Sided Cooling
- · Optimized for 5V Gate Drive
- Ultralow Q<sub>q</sub> and Q<sub>qd</sub>
- Low Thermal Resistance
- Avalanche Rated
- Pb Free Terminal Plating
- RoHS Compliant and Halogen Free

# **APPLICATIONS**

- Point-of-Load Synchronous Buck in Networking, Telecom and Computing Systems
- Optimized for Synchronous FET Applications

### DESCRIPTION

The NexFET™ power MOSFET has been designed to minimize losses in power conversion applications and optimized for 5V gate drive applications.





#### PRODUCT SUMMARY

| $V_{DS}$            | Drain to Source Voltage 25    |                        | V   |    |
|---------------------|-------------------------------|------------------------|-----|----|
| $Q_g$               | Gate Charge Total (4.5V)      | 14                     |     | nC |
| $Q_{gd}$            | Gate Charge Gate to Drain     | 2.5                    |     | nC |
|                     |                               | $V_{GS} = 3V$          | 2.8 | mΩ |
| R <sub>DS(on)</sub> | Drain to Source On Resistance | V <sub>GS</sub> = 4.5V | 2.1 | mΩ |
|                     |                               | V <sub>GS</sub> = 8V   | 1.9 | mΩ |
| V <sub>GS(th)</sub> | Threshold Voltage             | 1.1                    |     | V  |

#### ORDERING INFORMATION

| Device      | Package                       | Media           | Qty  | Ship             |
|-------------|-------------------------------|-----------------|------|------------------|
| CSD16321Q5C | SON 5×6-mm Plastic<br>Package | 13-Inch<br>Reel | 2500 | Tape and<br>Reel |

#### **ABSOLUTE MAXIMUM RATINGS**

| T <sub>A</sub> = 2                   | 5°C unless otherwise stated                                                   | VALUE      | UNIT |
|--------------------------------------|-------------------------------------------------------------------------------|------------|------|
| $V_{DS}$                             | Drain to Source Voltage                                                       | 25         | ٧    |
| $V_{GS}$                             | Gate to Source Voltage                                                        | +10 / -8   | V    |
|                                      | Continuous Drain Current, T <sub>C</sub> = 25°C                               | 100        | Α    |
| I <sub>D</sub>                       | Continuous Drain Current <sup>(1)</sup>                                       | 31         | Α    |
| I <sub>DM</sub>                      | Pulsed Drain Current, T <sub>A</sub> = 25°C <sup>(2)</sup>                    | 200        | Α    |
| $P_D$                                | Power Dissipation <sup>(1)</sup>                                              | 3.1        | W    |
| T <sub>J</sub> ,<br>T <sub>STG</sub> | Operating Junction and Storage<br>Temperature Range                           | -55 to 150 | °C   |
| E <sub>AS</sub>                      | Avalanche Energy, single pulse $I_D = 66A$ , $L = 0.1 mH$ , $R_G = 25 \Omega$ | 218        | mJ   |

- (1) Typical  $R_{\theta JA} = 39^{\circ} \text{C/W}$  on 1-in  $^2$  Cu (2-oz.) on a 0.060" thick FR4 PCB
- (2) Pulse duration ≤300μs, duty cycle ≤2%



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

DualCool, NexFET are trademarks of Texas Instruments.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# **ELECTRICAL CHARACTERISTICS**

 $(T_{\Delta} = 25^{\circ}C \text{ unless otherwise stated})$ 

|                     | PARAMETER                        | TEST CONDITIONS                                | MIN | TYP  | MAX  | UNIT |
|---------------------|----------------------------------|------------------------------------------------|-----|------|------|------|
| Static Cl           | haracteristics                   | ·                                              |     |      | ,    |      |
| BV <sub>DSS</sub>   | Drain to Source Voltage          | $V_{GS} = 0V, I_D = 250\mu A$                  | 25  |      |      | V    |
| I <sub>DSS</sub>    | Drain to Source Leakage          | $V_{GS} = 0V, V_{DS} = 20V$                    |     |      | 1    | μΑ   |
| I <sub>GSS</sub>    | Gate to Source Leakage           | $V_{DS} = 0V, V_{GS} = +10/-8V$                |     |      | 100  | nA   |
| $V_{GS(th)}$        | Gate to Source Threshold Voltage | $V_{DS} = V_{GS}$ , $I_D = 250\mu A$           | 0.9 | 1.1  | 1.4  | V    |
|                     |                                  | $V_{GS} = 3V, I_D = 25A$                       |     | 2.8  | 3.8  | mΩ   |
| R <sub>DS(on)</sub> | Drain to Source On Resistance    | $V_{GS} = 4.5V, I_D = 25A$                     |     | 2.1  | 2.6  | mΩ   |
|                     |                                  | $V_{GS} = 8.0V, I_D = 25A$                     |     | 1.9  | 2.4  | mΩ   |
| 9 <sub>fs</sub>     | Transconductance                 | $V_{DS} = 12.5V, I_D = 25A$                    |     | 150  |      | S    |
| Dynamic             | Characteristics                  |                                                |     |      |      |      |
| C <sub>iss</sub>    | Input Capacitance                |                                                |     | 2360 | 3100 | pF   |
| C <sub>oss</sub>    | Output Capacitance               | $V_{GS} = 0V, V_{DS} = 12.5V,$ $f = 1MHz$      |     | 1700 | 2200 | pF   |
| C <sub>rss</sub>    | Reverse Transfer Capacitance     | 2                                              |     | 115  | 150  | pF   |
| $R_G$               | Series Gate Resistance           |                                                |     | 1.5  | 3    | Ω    |
| Qg                  | Gate Charge Total (4.5V)         |                                                |     | 14   | 19   | nC   |
| Q <sub>gd</sub>     | Gate Charge – Gate to Drain      | $V_{DS} = 12.5V,$                              |     | 2.5  |      | nC   |
| Q <sub>gs</sub>     | Gate Charge – Gate to Source     | $I_{DS} = 25A$                                 |     | 4    |      | nC   |
| Q <sub>g(th)</sub>  | Gate Charge at Vth               |                                                |     | 2.1  |      | nC   |
| Q <sub>oss</sub>    | Output Charge                    | $V_{DS} = 13.3V, V_{GS} = 0V$                  |     | 36   |      | nC   |
| t <sub>d(on)</sub>  | Turn On Delay Time               |                                                |     | 9    |      | ns   |
| t <sub>r</sub>      | Rise Time                        | $V_{DS} = 12.5V, V_{GS} = 4.5V,$               |     | 15   |      | ns   |
| t <sub>d(off)</sub> | Turn Off Delay Time              | $I_{DS} = 25A$ , $R_G = 2\Omega$               |     | 27   |      | ns   |
| t <sub>f</sub>      | Fall Time                        |                                                |     | 17   |      | ns   |
| Diode C             | haracteristics                   | ·                                              |     |      |      |      |
| V <sub>SD</sub>     | Diode Forward Voltage            | I <sub>DS</sub> = 25A, V <sub>GS</sub> = 0V    |     | 0.8  | 1    | V    |
| Q <sub>rr</sub>     | Reverse Recovery Charge          | V <sub>DD</sub> = 13.3V, I <sub>F</sub> = 25A, |     | 33   |      | nC   |
| t <sub>rr</sub>     | Reverse Recovery Time            | di/dt = 300A/μs                                |     | 32   |      | ns   |

## THERMAL CHARACTERISTICS

 $(T_A = 25^{\circ}C \text{ unless otherwise stated})$ 

| PARAMETER       |                                                                   |   | TYP | MAX | UNIT |
|-----------------|-------------------------------------------------------------------|---|-----|-----|------|
| $R_{\theta JC}$ | Thermal Resistance Junction to Case (Top Source) <sup>(1)</sup>   | · |     | 1.2 | °C/W |
| $R_{\theta JC}$ | Thermal Resistance Junction to Case (Bottom drain) <sup>(1)</sup> |   |     | 1.1 | °C/W |
| $R_{\theta JA}$ | Thermal Resistance Junction to Ambient <sup>(1)(2)</sup>          |   |     | 48  | °C/W |

 $R_{\theta JC}$  is determined with the device mounted on a 1-inch<sup>2</sup> 2-oz. Cu pad on a 1.5 x 1.5-inch 0.060-inch thick FR4 board.  $R_{\theta JC}$  is specified by design, whereas  $R_{\theta CA}$  is determined by the user's board design. Device mounted on FR4 material with 1-inch<sup>2</sup> of 2-oz. Cu.





Max  $R_{\theta JA} = 48^{\circ}\text{C/W}$  when mounted on 1 in<sup>2</sup> of 2-oz. Cu.



Max  $R_{\theta JA} = 115^{\circ} C/W$  when mounted on minimum pad area of 2-oz.Cu.

### TYPICAL MOSFET CHARACTERISTICS

 $(T_A = 25^{\circ}C \text{ unless otherwise stated})$ 



Figure 1. Transient Thermal Impedance

G012



# **TYPICAL MOSFET CHARACTERISTICS (continued)**

 $(T_A = 25^{\circ}C \text{ unless otherwise stated})$ 



Figure 2. Saturation Characteristics



Figure 3. Transfer Characteristics



Figure 4. Gate Charge



Figure 5. Capacitance



Figure 6. Threshold Voltage vs. Temperature



Figure 7. On Resistance vs. Gate Voltage



# **TYPICAL MOSFET CHARACTERISTICS (continued)**

# $(T_A = 25^{\circ}C \text{ unless otherwise stated})$



Figure 8. On Resistance vs. Temperature



Figure 9. Typical Diode Forward Voltage



Figure 10. Maximum Safe Operating Area



Figure 11. Single Pulse Unclamped Inductive Switching



Figure 12. Maximum Drain Current vs. Temperature



# **MECHANICAL DATA**

# **Q5C Package Dimensions**





| DualCool™Pinout   |       |  |  |  |
|-------------------|-------|--|--|--|
| Pin# Label        |       |  |  |  |
| 1, 2, 3, 9 Source |       |  |  |  |
| 4                 | Gate  |  |  |  |
| 5, 6, 7, 8        | Drain |  |  |  |

M0162-01

| DIM | MILLIM   | ETERS | INC   | HES   |
|-----|----------|-------|-------|-------|
| DIW | MIN      | MAX   | MIN   | MAX   |
| Α   | 0.950    | 1.050 | 0.037 | 0.039 |
| b   | 0.360    | 0.460 | 0.014 | 0.018 |
| С   | 0.150    | 0.250 | 0.006 | 0.010 |
| c1  | 0.150    | 0.250 | 0.006 | 0.010 |
| D1  | 4.900    | 5.100 | 0.193 | 0.201 |
| D2  | 4.320    | 4.520 | 0.170 | 0.178 |
| E   | 4.900    | 5.100 | 0.193 | 0.201 |
| E1  | 5.900    | 6.100 | 0.232 | 0.240 |
| E2  | 3.920    | 4.12  | 0.154 | 0.162 |
| е   | 1.27 TYP |       | 0.050 |       |
| L   | 0.510    | 0.710 | 0.020 | 0.028 |
| θ   | -        | -     | -     | -     |
| K   | 0.760    | -     | 0.030 | _     |
| М   | 3.260    | 3.460 | 0.128 | 0.136 |
| M1  | 0.520    | 0.720 | 0.020 | 0.028 |
| N   | 2.720    | 2.920 | 0.107 | 0.115 |
| N1  | 1.227    | 1.427 | 0.048 | 0.056 |

Submit Documentation Feedback





| DIM | MILLIMETERS |       | INCHES |       |
|-----|-------------|-------|--------|-------|
|     | MIN         | MAX   | MIN    | MAX   |
| F1  | 6.205       | 6.305 | 0.244  | 0.248 |
| F2  | 4.46        | 4.56  | 0.176  | 0.18  |
| F3  | 4.46        | 4.56  | 0.176  | 0.18  |
| F4  | 0.65        | 0.7   | 0.026  | 0.028 |
| F5  | 0.62        | 0.67  | 0.024  | 0.026 |
| F6  | 0.63        | 0.68  | 0.025  | 0.027 |
| F7  | 0.7         | 0.8   | 0.028  | 0.031 |
| F8  | 0.65        | 0.7   | 0.026  | 0.028 |
| F9  | 0.62        | 0.67  | 0.024  | 0.026 |
| F10 | 4.9         | 5     | 0.193  | 0.197 |
| F11 | 4.46        | 4.56  | 0.176  | 0.18  |

For recommended circuit layout for PCB designs, see application note SLPA005 – Reducing Ringing Through PCB Layout Techniques.

# **Q5C Tape and Reel Information**



### Notes:

- 1. 10-sprocket hole-pitch cumulative tolerance ±0.2
- 2. Camber not to exceed 1mm in 100mm, noncumulative over 250mm
- 3. Material: black static-dissipative polystyrene
- 4. All dimensions are in mm, unless otherwise specified.
- 5. A0 and B0 measured on a plane 0.3mm above the bottom of the pocket
- 6. MSL1 260°C (IR and convection) PbF reflow compatible

Copyright © 2009–2010, Texas Instruments Incorporated Submit Documentation Feedback

# SLPS242B - DECEMBER 2009-REVISED MAY 2010



# **REVISION HISTORY**

| Changes from Original (December 2009) to Revision A                                                    |      |  |
|--------------------------------------------------------------------------------------------------------|------|--|
| Changed the Mechanical Data dimensions table. Added dimensions for M, M1, N and N1                     | 6    |  |
| Changes from Revision A (January 2010) to Revision B                                                   | Page |  |
| • Changed R <sub>DS(on)</sub> - V <sub>GS</sub> = 3V, I <sub>D</sub> = 25A MAX value From: 3.5 To: 3.8 | 2    |  |
| Deleted the Package Marking Information section                                                        | 7    |  |

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.