| <ul> <li>Nine Single-Ended SCSI Transceiver<br/>Channels With Active Termination</li> </ul> | I                           | DL PAC<br>(TOP \ |                                          |
|---------------------------------------------------------------------------------------------|-----------------------------|------------------|------------------------------------------|
| Programmable Drivers Provide Active     Negation (Tetam Bala) or Wired OB (Open             | GND [                       |                  | 56] 8B                                   |
| Negation (Totem Pole) or Wired-OR (Open<br>Drain) Outputs                                   | TE [                        | 1 -              | 55 GND                                   |
| <ul> <li>24-mA Current-Mode Active Termination</li> </ul>                                   | GND [                       | 1                | 54 CE                                    |
| With Common Nine-Channel Bus Enable                                                         | 1A [<br>1DE/RE [            |                  | 53 NC<br>52 NC                           |
| <ul> <li>Low Output Capacitance Presented to SCSI</li> </ul>                                | _                           | 6                | 51 NC                                    |
| Bus, 13.5 pF Typ                                                                            | 2DE/RE                      | 7                | 50 7B                                    |
| • 3.3 V Compatible Logic Inputs Provide                                                     | <u>3A</u>                   | 1                | 49 🛛 NC                                  |
| Bridge from 3 V Controllers to 5 V SCSI                                                     | 3DE/RE                      |                  | 48 6B                                    |
| Bus                                                                                         |                             | 10               | 47 NC                                    |
| <ul> <li>Designed to Operate at 10-Million Data</li> </ul>                                  | 4DE/RE                      | 1                | 46 5B<br>45 V <sub>CC</sub>              |
| Transfers Per Second (Fast-SCSI)                                                            | V <sub>CC1</sub> [<br>GND [ | 1                | 44 GND                                   |
| Controlled Driver Rise and Fall Times                                                       | GND [                       | 1                | 43 GND                                   |
| 5 ns Min                                                                                    | GND [                       | 1                | 42 GND                                   |
| High-Receiver Input-Voltage Hysteresis                                                      | GND [                       | 16               | 41 🛛 GND                                 |
| 500 mV Typ                                                                                  | GND [                       |                  | <sup>40</sup> GND                        |
| <ul> <li>Receiver Input-Noise Pulse Filter</li> <li>5 ns Typ</li> </ul>                     | V <sub>CC</sub>             |                  | <sup>39</sup> V <sub>CC</sub>            |
| <ul> <li>Each Driver and Receiver Meets ANSI</li> </ul>                                     | 5A [<br>5DE/RE [            | 19<br>20         | <sup>38</sup> NC<br>37 4B                |
| X3.131-1994 (SCSI-2) and the Proposed                                                       | 5DE/RE [<br>6A [            | 21               | 36 NC                                    |
| SCSI-3 Standards                                                                            | 6DE/RE                      | 22               | 35 3B                                    |
| Power-Up/Power-Down Glitch Protection                                                       | 7A [                        | 23               | <sup>34</sup> NC                         |
| <ul> <li>High Impedance Driver With V<sub>CC</sub> at 0 V</li> </ul>                        | 7DE/RE                      | -                | <sup>33</sup> 2B                         |
|                                                                                             | <u>8</u> A                  | 25               | <sup>32</sup> NC                         |
| description                                                                                 | 8DE/RE                      | 26<br>27         | <sup>31</sup> ] 1B<br><sup>30</sup> ] NC |
| The SN75LBC968 is a nine-channel transceiver                                                | 9A [<br>9DE/RE [            | 27               | <sup>30</sup> NC<br><sup>29</sup> 9B     |
|                                                                                             |                             | 1                | H 20                                     |

with active termination that drives and receives the signals from the single-ended, parallel data buses such as the Small Computer-Systems

NC – No internal connection

Interface (SCSI) bus. The features of the line drivers, receivers, and active-termination circuits provide the optimum signal-to-noise ratios for reliable data transmission. Integration of the termination and transceivers in the LinBiCMOS<sup>™</sup> process provides the necessary analog-circuit performance, has low quiescent power, and reduces the capacitance presented to the bus over separate termination and I/O circuits.

The transceivers of the SN75LBC968 can be enabled to function as totem-pole or open-drain outputs. The open-drain mode drives the wired-OR lines of SCSI (BSY, SEL, and RST) by inputting the data to the direction control input DE/RE instead of the A input. When driving the data through the A input, the outputs become totem poles and provide active signal negation for a higher voltage level on low-to-high signal transitions on heavily loaded buses. In either mode, the turnon and turnoff output transition times are limited to minimize crosstalk through capacitive coupling to adjacent lines and RF emissions from the cable. The receivers are also designed for optimum analog performance by precisely controlling the input-voltage thresholds, providing wide input-voltage hysteresis and including an input-noise filter. These features significantly increase the likelihood of detecting only the desired data signal and rejecting noise.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

LinBiCMOS is a trademark of Texas Instruments Incorporated.



# SN75LBC968 9-CHANNEL BUS TRANSCEIVER WITH ACTIVE TERMINATION

SLLS179E - APRIL 1994 - REVISED AUGUST 2005

#### description (continued)

The communication between the SN75LBC968 and the controller can be accomplished at 3.3-V logic levels provided that the V<sub>CC1</sub> input connects to the same supply rail as the controller. This provides a bridge from the lower-voltage circuit and the 5-V SCSI bus. The SN75LBC968 also removes the need for special I/O buffers (and associated power dissipation) on the controller itself. The SN75LBC968 must be used with a SCSI controller with support for Differential SCSI.

The integrated, current-mode, active termination supplies a constant 24 mA of current (TERMPWR) to the bus when the bus voltage falls below 2.5 V. This makes the next low-to-high (negation) signal transition independent of the low-level (asserted) bus voltage, unlike voltage-mode terminators. The termination current is provided through the TE input and from TERMPWR and can be disabled by letting the TE input float or by connecting it to ground. The termination circuitry is independent from the line drivers and receivers and V<sub>CC</sub> or V<sub>CC1</sub>. Operational termination is present as long as TERMPWR is applied.

The switching speeds of the SN75LBC968 are sufficient to transfer data over the data bus at ten million transfers per second (Fast-SCSI). The specification, tsk(lim), is for system skew budgeting and maintenance of bus set-up and hold times. The device is available in the space-efficient shrink-small-outline package (SSOP) with 25-mil lead pitch. The SN75LBC968 meets or exceeds the requirements of ANSI X3.131-1994 (SCSI-2) and the proposed SPI (SCSI-3) standards, and is characterized for operation from 0°C to 70°C.



# logic diagram (positive logic)



|            |    | FUNCT   | ION TAI | BLE |                 |    |        |
|------------|----|---------|---------|-----|-----------------|----|--------|
|            |    | I       | NPUTS   |     |                 | οι | ITPUTS |
|            | CE | DE/RE_n | Α       | В   | TE              | Α  | В      |
|            | L  | Х       | Х       | Х   | GND             | Z  | Z      |
| Terminator | L  | Х       | Х       | Х   | Open            | Z  | Z      |
|            | L  | Х       | Х       | Х   | VTE             | Z  | –24 mA |
|            | Н  | Н       | L       | NA  | GND             | Z  | Н      |
|            | Н  | Н       | L       | NA  | Open            | Z  | Z      |
| Driver     | Н  | Н       | L       | NA  | VTE             | Z  | –24 mA |
| Driver     | Н  | Н       | Н       | NA  | GND             | Z  | L      |
|            | Н  | Н       | Н       | NA  | Open            | Z  | L      |
|            | Н  | Н       | Н       | NA  | V <sub>TE</sub> | Z  | L      |
|            | Н  | L       | NA      | L   | GND             | Н  | Z      |
|            | Н  | L       | NA      | L   | Open            | Н  | Z      |
| Dessiver   | н  | L       | NA      | L   | V <sub>TE</sub> | Н  | –24 mA |
| Receiver   | Н  | L       | NA      | Н   | GND             | L  | Z      |
|            | Н  | L       | NA      | Н   | Open            | L  | Z      |
|            | Н  | L       | NA      | Н   | VTE             | L  | –24 mA |

NOTE: Input A defaults to a high-level and input B a low-level if left open circuited.

-24 mA = current-mode termination

GND = Ground

H = High L = Low

NA = Not applicable

Open = Open circuit

V<sub>TE</sub> = Termination power X = Don't care

Z = High-impedance



# SN75LBC968 9-CHANNEL BUS TRANSCEIVER WITH ACTIVE TERMINATION

SLLS179E – APRIL 1994 – REVISED AUGUST 2005

#### schematics



## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub> , V <sub>CC1</sub> , V <sub>TE</sub> (see Note 1) |                          |
|-----------------------------------------------------------------------------------------|--------------------------|
| Input voltage range, V <sub>I</sub> (A-side)                                            | V <sub>CC1</sub> + 0.3 V |
| Bus voltage range (B-side)                                                              | –0.5 V to 7 V            |
| Data I/O and control (A-side) voltage range                                             | –0.5 V to 7 V            |
| Continuous power dissipation (see Note 2)                                               | Internally Limited       |
| Operating free-air temperature range, T <sub>A</sub>                                    | 0°Č to 70°C              |
| Storage temperature range, T <sub>stg</sub>                                             | 65°C to 150°C            |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds                            |                          |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values are with respect to GND.

2. The maximum operating-junction temperature is internally limited. Use the dissipation rating table to operate below this temperature.



#### DISSIPATION RATING TABLE

| PACKAGE | T <sub>A</sub> ≤ 25°C | DERATING FACTOR <sup>†</sup> | T <sub>A</sub> = 70°C |
|---------|-----------------------|------------------------------|-----------------------|
|         | POWER RATING          | ABOVE T <sub>A</sub> = 25°C  | POWER RATING          |
| DL      | 2500 mW               | 20 mW/°C                     | 1600 mW               |

<sup>†</sup> Derating factors are the inverse of the junction-to-ambient thermal resistance when board-mounted with no air flow.

## recommended operating conditions

|                 | MIN                  | NOM                                                               | MAX                                                                                                                                                            | UNIT                                                                                                                                                                                                                                                     |
|-----------------|----------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 | 4.75                 | 5                                                                 | 5.25                                                                                                                                                           | V                                                                                                                                                                                                                                                        |
|                 | 3                    |                                                                   | 5.25                                                                                                                                                           | V                                                                                                                                                                                                                                                        |
|                 | 4.25                 |                                                                   | 5.25                                                                                                                                                           | V                                                                                                                                                                                                                                                        |
| DE/RE, CE, A, B | 2                    |                                                                   |                                                                                                                                                                | V                                                                                                                                                                                                                                                        |
| DE/RE, CE, A, B |                      |                                                                   | 0.8                                                                                                                                                            | V                                                                                                                                                                                                                                                        |
| A               |                      |                                                                   | -8                                                                                                                                                             | mA                                                                                                                                                                                                                                                       |
| В               |                      |                                                                   | -8<br>48                                                                                                                                                       |                                                                                                                                                                                                                                                          |
| А               |                      |                                                                   | 8                                                                                                                                                              | mA                                                                                                                                                                                                                                                       |
|                 | 0                    |                                                                   | 70                                                                                                                                                             | °C                                                                                                                                                                                                                                                       |
|                 | DE/RE, CE, A, B<br>A | 4.75<br>3<br>4.25<br>DE/RE, CE, A, B<br>2<br>DE/RE, CE, A, B<br>A | 4.75         5           3         3           4.25         4.25           DE/RE, CE, A, B         2           DE/RE, CE, A, B         4           A         4 | 4.75         5         5.25           3         5.25           4.25         5.25           4.25         5.25           DE/RE, CE, A, B         2           DE/RE, CE, A, B         0.8           A        8           B         48           A         8 |

NOTE 3: All electrical characteristics are measured with  $V_{CC1} = V_{CC}$  unless otherwise noted.

# driver electrical characteristics over recommended operating conditions (unless otherwise noted) (see Figure 1)

|                 | PARAMETER TEST CONDITIONS               |                                                                    | MIN | MAX  | UNIT |
|-----------------|-----------------------------------------|--------------------------------------------------------------------|-----|------|------|
| VOH             | High-level output voltage               | $I_{OH} = -20 \text{ mA}$                                          | 2   |      | V    |
| VOL             | Low-level output voltage                | I <sub>OL</sub> = 48 mA                                            |     | 0.5  | V    |
| Ι <sub>ΙΗ</sub> | High-level input current                | $V_{IH} = 2 V$ , $V_{CC} = V_{CC1} = 5.25 V$                       |     | -100 | μΑ   |
| ١ <sub>IL</sub> | Low-level input current, A              | $V_{IL} = 0.5 V$ , $V_{CC} = V_{CC1} = 5.25 V$                     |     | -100 | μA   |
|                 | High impedance state output ourrent     | $V_{O} = 5.25 \text{ V}, \qquad V_{CC} = V_{CC1} = 5.25 \text{ V}$ |     | -100 |      |
| OZ              | IOZ High-impedance-state output current | $V_{O} = 0 V$ , $V_{CC} = V_{CC1} = 5.25 V$                        |     | -100 | μA   |

# termination electrical characteristics over recommended operating conditions (unless otherwise noted) (see Figure 2)

| PARAMETER |                             |                         | T CONDITIONS             | MIN | TYP  | MAX  | UNIT |
|-----------|-----------------------------|-------------------------|--------------------------|-----|------|------|------|
| VO(OC)    | Open-circuit output voltage | IO = 0 mA,              | $V_{CC} = V_{CC1} = 0 V$ | 2.5 | 2.85 | 3.24 | V    |
|           |                             | $V_{O} = 0 V,$          | $V_{CC} = V_{CC1} = 0 V$ |     |      | -24  | mA   |
|           | Output ourread              | V <sub>O</sub> = 0.5 V, | $V_{CC} = V_{CC1} = 0 V$ | -20 |      | -24  | mA   |
| 10        | Output current              | V <sub>O</sub> = 3 V,   | $V_{CC} = V_{CC1} = 0 V$ |     |      | 100  | μΑ   |
|           |                             | V <sub>O</sub> = 4 V,   | $V_{CC} = V_{CC1} = 0 V$ | 2   |      | 12   | mA   |



# **SN75LBC968** 9-CHANNEL BUS TRANSCEIVER WITH ACTIVE TERMINATION

SLLS179E - APRIL 1994 - REVISED AUGUST 2005

#### receiver electrical characteristics over recommended operating conditions (unless otherwise noted) (see Figure 3)

|                  | PARAMETER                                                        | TEST CONDITIONS                    | MIN | TYP | MAX  | UNIT |
|------------------|------------------------------------------------------------------|------------------------------------|-----|-----|------|------|
| VOH              | High-level output voltage                                        | I <sub>OH</sub> = –8 mA            | 2   | 2.5 |      | V    |
| VOL              | Low-level output voltage                                         | I <sub>OL</sub> = 8 mA             |     |     | 0.8  | V    |
| $V_{IT+}$        | Positive-going input threshold voltage                           |                                    | 1.2 | 1.6 | 2    | V    |
| $V_{IT-}$        | Negative-going input threshold voltage                           | V <sub>CC</sub> = V <sub>CC1</sub> | 0.8 | 1.1 | 1.4  | V    |
| V <sub>hys</sub> | Input hysteresis voltage (V <sub>IT+</sub> – V <sub>IT –</sub> ) |                                    | 0.2 | 0.5 |      | V    |
| Iн               | High-level input current                                         | V <sub>IH</sub> = 2 V              |     |     | 100  | μΑ   |
| ١ <sub>١L</sub>  | Low-level input current                                          | V <sub>IL</sub> = 0.5 V            |     |     | 100  | μΑ   |
| 107              | High-impedance-state output current                              | $V_{O} = 0 V$                      |     |     | -100 |      |
| loz              | ngn-impedance-state output cullent                               | V <sub>O</sub> = 5.25 V            |     |     | -100 | μA   |

#### device electrical characteristics over recommended operating conditions (unless otherwise noted)

|                 | PA                                                           | RAMETER                                                           | TEST CONDITIONS                                                                                | MIN | TYP† | MAX  | UNIT |
|-----------------|--------------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----|------|------|------|
|                 |                                                              | All drivers, receivers, and terminator disabled                   | All inputs at 0 V                                                                              |     | 1.3  | 3    |      |
|                 | Supply current to V <sub>CC</sub>                            | All receivers enabled, termination and drivers disabled, No load  | CE at V <sub>CC</sub> , DE/ <del>RE</del> at 0 V,<br>TE at 0 V                                 |     | 14   | 21   |      |
| ICC             | CC and V <sub>CC1</sub> All drivers enabled, termination and | $DE/\overline{RE}$ and CE at V <sub>CC</sub> ,<br>A and TE at 0 V |                                                                                                | 33  | 45   | mA   |      |
|                 |                                                              | receivers disabled, No load                                       | $DE/\overline{RE}$ and CE at V <sub>CC</sub> ,<br>V <sub>TE</sub> = 0 V, A at V <sub>CC1</sub> |     | 15   | 21   |      |
| ICC             | Supply current to TE                                         | Termination and receivers enabled, No load                        | TE at $V_{TE}$ , DE/RE at 0 V                                                                  |     | 33   | 45   |      |
| Co              | Bus port capacitance (se                                     | e Note 4)                                                         |                                                                                                |     | 13.5 | 16.5 | pF   |
| Ι <sub>Η</sub>  | High-level input current                                     | DE/RE, CE                                                         | $V_{IH} = V_{CC} \text{ or } 2 \text{ V}$                                                      |     |      | 100  | μΑ   |
| ١ <sub>IL</sub> | Low-level input current                                      | DE/RE, CE                                                         | V <sub>IL</sub> = 0.5 V                                                                        |     |      | 100  | μΑ   |

<sup>†</sup> All typical values are at  $V_{CC} = V_{CC1} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ . NOTE 4: Tested in accordance with Annex G X3T9.2/855D, revision 14



# **SN75LBC968** 9-CHANNEL BUS TRANSCEIVER WITH ACTIVE TERMINAT

SLLS179E - APRIL 1994 - REVISED AUGUST 2005

#### driver switching characteristics over recommended operating conditions (unless otherwise noted)

|                      | PARAMETER                                                                                                                                        | TEST CONE                                                                                       | DITIONS                | MIN | TYP† | MAX | UNIT |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------------------------|-----|------|-----|------|
| <sup>t</sup> PHL     | Propagation delay time, high- to low-level output (see Figure 4)                                                                                 | – C <sub>L</sub> = 15 pF                                                                        |                        | 10  |      | 35  | ns   |
| <sup>t</sup> PLH     | Propagation delay time, low- to high-level output (see Figure 4)                                                                                 |                                                                                                 |                        | 15  |      | 45  | ns   |
|                      | Skew limit <sup>‡</sup> , the maximum delay time – minimum delay $V_{CC} = V_{CC1} = 5 \text{ V}, T_A = 25^{\circ}\text{C}, C_L = 15 \text{ pF}$ |                                                                                                 |                        |     |      | 14  | ns   |
| <sup>t</sup> sk(lim) | time                                                                                                                                             | $V_{CC} = V_{CC1} = 5 \text{ V}, \text{ T}_{A} = 70^{\circ}\text{C},$<br>C <sub>L</sub> = 15 pF |                        |     |      | 14  | ns   |
| t <sub>sk(p)</sub>   | Pulse skew,  tpHL - tpLH                                                                                                                         | $V_{CC} = V_{CC1} = 5 V_{cc1}$                                                                  | $T_A = 25^{\circ}C$    |     | 8    |     | ns   |
| tt                   | Output transition time, 10% to 90% or 90% to 10% of the steady-state output                                                                      | <sup>2</sup> 15 pF < C <sub>L</sub> < 100 pF                                                    |                        | 5   |      | 20  | ns   |
|                      | Propagation delay time, low-level to high-impedance                                                                                              | From CE,                                                                                        | C <sub>L</sub> = 15 pF | 5   |      | 150 |      |
| <sup>t</sup> PLZ     | <sup>t</sup> PLZ output (see Figure 5)                                                                                                           | From DE/RE,                                                                                     | C <sub>L</sub> = 15 pF |     |      | 45  | ns   |
| to                   | Propagation delay time, high-impedance to low-level                                                                                              | From CE,                                                                                        | C <sub>L</sub> = 15 pF | 5   |      | 150 |      |
| <sup>t</sup> PZL     | output (see Figure 5)                                                                                                                            | From DE/RE,                                                                                     | C <sub>L</sub> = 15 pF |     |      | 45  | ns   |

<sup>†</sup> All typical values are at  $V_{CC} = V_{CC1} = 5 \text{ V}, \text{ T}_{A} = 25^{\circ}\text{C}.$ 

<sup>‡</sup> The value for this parameter was derived from the difference between the slowest and the fastest driver delay times measured on devices from four sample wafer lots.

#### receiver switching characteristics over recommended of operating conditions (unless otherwise noted)

|                      | PARAMETER                                                        | TEST COND                                 | ITIONS                | MIN | TYP† | MAX | UNIT |
|----------------------|------------------------------------------------------------------|-------------------------------------------|-----------------------|-----|------|-----|------|
| <sup>t</sup> PHL     | Propagation delay time, high- to low-level output                |                                           |                       | 5   |      | 20  | ns   |
| <sup>t</sup> PLH     | Propagation delay time, low- to high-level output                | See Figure 6                              |                       | 5   |      | 25  | ns   |
|                      | Skew limit <sup>‡</sup> , the maximum delay time – minimum delay | $V_{CC} = V_{CC1} = 5 V,$<br>See Figure 6 | $T_A = 25^{\circ}C$ , |     |      | 8.5 | ns   |
| <sup>t</sup> sk(lim) | sk(lim) time                                                     | $V_{CC} = V_{CC1} = 5 V,$<br>See Figure 6 | $T_A = 70^{\circ}C$ , |     |      | 8.5 | ns   |
| <sup>t</sup> sk(p)   | Pulse skew,  tpHL - tpLH                                         | $V_{CC} = V_{CC1} = 5 V,$<br>See Figure 6 | $T_A = 25^{\circ}C$ , |     | 6    |     | ns   |
|                      | Propagation delay time, low-level to high-impedance              | From CE,                                  | See Figure 7          | 5   |      | 150 |      |
| <sup>t</sup> PLZ     | output                                                           | From DE/RE,                               | See Figure 7          |     |      | 45  | ns   |
|                      | Propagation delay time, high-impedance to low-level              | From CE,                                  | See Figure 7          | 5   |      | 150 |      |
| <sup>t</sup> PZL     | output                                                           | From DE/RE,                               | See Figure 7          |     |      | 80  | ns   |
|                      | Propagation delay time, high-level to high-impedance             | From CE,                                  | See Figure 8          | 5   |      | 150 |      |
| <sup>t</sup> PHZ     | output                                                           | From DE/RE,                               | See Figure 8          |     |      | 45  | ns   |
|                      | Propagation delay time, high-impedance to high-level             | From CE,                                  | See Figure 8          | 5   |      | 150 |      |
| <sup>t</sup> PZH     | output                                                           | From DE/RE,                               | See Figure 8          |     |      | 80  | ns   |

<sup>†</sup> All typical values are at  $V_{CC} = V_{CC1} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

<sup>‡</sup>The value for this parameter was derived from the difference between the slowest and the fastest driver delay times measured on devices from four sample wafer lots.

## thermal characteristics

|                 | PARAMETER                               | TEST CONDITIONS            | MIN | TYP | MAX | UNIT |
|-----------------|-----------------------------------------|----------------------------|-----|-----|-----|------|
| $R_{\theta JA}$ | Junction-to-free-air thermal resistance | Board-mounted, no air flow |     | 50  |     | °C/W |
| $R_{\theta JC}$ | Junction-to-case thermal resistance     |                            |     | 12  |     | °C/W |
| TJS             | Junction-shutdown temperature           |                            |     | 180 |     | °C   |



SLLS179E – APRIL 1994 – REVISED AUGUST 2005

# PARAMETER MEASUREMENT INFORMATION



Figure 1. Driver Test Circuit Currents and Voltages.



Figure 2. Active Termination Voltages, Currents, and Test Circuit.



Figure 3. Receiver Voltages, Currents, and Test Circuit

- NOTES: A. All input pulses are supplied by a generator having the following characteristics:  $t_f \le 6$  ns,  $t_f \le 6$  ns, PRR  $\le 1$  MHz, duty cycle = 50%,  $Z_O = 50 \Omega$ .
  - B. All resistances are in ohms and  $\pm 5\%$ , unless otherwise indicated.
  - C. All capacitances are in picofarads and  $\pm 10\%,$  unless otherwise indicated.
  - D. All indicated voltages are  $\pm 10$  mV.



## PARAMETER MEASUREMENT INFORMATION



- NOTES: A. All input pulses are supplied by a generator having the following characteristics:  $t_f \le 6$  ns,  $t_f \le 6$  ns, PRR  $\le 1$  MHz, duty cycle = 50%,  $Z_O = 50 \Omega$ .
  - B. All resistances are in ohms and  $\pm 5\%$ , unless otherwise indicated.
  - C. All capacitances are in picofarads and  $\pm 10\%$ , unless otherwise indicated.
  - D. All indicated voltages are  $\pm 10$  mV.

#### Figure 4. Driver Delay Time Test Circuit and Waveforms



SLLS179E - APRIL 1994 - REVISED AUGUST 2005





- NOTES: A. All input pulses are supplied by a generator having the following characteristics:  $t_{f} \leq 6$  ns,  $t_{f} \leq 6$  ns, PRR  $\leq 1$  MHz, duty cycle = 50%,  $Z_{O}$  = 50  $\Omega$ .
  - B. All resistances are in ohms and  $\pm 5\%$ , unless otherwise indicated.
  - C. All capacitances are in picofarads and  $\pm 10\%$ , unless otherwise indicated.
  - D. All indicated voltages are  $\pm 10$  mV.

#### Figure 5. Driver Delay Time Test Circuit and Waveforms



# PARAMETER MEASUREMENT INFORMATION



- NOTES: A. All input pulses are supplied by a generator having the following characteristics:  $t_f \le 6$  ns,  $t_f \le 6$  ns, PRR  $\le 1$  MHz, duty cycle = 50%,  $Z_O = 50 \Omega$ .
  - B. All resistances are in ohms and  $\pm 5\%$ , unless otherwise indicated.
  - C. All capacitances are in picofarads and  $\pm\,10\%,$  unless otherwise indicated.
  - D. All indicated voltages are  $\pm 10$  mV.

#### Figure 6. Receiver Propagation Delay Time Test Circuit and Waveforms



SLLS179E - APRIL 1994 - REVISED AUGUST 2005





NOTES: A. All input pulses are supplied by a generator having the following characteristics:  $t_{\Gamma} \leq 6$  ns,  $t_{F} \leq 6$  ns,  $PRR \leq 1$  MHz, duty cycle = 50%,  $Z_O = 50 \Omega$ .

- B. All resistances are in ohms and  $\pm 5\%$ , unless otherwise indicated.
- C. All capacitances are in picofarads and  $\pm 10\%$ , unless otherwise indicated.
- D. All indicated voltages are  $\pm 10$  mV.

#### Figure 7. Receiver Enable and Disable Times to and From Low-Level Output Test Circuit and Waveforms



PARAMETER MEASUREMENT INFORMATION





- NOTES: A. All input pulses are supplied by a generator having the following characteristics: tr  $\leq$  6 ns, tr  $\leq$  6 ns, PRR  $\leq$  1 MHz, duty cycle = 50%, ZO = 50  $\Omega$ .
  - B. All resistances are in ohms and  $\pm 5\%$ , unless otherwise indicated.
  - C. All capacitances are in picofarads and  $\pm 10\%$ , unless otherwise indicated.
  - D. All indicated voltages are  $\pm 10$  mV.

Figure 8. Receiver Enable and Disable Times to and From High-Level Output Test Circuit and Waveforms



# TYPICAL CHARACTERISTICS





# **TYPICAL CHARACTERISTICS**







10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| SN75LBC968DL     | ACTIVE        | SSOP         | DL                 | 56   | 20             | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | 0 to 70      | 75LBC968                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

5-Jan-2022

# TUBE



#### \*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN75LBC968DL | DL           | SSOP         | 56   | 20  | 473.7  | 14.24  | 5110   | 7.87   |

DL (R-PDSO-G56)

PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
  - This drawing is subject to change without notice. В.
  - Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). C.
  - D. Falls within JEDEC MO-118

PowerPAD is a trademark of Texas Instruments.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated