

# PROLINX<sup>™</sup> GS7032 Digital Video Serializer

DATA SHEET

### **FEATURES**

- SMPTE 259M-C compliant (270Mb/s)
- · serializes 8-bit or 10-bit data
- minimal external components (no loop filter components required)
- · isolated, dual-output, adjustable cable driver
- · 3.3V and 5.0V CMOS/TTL compatible inputs
- · lock detect indication
- SMPTE scramble and NRZI coding bypass option
- EDH support with GS9001, GS9021
- Pb-Free and RoHS Compliant

### **APPLICATION**

SMPTE 259M-C parallel to serial interfaces for video cameras, VTRs, signal generators; Generic parallel to serial conversion.

### **DESCRIPTION**

The GS7032 is designed to encode and serialize SMPTE 125M bit parallel digital video signals as well as other 8-bit or 10-bit parallel formats. This device performs the following functions:

- sync detection
- parallel to serial conversion
- data scrambling (using the  $X^9 + X^4 + 1$  algorithm)
- 10x parallel clock multiplication
- conversion of NRZ to NRZI serial data

The GS7032 features 270M/bs data rate with a single VCO resistor. Other features include a lock detect output, NRZI encoding and SMPTE scrambler bypass, a sync detect disable, and an isolated dual output cable driver suitable for driving  $75\Omega$  loads.

# **ORDERING INFORMATION**

| PART NUMBER    | PACKAGE     | TEMPERATURE | Pb-FREE AND RoHS COMPLIANT |  |  |
|----------------|-------------|-------------|----------------------------|--|--|
| GS7032 - CVM   | 44 pin TQFP | 0°C to 70°C | No                         |  |  |
| GS7032 - CVME3 | 44 pin TQFP | 0°C to 70°C | Yes                        |  |  |



Revision Date: May 2005 Document No. 14583 - 04

# **ABSOLUTE MAXIMUM RATINGS**

| PARAMETER                                                           | VALUE                                |
|---------------------------------------------------------------------|--------------------------------------|
| Supply Voltage (V <sub>S</sub> = V <sub>CC</sub> -V <sub>EE</sub> ) | 5.5V                                 |
| Input Voltage Range (any input)                                     | $V_{EE} < V_{IN} < V_{CC}$           |
| DC Input Current (any one input)                                    | 5mA                                  |
| Power Dissipation (V <sub>CC</sub> = 5.25V)                         | 1200mW                               |
| $\theta_{j-a}$                                                      | 42.5°C/W                             |
| $\theta_{	extsf{j-C}}$                                              | 6.4°C/W                              |
| Maximum Die Temperature                                             | 125°C                                |
| Operating Temperature Range                                         | $0^{\circ}C \le T_A \le 70^{\circ}C$ |
| Storage Temperature Range                                           | -65°C ≤ T <sub>S</sub> ≤ 150°C       |
| Lead Temperature (soldering, 10 sec)                                | 260°C                                |

# DC ELECTRICAL CHARACTERISTICS

 $V_{CC}$  = 5V,  $V_{EE}$  = 0V,  $T_A$  = 0° – 70°C unless otherwise specified.

| PARAMETER                    | SYMBOL          | CONDITIONS                                           | MIN  | TYP  | MAX  | UNITS | NOTES | TEST<br>LEVEL |
|------------------------------|-----------------|------------------------------------------------------|------|------|------|-------|-------|---------------|
| Positive Supply Voltage      | V <sub>CC</sub> | Operating Range                                      | 4.75 | 5.00 | 5.25 | V     |       | 3             |
| Power (System Power)         | Р               | $V_{CC} = 5.0V, T = 25^{\circ}C (2 \text{ outputs})$ | -    | 550  | -    | mW    |       | 5             |
| Supply Current               | $I_{CC}$        | V <sub>CC</sub> = 5.25V (2 outputs)                  | -    | -    | 160  | mA    |       | 1             |
|                              |                 | $V_{CC} = 5.0V, T = 25^{\circ}C (2 \text{ outputs})$ | -    | 110  | -    | mA    |       | 3             |
| Data & Clock Inputs          | V <sub>IH</sub> | Logic Input High (wrt V <sub>EE</sub> )              | 2.4  | -    | -    | V     |       | 3             |
| (PD[9:0] PCLKIN)<br>SYNC DIS | V <sub>IL</sub> | Logic Input Low (wrt V <sub>EE</sub> )               | -    | -    | 0.8  | V     |       |               |
| $I_{L}$                      |                 | Input Current                                        | -    | -    | 8.0  | μΑ    |       |               |
| Logic Input Levels           | V <sub>IH</sub> | Logic Input High (wrt to V <sub>EE</sub> )           | 2.4  | -    | -    | V     |       | 3             |
| (Bypass, RESET)              | V <sub>IL</sub> | Logic Input Low (wrt to V <sub>EE</sub> )            | -    | -    | 0.8  | V     |       |               |
| IL                           |                 | Input Current                                        | -    | -    | 5.0  | μΑ    |       |               |
| Lock Detect Output           | V <sub>OL</sub> | Sinking 500µA                                        | -    | -    | 0.4  | V     |       | 1             |

# TEST LEVELS

- 1. Production test at room temperature and nominal supply voltage with guardbands for supply and temperature ranges.
- 2. Production test at room temperature and nominal supply voltage with guardbands for supply and temperature ranges using correlated test.
- 3. Production test at room temperature and nominal supply voltage.
- 4. QA sample test.
- 5. Calculated result based on Level 1,2, or 3.
- 6. Not tested. Guaranteed by design simulations.
- 7. Not tested. Based on characterization of nominal parts.
- 8. Not tested. Based on existing design/characterization data of similar product.

# **AC ELECTRICAL CHARACTERISTICS**

 $V_{CC}$  = 5V,  $V_{EE}$  = 0V,  $T_A$  = 0° – 70°C unless otherwise specified.

| PARAMETER                                         | SYMBOL                          | CONDITIONS                                       | MIN | TYP     | MAX | UNITS | NOTES           | TEST<br>LEVEL |
|---------------------------------------------------|---------------------------------|--------------------------------------------------|-----|---------|-----|-------|-----------------|---------------|
| Serial Data Bit Rate                              | BR <sub>SDO</sub>               | $R_{VCO} = 374\Omega$                            | -   | 270Mb/s | -   | Mb/s  | SMPTE<br>259M-C | 3             |
| Serial Data Outputs Signal<br>Swing               | V <sub>SDO</sub>                | $R_{LOAD} = 37.5\Omega$ , $R_{SET} = 54.9\Omega$ | 740 | 800     | 860 | mVp-p |                 | 1             |
| SD Rise/Fall Times                                | t <sub>r</sub> , t <sub>f</sub> | 20% - 80%                                        | 400 | -       | 700 | ps    |                 | 7             |
| SD Overshoot/Undershoot                           |                                 |                                                  | -   | -       | 7   | %     | 1               | 7             |
| Output Return Loss                                | O <sub>RL</sub>                 | at 270MHz                                        | 15  | -       | -   | dB    | 1               | 7             |
| Lock Time                                         | t <sub>LOCK</sub>               | Worst case                                       | -   | -       | 5   | ms    |                 | 6             |
| Min Loop Bandwidth                                | BW <sub>MIN</sub>               | LBWC = Grounded : BW <sub>MIN</sub>              | -   | 220     | -   | kHz   |                 | 7             |
| Typical Loop Bandwidth                            | BW <sub>TYP</sub>               | LBWC = Floating : $\sqrt{10} \text{ BW}_{MIN}$   | -   | 500     | -   | kHz   |                 | 7             |
| Max Loop Bandwidth                                | BW <sub>MAX</sub>               | LBWC = V <sub>CC</sub> : 10 BW <sub>MIN</sub>    | -   | 1.7     | -   | MHz   |                 | 7             |
| Intrinsic Jitter (6 σ)                            |                                 | $LBWC = V_{CC} (270Mb/s)$                        | -   | 0.08    | -   | UI    |                 | 3             |
| Data & Clock Inputs                               | t <sub>SU</sub>                 | Setup Time at 25°C                               | 2.5 | -       | -   | ns    |                 | 3             |
| (PD[9:0] PCLKIN) t <sub>H</sub> Hold Time at 25°C |                                 | Hold Time at 25°C                                | 2.0 | -       | -   | ns    |                 | 3             |

# TEST LEVELS

- Production test at room temperature and nominal supply voltage with guardbands for supply and temperature ranges.
- 2. Production test at room temperature and nominal supply voltage with guardbands for supply and temperature ranges using correlated test.
- 3. Production test at room temperature and nominal supply voltage.
- 4. QA sample test.
- 5. Calculated result based on Level 1,2, or 3.
- 6. Not tested. Guaranteed by design simulations.
- 7. Not tested. Based on characterization of nominal parts.
- 8. Not tested. Based on existing design/characterization data of similar product.

# NOTES

1. Depends on PCB layout.

# **PIN CONNECTIONS**



# **PIN DESCRIPTIONS**

| NUMBER                            | SYMBOL           | TYPE | DESCRIPTION                                                                     |
|-----------------------------------|------------------|------|---------------------------------------------------------------------------------|
| 1-10                              | PD9 - PD0        | I    | CMOS or TTL compatible parallel data inputs. PD0 is the LSB and PD9 is the MSB. |
| 11                                | PCLKIN           | I    | CMOS or TTL compatible parallel clock input.                                    |
| 12                                | V <sub>EE3</sub> | -    | Most negative power supply connection for parallel data and clock inputs.       |
| 13                                | V <sub>CC3</sub> | -    | Most positive power supply connection for parallel data and clock inputs.       |
| 14                                | RSV2             | I    | Reserved pin. Do not connect.                                                   |
| 15, 19, 21, 27,<br>28, 30, 32, 37 | NC               | I    | No connect.                                                                     |
| 16                                | RSV1             | I    | Reserved pin. Always connect to V <sub>CC</sub> .                               |
| 17                                | V <sub>CC2</sub> | -    | Most positive power supply connection for internal logic and digital circuits.  |
| 18                                | V <sub>EE2</sub> | -    | Most negative power supply connection for internal logic and digital circuits.  |
| 20                                | LOCK             | 0    | TTL level which is high when the internal PLL is locked.                        |
| 22                                | R <sub>SET</sub> | I    | External resistor used to set the data output amplitude for SDO and SDO.        |
| 23, 26, 29                        | V <sub>EE</sub>  | -    | Most negative power supply connection for shielding (not connected).            |
| 24, 25                            | SDO, SDO         | 0    | Primary, current mode, $75\Omega$ cable driving output (inverse and true)       |
| 31                                | BYPASS           | ı    | When high, the SMPTE Scrambler and NRZ encoder are bypassed.                    |

# **PIN DESCRIPTIONS**

| NUMBER | SYMBOL                                 | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                    |
|--------|----------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 33     | RESET                                  | I    | Resets the scrambler when asserted.                                                                                                                                                                                                                                                                                            |
| 34     | V <sub>CC1</sub>                       | -    | Most positive power supply connection for analog circuits.                                                                                                                                                                                                                                                                     |
| 35     | V <sub>EE1</sub>                       | -    | Most negative power supply connection for analog circuits.                                                                                                                                                                                                                                                                     |
| 36, 38 | R <sub>VCO</sub> +, R <sub>VCO</sub> - | I    | Differential VCO current setting resistor that sets the VCO frequency.                                                                                                                                                                                                                                                         |
| 39, 43 | V <sub>EE</sub>                        | -    | Most negative power supply connection (substrate).                                                                                                                                                                                                                                                                             |
| 40     | LBWC                                   | I    | TTL level loop bandwidth control that adjusts the PLL bandwidth to optimize for lowest jitter. If the pin is set to ground the loop bandwidth is $BW_{MIN}$ . If the pin is left floating, the loop bandwidth is approximately 3 $BW_{MIN}$ , if the pin is tied to $V_{CC}$ the loop bandwidth is approximately 10 $BW_{MIN}$ |
| 41, 42 | LF+, LF-                               | I    | Differential loop filter pins to optimize loop transfer performance at low loop bandwidths (NC if not used).                                                                                                                                                                                                                   |
| 44     | SYNC DIS                               | I    | Sync detect disable. Logic high disables sync detection. Logic low allows 8 bit operation by mapping 000-003 to 000 and 3FC-3FF to 3FF.                                                                                                                                                                                        |

# TYPICAL PERFORMANCE CURVES

 $(V_S = 5V, T_A = 25^{\circ}C)$  unless otherwise shown. Guard band tested to 70°C only.)



Fig. 1 Rise/Fall Times vs. Temperature



Fig. 2 Supply Current vs. Temperature (SDO ON)



Fig. 3a Output Swing vs. Temperature (1000mV)



Fig. 3b Output Swing vs. Temperature (800mV)



Fig. 4 Waveforms



Fig. 5 Timing Diagram



Fig. 6 Output Jitter vs. LBWC



Fig. 7 Output Eye Diagram (270Mb/s)

## **DETAILED DESCRIPTION**

The GS7032 Serializer is a bipolar integrated circuit used to convert parallel data into a serial format according to the SMPTE 259M-C standard. The device encodes both 8-bit and 10-bit TTL-compatible parallel signals producing serial data rates at 270Mb/s. It operates from a single 5V supply and is packaged in a 44 pin TQFP.

Functional blocks within the device include the following:

- input latches
- sync detector
- · parallel to serial converter
- SMPTE scrambler
- NRZ to NRZI converter
- internal cable driver
- PLL for 10x parallel clock multiplication
- lock detect

The parallel data (PD0-PD9) and parallel clock (PCLKIN) are applied via pins 1 through 11 respectively.

#### 1. SYNC DETECTOR

The Sync Detector looks for the reserved words used in the TRS-ID sync word. The reserved words are 000-003 and 3FC-3FF in 10-bit hexadecimal, or 00 and FF in 8-bit hexadecimal. When the occurrence of either all zeros or all ones at inputs PD2-PD9 are detected, the lower two bits PD0 and PD1 are forced to zeros or ones, respectively. This makes the system compatible with 8-bit or 10-bit data.

For non-SMPTE standard parallel data, the Sync Detector can be disabled with a logic input, Sync Detect Disable (pin 44).

#### 2. SCRAMBLER

The Scrambler is a linear feedback shift register used to pseudo-randomize the incoming serial data according to the fixed polynomial  $(X^9+X^4+1)$ . This minimizes the DC component in the output serial data stream. The NRZ to NRZI converter uses another polynomial (X+1) to convert a long sequence of ones to a series of transitions, minimizing polarity effects. These functions can be disabled by setting BYPASS high (pin 31).

#### 3. PHASE LOCKED LOOP

The PLL performs parallel clock multiplication and provides the timing signal for the serializer. It is composed of a phase/frequency detector (with no dead zone), charge pump, VCO, a divide-by-ten counter, and a divide by two counter.

The phase/frequency detector allows a wider capture range and faster lock time than can be achieved with a phase discriminator alone. The discrimination of frequency also eliminates harmonic locking. With this type of discriminator, the PLL can be over-damped for good stability without sacrificing lock time.

The charge pump delivers a 'charge packet' to the loop filter which is proportional to the system phase error. Internal voltage clamps are used to constrain the loop filter voltage between approximately 1.8 and 3.4 volts.

The VCO is a differential low phase noise, factory trimmed design that provides increased immunity to PCB noise and precise control of the VCO centre frequency. The VCO has a pull range of  $\pm 15\%$  about the centre frequency. The single external resistor,  $R_{VCO}$ , sets the VCO frequency.

# 4. VCO CENTRE FREQUENCY SELECTION

The recommended R<sub>VCO</sub> value for auto rate SMPTE 259M-C applications (270Mb/s) is  $374\Omega$  (see the Typical Application Circuit).

The VCO and an internal divider generate the PLL clock.

# 5. LOCK DETECT OUTPUT

The Lock Detect output is available from pin 20 and is HIGH when the loop is locked. When the loop is not locked, the lock detect circuit mutes the serial data outputs.

# 6. SERIAL OUTPUTS

The true and complement serial data,  $\overline{\text{SDO}}$  and SDO, are available from pins 24 and 25. These outputs will drive two 75 $\Omega$  co-axial cables with SMPTE level serial digital video signals.

R<sub>SET</sub> calculation:

$$R_{SET} = \frac{1.154 \times R_{LOAD}}{V_{SDO}}$$

where  $R_{LOAD} = R_{PULL-UP} \parallel Z_{O}$ 

### TYPICAL APPLICATION CIRCUIT



# PACKAGE DIMENSIONS







44 pin TQFP All dimensions in millimetres

# **REVISION HISTORY**

| VERSION | ECR    | DATE     | CHANGES AND/OR MODIFICATIONS                                                                      |
|---------|--------|----------|---------------------------------------------------------------------------------------------------|
| 4       | 136659 | May 2005 | Removed reference to EDH FPGA core. Updated Pb-Free and RoHS Compliant part ordering information. |

# DOCUMENT IDENTIFICATION

DATA SHEET

The product is in production. Gennum reserves the right to make changes at any time to improve reliability, function or design, in order to provide the best product possible.

### CAUTION

ELECTROSTATIC SENSITIVE DEVICES

DO NOT OPEN PACKAGES OR HANDLE EXCEPT AT A STATIC-FREE WORKSTATION



# GENNUM CORPORATION

Mailing Address: P.O. Box 489, Stn. A, Burlington, Ontario, Canada L7R 3Y3 Shipping Address: 970 Fraser Drive, Burlington, Ontario, Canada L7L 5P5 Tel. +1 (905) 632-2996 Fax. +1 (905) 632-5946

### GENNUM JAPAN CORPORATION

Shinjuku Green Tower Building 27F, 6-14-1, Nishi Shinjuku, Shinjuku-ku, Tokyo, 160-0023 Japan

Tel. +81 (03) 3349-5501, Fax. +81 (03) 3349-5505

## GENNUM UK IIMITED

25 Long Garden Walk, Farnham, Surrey, England GU9 7HX Tel. +44 (0)1252 747 000 Fax +44 (0)1252 726 523

Gennum Corporation assumes no liability for any errors or omissions in this document, or for the use of the circuits or devices described herein. The sale of the circuit or device described herein does not imply any patent license, and Gennum makes no representation that the circuit or device is free from patent infringement.

GENNUM and the G logo are registered trademarks of Gennum Corporation.

© Copyright 2001 Gennum Corporation. All rights reserved. Printed in Canada.

www.gennum.com

9 of 9 14583 - 04