# <span id="page-0-0"></span>ANALOG Low Power, Adjustable UV and OV Monitor<br>DEVICES with 400 mV +0 275% Reference with 400 mV,  $\pm$ 0.275% Reference

## Data Sheet **[ADCMP671](http://www.analog.com/ADCMP671)**

#### **FEATURES**

**Window monitoring with minimum processor I/O Individually monitoring N rails with only N + 1 processor I/O**   $400$  mV,  $\pm$  0.275% threshold at V<sub>DD</sub> = 3.3 V, 25°C **Supply range: 1.7 V to 5.5 V Low quiescent current: 17 µA maximum at 125°C Input range includes ground Internal hysteresis: 9.2 mV typical Low input bias current: 2.5 nA maximum Open-drain outputs Power good indication output Designated over voltage indication output Low profile (1 mm), 6-lead TSOT package** 

### **APPLICATIONS**

**Supply voltage monitoring Li-Ion monitoring Portable applications Handheld instruments** 

#### **GENERAL DESCRIPTION**

The [ADCMP671](http://www.analog.com/ADCMP671) voltage monitor consists of two low power, high accuracy comparators and reference circuits. It operates on a supply voltage from 1.7 V to 5.5 V and draws 17  $\mu$ A maximum, making it suitable for low power system monitoring and portable applications. The part is designed to monitor and report supply undervoltage and overvoltage fault. The low input bias current and voltage reference allows resistor adjustable UV and OV threshold down to 400 mV. The [ADCMP671](http://www.analog.com/ADCMP671) has two opendrain outputs: the PWRGD output indicates that the supply is within the UV and OV window, and the  $\overline{\text{OV}}$  output indicates that the supply is overvoltage. This output combination allows users to window monitor N supplies with an  $N + 1$  processor input/output (I/O). Each output is guaranteed to sink greater than 5 mA over temperature.

The [ADCMP671](http://www.analog.com/ADCMP671) is available in 6-lead TSOT package. The device operates over the −40°C to +125°C temperature range.







**Rev. 0 Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.** 

### <span id="page-1-0"></span>**TABLE OF CONTENTS**





### **REVISION HISTORY**

11/11-Revision 0: Initial Version

### <span id="page-2-0"></span>**SPECIFICATIONS**

 $\rm V_{\rm DD}$  = 1.7 V to 5.5 V,  $\rm T_A$  = 25°C, unless otherwise noted.

#### **Table 1.**



<span id="page-2-1"></span> $R_L$  = 100 kΩ, V<sub>OUT</sub> = 2 V swing.

<sup>2</sup> V<sub>IN</sub> = 10 mV input overdrive.<br><sup>3</sup> V<sub>IN</sub> = 40 mV overdrive.<br><sup>4</sup> R<sub>L</sub> = 10 kΩ.

<sup>5</sup> No load current.

#### <span id="page-3-0"></span> $\rm V_{\rm DD}$  = 1.7 V to 5.5 V, 0°C  $\leq$  T $\rm_A$   $\leq$  70°C, unless otherwise noted.

#### **Table 2.**



<sup>1</sup> R<sub>L</sub> = 100 kΩ, V<sub>OUT</sub> = 2 V swing.<br><sup>2</sup> V<sub>IN</sub> =10 mV input overdrive.<br><sup>3</sup> V<sub>IN</sub> = 40 mV overdrive.

4 No load.

<span id="page-4-0"></span> $\rm V_{\rm DD}$  = 1.7 V to 5.5 V, −40°C  $\leq$  T $\rm_A$   $\leq$  +85°C, unless otherwise noted.

#### **Table 3.**



<sup>1</sup> R<sub>L</sub> = 100 kΩ, V<sub>OUT</sub> = 2 V swing.<br><sup>2</sup> V<sub>IN</sub> = 10 mV input overdrive.<br><sup>3</sup> V<sub>IN</sub> = 40 mV overdrive.

4 No load.

#### <span id="page-5-0"></span> $\rm V_{\rm DD}$  = 1.7 V to 5.5 V, −40°C  $\leq$  TA  $\leq$  +125°C, unless otherwise noted.

#### **Table 4.**



<sup>1</sup> R<sub>L</sub> = 100 kΩ, V<sub>OUT</sub> = 2 V swing.<br><sup>2</sup> V<sub>IN</sub> = 10 mV input overdrive.<br><sup>3</sup> V<sub>IN</sub> = 40 mV overdrive.

4 No load.

### <span id="page-6-0"></span>ABSOLUTE MAXIMUM RATINGS

#### **Table 5.**



<sup>1</sup> When the output is shorted indefinitely, the use of a heat sink may be required to keep the junction temperature within the absolute maximum ratings.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **THERMAL RESISTANCE**

 $θ<sub>JA</sub>$  is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

#### **Table 6. Thermal Resistance**



#### **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

### <span id="page-7-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



#### **Table 7. Pin Function Descriptions**



### <span id="page-8-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS











Temperature for Various  $V_{DD}$  Voltages



Figure 6. Rising Input Threshold Voltage vs. Figure 9. Rising Input Threshold Voltage vs. Supply Voltage vs. Supply Voltage



Figure 10. Hysteresis vs. Temperature for Four Typical Parts



**12.0**  $V_{DD} = 1.8V$  $- - -$ **11.5 VDD = 2.5V 11.0 VDD = 3.3V 10.5**  $V_{DD} = 5.0V$ **10.0 9.5** HYSTERESIS (mV) **HYSTERESIS (mV) 9.0 8.5 8.0 7.5 7.0 6.5 6.0 5.5 5.0 4.5 4.0** 10160-013 **ñ40 ñ20 1200 20 40 60 80 100 TEMPERATURE (°C)**

Figure 13. Hysteresis vs. Temperature for Various V<sub>DD</sub> Voltages





Figure 16. Supply Current vs. Output Sink Current for T<sub>A</sub> = −40°C



Figure 17. Supply Current vs. Output Sink Current for  $T_A = 85^{\circ}C$ 



Figure 18. Low Level Input Bias Current vs. Input Voltage

#### **1000**  $T_A = 25^\circ C$ **VDD = 5.0V VDD = 3.3V**  $V_{DD} = 2.5V$  $V_{DD} = 1.7V$ --SUPPLY CURRENT (µA) **SUPPLY CURRENT (µA) 100 10** 10160-017 **1 0.001 1001010.10.01 OUTPUT SINK CURRENT (mA)**

Figure 19. Supply Current vs. Output Sink Current for  $T_A = 25^{\circ}C$ 



Figure 20. Below Ground Input Bias Current vs. Input Voltage



Figure 21. High Level Input Bias Current vs. Input Voltage

### Data Sheet **ADCMP671**



Figure 22. Output Saturation Voltage vs. Output Sink Current for  $T_A = 25^{\circ}C$ 



Figure 23. Output Saturation Voltage vs. Output Sink Current for  $T_A = 85^{\circ}C$ 



Figure 24. Output Short-Circuit Current vs. Output Voltage



Figure 25. Output Saturation Voltage vs. Output Sink Current for T<sub>A</sub> = −40°C



Figure 26. Output Short-Circuit Current vs. Output Voltage



Figure 27. Output Leakage Current vs. Output Voltage

### Data Sheet **ADCMP671**











Figure 29. Propagation Delay Figure 32. Output Voltage vs. Supply Voltage with INH High and INL Low



Figure 30. Rise and Fall Times vs. Output Pull-Up Resistor Figure 33. Output Voltage vs. Supply Voltage with Both INH and INL High

### <span id="page-13-0"></span>APPLICATIONS INFORMATION

The [ADCMP671](http://www.analog.com/ADCMP671) is a UV and OV monitor with a built-in 400 mV reference that operates from 1.7 V to 5.5 V. The comparator is 0.275% accurate with a built-in hysteresis of 9.2 mV. The outputs are open-drain, capable of sinking 40 mA.

#### **COMPARATORS AND INTERNAL REFERENCE**

There are two comparators inside the [ADCMP671.](http://www.analog.com/ADCMP671) The comparator with its noninverting input connected to the INH pin (and its inverting input connected internally to the 400 mV reference) is for undervoltage detection, and the comparator with its inverting input available through the INL pin (and its noninverting input connected internally to the 400 mV reference) is for overvoltage detection. The rising input threshold voltage of the comparators is designed to be equal to that of the reference.

#### <span id="page-13-1"></span>**POWER SUPPLY**

The [ADCMP671](http://www.analog.com/ADCMP671) is designed to operate from 1.7 V to 5.5 V. A 0.1  $\mu$ F decoupling capacitor is recommended between  $V_{DD}$ and GND.

#### **INPUTS**

The comparator inputs are limited to the maximum  $V_{DD}$  voltage range. The voltage on these inputs can be more than V<sub>DD</sub> but never more than the maximum allowed  $V_{DD}$  voltage. When adding a resistor string to the input, choose resistor values carefully because the input bias current is in parallel with the bottom resistor of the string. Therefore, choose the bottom resistor first to control the error introduced by the bias current.

To minimize the number of external components use three resistor dividers to program the UV and OV thresholds.

#### **HYSTERESIS**

To prevent oscillations at the output caused by noise or slowly moving signals passing the switching threshold, each comparator has a built-in hysteresis of approximately 8.9 mV.

#### **VOLTAGE MONITORING SCHEME**

When monitoring a supply rail, the desired nominal operating voltage for monitoring is denoted by  $V_M$ ,  $I_M$  is the nominal current through the resistor divider, V<sub>ov</sub> is the overvoltage trip point, and  $V_{UV}$  is the undervoltage trip point.

[Figure 34](#page-13-1) illustrates the voltage monitoring input connection. Three external resistors,  $R_x$ ,  $R_y$ , and  $R_z$ , divide the positive voltage for monitoring  $(V_M)$  into the high-side voltage  $(V_H)$  and lowside voltage  $(V_L)$ . The high-side voltage is connected to the INH pin, and the low-side voltage is connected to the INL pin.



Figure 34. Undervoltage/Overvoltage Monitoring Configuration

To trigger an overvoltage condition, the low-side voltage (in this case, VL) must exceed the 0.4 V threshold on the INL pin. The low-side voltage, VL, is given by the following equation:

$$
V_{L} = V_{OV} \left( \frac{R_{Z}}{R_{X} + R_{Y} + R_{Z}} \right) = 0.4 \text{ V}
$$

Also,

$$
R_X + R_Y + R_Z = \frac{V_M}{I_M}
$$

Therefore, Rz, which sets the desired trip point for the overvoltage monitor, is calculated using the following equation:

$$
R_Z = \frac{(0.4)(V_M)}{(V_{OV})(I_M)}
$$

To trigger the undervoltage condition, the high-side voltage,  $V_H$ , must fall below the 0.4 V threshold on the INH pin. The highside voltage,  $V_H$ , is given by the following equation:

$$
V_H = V_{UV} \left( \frac{R_{Y} + R_{Z}}{R_{X} + R_{Y} + R_{Z}} \right) = 0.4 \text{ V}
$$

Because  $R_z$  is already known,  $R_y$  can be expressed as follows:

$$
R_{Y} = \frac{(0.4)(V_{M})}{(V_{UV})(I_{M})} - R_{Z}
$$

When  $R_Y$  and  $R_Z$  are known,  $R_X$  is calculated using the following equation:

$$
R_X = \frac{(V_M)}{(I_M)} - R_Z - R_Y
$$

If  $V_M$ ,  $I_M$ ,  $V_{OV}$ , or  $V_{UV}$  changes each step must be recalculated.

## <span id="page-14-0"></span>Data Sheet **ADCMP671**

### **OUTPUTS**

The PWRGD output is used to indicate supply power good for the rail being monitored. It asserts if the monitored voltage falls within the UV and OV threshold window. The  $\overline{\text{OV}}$  output acts as a dedicated overvoltage indication output, allows the board manager to take decisive action to protect the system from overvoltage faults. Both outputs are open-drain and can be pulled up to voltages above V<sub>DD</sub>. These outputs are capable of sinking current up to 40 mA.

<span id="page-14-1"></span>In the multisupply monitoring application, multiple[ADCMP671](http://www.analog.com/ADCMP671) can be used with their  $\overline{OV}$  pin tied together to generate a single overvoltage fault alert signal, as shown in Figure 35. During power up and power down, the power management processor of the board can manage supply sequencing based on PWRGD signals. In the event of supply overvoltage fault, the processor can react quickly to the provide necessary circuit protection because of its dedicated OV alert. The processor is also able to identify the faulty supply from combining the information on the PWRGD pins. This allows the processor to use the  $N + 1$  input pins to individually monitor N channels of supplies.



Figure 35. N Rails Monitoring with N + 1 Processor I/O

### <span id="page-15-0"></span>OUTLINE DIMENSIONS



#### **ORDERING GUIDE**



1 Z = RoHS Compliant Part.

**©2011 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D10160-0-11/11(0)** 



www.analog.com

Rev. 0 | Page 16 of 16